suni.h 9.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241
  1. /*
  2. * drivers/atm/suni.h - S/UNI PHY driver
  3. */
  4. /* Written 1995-2000 by Werner Almesberger, EPFL LRC/ICA */
  5. #ifndef DRIVER_ATM_SUNI_H
  6. #define DRIVER_ATM_SUNI_H
  7. #include <linux/atmdev.h>
  8. #include <linux/atmioc.h>
  9. #include <linux/sonet.h>
  10. /* SUNI registers */
  11. #define SUNI_MRI 0x00 /* Master Reset and Identity / Load
  12. Meter */
  13. #define SUNI_MC 0x01 /* Master Configuration */
  14. #define SUNI_MIS 0x02 /* Master Interrupt Status */
  15. /* no 0x03 */
  16. #define SUNI_MCM 0x04 /* Master Clock Monitor */
  17. #define SUNI_MCT 0x05 /* Master Control */
  18. #define SUNI_CSCS 0x06 /* Clock Synthesis Control and Status */
  19. #define SUNI_CRCS 0x07 /* Clock Recovery Control and Status */
  20. /* 0x08-0x0F reserved */
  21. #define SUNI_RSOP_CIE 0x10 /* RSOP Control/Interrupt Enable */
  22. #define SUNI_RSOP_SIS 0x11 /* RSOP Status/Interrupt Status */
  23. #define SUNI_RSOP_SBL 0x12 /* RSOP Section BIP-8 LSB */
  24. #define SUNI_RSOP_SBM 0x13 /* RSOP Section BIP-8 MSB */
  25. #define SUNI_TSOP_CTRL 0x14 /* TSOP Control */
  26. #define SUNI_TSOP_DIAG 0x15 /* TSOP Diagnostic */
  27. /* 0x16-0x17 reserved */
  28. #define SUNI_RLOP_CS 0x18 /* RLOP Control/Status */
  29. #define SUNI_RLOP_IES 0x19 /* RLOP Interrupt Enable/Status */
  30. #define SUNI_RLOP_LBL 0x1A /* RLOP Line BIP-8/24 LSB */
  31. #define SUNI_RLOP_LB 0x1B /* RLOP Line BIP-8/24 */
  32. #define SUNI_RLOP_LBM 0x1C /* RLOP Line BIP-8/24 MSB */
  33. #define SUNI_RLOP_LFL 0x1D /* RLOP Line FEBE LSB */
  34. #define SUNI_RLOP_LF 0x1E /* RLOP Line FEBE */
  35. #define SUNI_RLOP_LFM 0x1F /* RLOP Line FEBE MSB */
  36. #define SUNI_TLOP_CTRL 0x20 /* TLOP Control */
  37. #define SUNI_TLOP_DIAG 0x21 /* TLOP Diagnostic */
  38. /* 0x22-0x27 reserved */
  39. #define SUNI_SSTB_CTRL 0x28
  40. #define SUNI_RPOP_SC 0x30 /* RPOP Status/Control */
  41. #define SUNI_RPOP_IS 0x31 /* RPOP Interrupt Status */
  42. /* 0x32 reserved */
  43. #define SUNI_RPOP_IE 0x33 /* RPOP Interrupt Enable */
  44. /* 0x34-0x36 reserved */
  45. #define SUNI_RPOP_PSL 0x37 /* RPOP Path Signal Label */
  46. #define SUNI_RPOP_PBL 0x38 /* RPOP Path BIP-8 LSB */
  47. #define SUNI_RPOP_PBM 0x39 /* RPOP Path BIP-8 MSB */
  48. #define SUNI_RPOP_PFL 0x3A /* RPOP Path FEBE LSB */
  49. #define SUNI_RPOP_PFM 0x3B /* RPOP Path FEBE MSB */
  50. /* 0x3C reserved */
  51. #define SUNI_RPOP_PBC 0x3D /* RPOP Path BIP-8 Configuration */
  52. #define SUNI_RPOP_RC 0x3D /* RPOP Ring Control (PM5355) */
  53. /* 0x3E-0x3F reserved */
  54. #define SUNI_TPOP_CD 0x40 /* TPOP Control/Diagnostic */
  55. #define SUNI_TPOP_PC 0x41 /* TPOP Pointer Control */
  56. /* 0x42-0x44 reserved */
  57. #define SUNI_TPOP_APL 0x45 /* TPOP Arbitrary Pointer LSB */
  58. #define SUNI_TPOP_APM 0x46 /* TPOP Arbitrary Pointer MSB */
  59. /* 0x47 reserved */
  60. #define SUNI_TPOP_PSL 0x48 /* TPOP Path Signal Label */
  61. #define SUNI_TPOP_PS 0x49 /* TPOP Path Status */
  62. /* 0x4A-0x4F reserved */
  63. #define SUNI_RACP_CS 0x50 /* RACP Control/Status */
  64. #define SUNI_RACP_IES 0x51 /* RACP Interrupt Enable/Status */
  65. #define SUNI_RACP_MHP 0x52 /* RACP Match Header Pattern */
  66. #define SUNI_RACP_MHM 0x53 /* RACP Match Header Mask */
  67. #define SUNI_RACP_CHEC 0x54 /* RACP Correctable HCS Error Count */
  68. #define SUNI_RACP_UHEC 0x55 /* RACP Uncorrectable HCS Err Count */
  69. #define SUNI_RACP_RCCL 0x56 /* RACP Receive Cell Counter LSB */
  70. #define SUNI_RACP_RCC 0x57 /* RACP Receive Cell Counter */
  71. #define SUNI_RACP_RCCM 0x58 /* RACP Receive Cell Counter MSB */
  72. #define SUNI_RACP_CFG 0x59 /* RACP Configuration */
  73. /* 0x5A-0x5F reserved */
  74. #define SUNI_TACP_CS 0x60 /* TACP Control/Status */
  75. #define SUNI_TACP_IUCHP 0x61 /* TACP Idle/Unassigned Cell Hdr Pat */
  76. #define SUNI_TACP_IUCPOP 0x62 /* TACP Idle/Unassigned Cell Payload
  77. Octet Pattern */
  78. #define SUNI_TACP_FIFO 0x63 /* TACP FIFO Configuration */
  79. #define SUNI_TACP_TCCL 0x64 /* TACP Transmit Cell Counter LSB */
  80. #define SUNI_TACP_TCC 0x65 /* TACP Transmit Cell Counter */
  81. #define SUNI_TACP_TCCM 0x66 /* TACP Transmit Cell Counter MSB */
  82. #define SUNI_TACP_CFG 0x67 /* TACP Configuration */
  83. #define SUNI_SPTB_CTRL 0x68 /* SPTB Control */
  84. /* 0x69-0x7F reserved */
  85. #define SUNI_MT 0x80 /* Master Test */
  86. /* 0x81-0xFF reserved */
  87. /* SUNI register values */
  88. /* MRI is reg 0 */
  89. #define SUNI_MRI_ID 0x0f /* R, SUNI revision number */
  90. #define SUNI_MRI_ID_SHIFT 0
  91. #define SUNI_MRI_TYPE 0x70 /* R, SUNI type (lite is 011) */
  92. #define SUNI_MRI_TYPE_SHIFT 4
  93. #define SUNI_MRI_TYPE_PM5346 0x3 /* S/UNI 155 LITE */
  94. #define SUNI_MRI_TYPE_PM5347 0x4 /* S/UNI 155 PLUS */
  95. #define SUNI_MRI_TYPE_PM5350 0x7 /* S/UNI 155 ULTRA */
  96. #define SUNI_MRI_TYPE_PM5355 0x1 /* S/UNI 622 */
  97. #define SUNI_MRI_RESET 0x80 /* RW, reset & power down chip
  98. 0: normal operation
  99. 1: reset & low power */
  100. /* MCM is reg 0x4 */
  101. #define SUNI_MCM_LLE 0x20 /* line loopback (PM5355) */
  102. #define SUNI_MCM_DLE 0x10 /* diagnostic loopback (PM5355) */
  103. /* MCT is reg 5 */
  104. #define SUNI_MCT_LOOPT 0x01 /* RW, timing source, 0: from
  105. TRCLK+/- */
  106. #define SUNI_MCT_DLE 0x02 /* RW, diagnostic loopback */
  107. #define SUNI_MCT_LLE 0x04 /* RW, line loopback */
  108. #define SUNI_MCT_FIXPTR 0x20 /* RW, disable transmit payload pointer
  109. adjustments
  110. 0: payload ptr controlled by TPOP
  111. ptr control reg
  112. 1: payload pointer fixed at 522 */
  113. #define SUNI_MCT_LCDV 0x40 /* R, loss of cell delineation */
  114. #define SUNI_MCT_LCDE 0x80 /* RW, loss of cell delineation
  115. interrupt (1: on) */
  116. /* RSOP_CIE is reg 0x10 */
  117. #define SUNI_RSOP_CIE_OOFE 0x01 /* RW, enable interrupt on frame alarm
  118. state change */
  119. #define SUNI_RSOP_CIE_LOFE 0x02 /* RW, enable interrupt on loss of
  120. frame state change */
  121. #define SUNI_RSOP_CIE_LOSE 0x04 /* RW, enable interrupt on loss of
  122. signal state change */
  123. #define SUNI_RSOP_CIE_BIPEE 0x08 /* RW, enable interrupt on section
  124. BIP-8 error (B1) */
  125. #define SUNI_RSOP_CIE_FOOF 0x20 /* W, force RSOP out of frame at next
  126. boundary */
  127. #define SUNI_RSOP_CIE_DDS 0x40 /* RW, disable scrambling */
  128. /* RSOP_SIS is reg 0x11 */
  129. #define SUNI_RSOP_SIS_OOFV 0x01 /* R, out of frame */
  130. #define SUNI_RSOP_SIS_LOFV 0x02 /* R, loss of frame */
  131. #define SUNI_RSOP_SIS_LOSV 0x04 /* R, loss of signal */
  132. #define SUNI_RSOP_SIS_OOFI 0x08 /* R, out of frame interrupt */
  133. #define SUNI_RSOP_SIS_LOFI 0x10 /* R, loss of frame interrupt */
  134. #define SUNI_RSOP_SIS_LOSI 0x20 /* R, loss of signal interrupt */
  135. #define SUNI_RSOP_SIS_BIPEI 0x40 /* R, section BIP-8 interrupt */
  136. /* TSOP_CTRL is reg 0x14 */
  137. #define SUNI_TSOP_CTRL_LAIS 0x01 /* insert alarm indication signal */
  138. #define SUNI_TSOP_CTRL_DS 0x40 /* disable scrambling */
  139. /* TSOP_DIAG is reg 0x15 */
  140. #define SUNI_TSOP_DIAG_DFP 0x01 /* insert single bit error cont. */
  141. #define SUNI_TSOP_DIAG_DBIP8 0x02 /* insert section BIP err (cont) */
  142. #define SUNI_TSOP_DIAG_DLOS 0x04 /* set line to zero (loss of signal) */
  143. /* TLOP_DIAG is reg 0x21 */
  144. #define SUNI_TLOP_DIAG_DBIP 0x01 /* insert line BIP err (continuously) */
  145. /* SSTB_CTRL is reg 0x28 */
  146. #define SUNI_SSTB_CTRL_LEN16 0x01 /* path trace message length bit */
  147. /* RPOP_RC is reg 0x3D (PM5355) */
  148. #define SUNI_RPOP_RC_ENSS 0x40 /* enable size bit */
  149. /* TPOP_DIAG is reg 0x40 */
  150. #define SUNI_TPOP_DIAG_PAIS 0x01 /* insert STS path alarm ind (cont) */
  151. #define SUNI_TPOP_DIAG_DB3 0x02 /* insert path BIP err (continuously) */
  152. /* TPOP_APM is reg 0x46 */
  153. #define SUNI_TPOP_APM_APTR 0x03 /* RW, arbitrary pointer, upper 2
  154. bits */
  155. #define SUNI_TPOP_APM_APTR_SHIFT 0
  156. #define SUNI_TPOP_APM_S 0x0c /* RW, "unused" bits of payload
  157. pointer */
  158. #define SUNI_TPOP_APM_S_SHIFT 2
  159. #define SUNI_TPOP_APM_NDF 0xf0 /* RW, NDF bits */
  160. #define SUNI_TPOP_APM_NDF_SHIFT 4
  161. #define SUNI_TPOP_S_SONET 0 /* set S bits to 00 */
  162. #define SUNI_TPOP_S_SDH 2 /* set S bits to 10 */
  163. /* RACP_IES is reg 0x51 */
  164. #define SUNI_RACP_IES_FOVRI 0x02 /* R, FIFO overrun */
  165. #define SUNI_RACP_IES_UHCSI 0x04 /* R, uncorrectable HCS error */
  166. #define SUNI_RACP_IES_CHCSI 0x08 /* R, correctable HCS error */
  167. #define SUNI_RACP_IES_OOCDI 0x10 /* R, change of cell delineation
  168. state */
  169. #define SUNI_RACP_IES_FIFOE 0x20 /* RW, enable FIFO overrun interrupt */
  170. #define SUNI_RACP_IES_HCSE 0x40 /* RW, enable HCS error interrupt */
  171. #define SUNI_RACP_IES_OOCDE 0x80 /* RW, enable cell delineation state
  172. change interrupt */
  173. /* TACP_CS is reg 0x60 */
  174. #define SUNI_TACP_CS_FIFORST 0x01 /* RW, reset transmit FIFO (sticky) */
  175. #define SUNI_TACP_CS_DSCR 0x02 /* RW, disable payload scrambling */
  176. #define SUNI_TACP_CS_HCAADD 0x04 /* RW, add coset polynomial to HCS */
  177. #define SUNI_TACP_CS_DHCS 0x10 /* RW, insert HCS errors */
  178. #define SUNI_TACP_CS_FOVRI 0x20 /* R, FIFO overrun */
  179. #define SUNI_TACP_CS_TSOCI 0x40 /* R, TSOC input high */
  180. #define SUNI_TACP_CS_FIFOE 0x80 /* RW, enable FIFO overrun interrupt */
  181. /* TACP_IUCHP is reg 0x61 */
  182. #define SUNI_TACP_IUCHP_CLP 0x01 /* RW, 8th bit of 4th octet of i/u
  183. pattern */
  184. #define SUNI_TACP_IUCHP_PTI 0x0e /* RW, 5th-7th bits of 4th octet of i/u
  185. pattern */
  186. #define SUNI_TACP_IUCHP_PTI_SHIFT 1
  187. #define SUNI_TACP_IUCHP_GFC 0xf0 /* RW, 1st-4th bits of 1st octet of i/u
  188. pattern */
  189. #define SUNI_TACP_IUCHP_GFC_SHIFT 4
  190. /* SPTB_CTRL is reg 0x68 */
  191. #define SUNI_SPTB_CTRL_LEN16 0x01 /* path trace message length */
  192. /* MT is reg 0x80 */
  193. #define SUNI_MT_HIZIO 0x01 /* RW, all but data bus & MP interface
  194. tri-state */
  195. #define SUNI_MT_HIZDATA 0x02 /* W, also tri-state data bus */
  196. #define SUNI_MT_IOTST 0x04 /* RW, enable test mode */
  197. #define SUNI_MT_DBCTRL 0x08 /* W, control data bus by CSB pin */
  198. #define SUNI_MT_PMCTST 0x10 /* W, PMC test mode */
  199. #define SUNI_MT_DS27_53 0x80 /* RW, select between 8- or 16- bit */
  200. #define SUNI_IDLE_PATTERN 0x6a /* idle pattern */
  201. #ifdef __KERNEL__
  202. struct suni_priv {
  203. struct k_sonet_stats sonet_stats; /* link diagnostics */
  204. int loop_mode; /* loopback mode */
  205. int type; /* phy type */
  206. struct atm_dev *dev; /* device back-pointer */
  207. struct suni_priv *next; /* next SUNI */
  208. };
  209. int suni_init(struct atm_dev *dev);
  210. #endif
  211. #endif