amd-k7-agp.c 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566
  1. /*
  2. * AMD K7 AGPGART routines.
  3. */
  4. #include <linux/module.h>
  5. #include <linux/pci.h>
  6. #include <linux/init.h>
  7. #include <linux/agp_backend.h>
  8. #include <linux/page-flags.h>
  9. #include <linux/mm.h>
  10. #include <linux/slab.h>
  11. #include "agp.h"
  12. #define AMD_MMBASE_BAR 1
  13. #define AMD_APSIZE 0xac
  14. #define AMD_MODECNTL 0xb0
  15. #define AMD_MODECNTL2 0xb2
  16. #define AMD_GARTENABLE 0x02 /* In mmio region (16-bit register) */
  17. #define AMD_ATTBASE 0x04 /* In mmio region (32-bit register) */
  18. #define AMD_TLBFLUSH 0x0c /* In mmio region (32-bit register) */
  19. #define AMD_CACHEENTRY 0x10 /* In mmio region (32-bit register) */
  20. static struct pci_device_id agp_amdk7_pci_table[];
  21. struct amd_page_map {
  22. unsigned long *real;
  23. unsigned long __iomem *remapped;
  24. };
  25. static struct _amd_irongate_private {
  26. volatile u8 __iomem *registers;
  27. struct amd_page_map **gatt_pages;
  28. int num_tables;
  29. } amd_irongate_private;
  30. static int amd_create_page_map(struct amd_page_map *page_map)
  31. {
  32. int i;
  33. page_map->real = (unsigned long *) __get_free_page(GFP_KERNEL);
  34. if (page_map->real == NULL)
  35. return -ENOMEM;
  36. set_memory_uc((unsigned long)page_map->real, 1);
  37. page_map->remapped = page_map->real;
  38. for (i = 0; i < PAGE_SIZE / sizeof(unsigned long); i++) {
  39. writel(agp_bridge->scratch_page, page_map->remapped+i);
  40. readl(page_map->remapped+i); /* PCI Posting. */
  41. }
  42. return 0;
  43. }
  44. static void amd_free_page_map(struct amd_page_map *page_map)
  45. {
  46. set_memory_wb((unsigned long)page_map->real, 1);
  47. free_page((unsigned long) page_map->real);
  48. }
  49. static void amd_free_gatt_pages(void)
  50. {
  51. int i;
  52. struct amd_page_map **tables;
  53. struct amd_page_map *entry;
  54. tables = amd_irongate_private.gatt_pages;
  55. for (i = 0; i < amd_irongate_private.num_tables; i++) {
  56. entry = tables[i];
  57. if (entry != NULL) {
  58. if (entry->real != NULL)
  59. amd_free_page_map(entry);
  60. kfree(entry);
  61. }
  62. }
  63. kfree(tables);
  64. amd_irongate_private.gatt_pages = NULL;
  65. }
  66. static int amd_create_gatt_pages(int nr_tables)
  67. {
  68. struct amd_page_map **tables;
  69. struct amd_page_map *entry;
  70. int retval = 0;
  71. int i;
  72. tables = kzalloc((nr_tables + 1) * sizeof(struct amd_page_map *),GFP_KERNEL);
  73. if (tables == NULL)
  74. return -ENOMEM;
  75. for (i = 0; i < nr_tables; i++) {
  76. entry = kzalloc(sizeof(struct amd_page_map), GFP_KERNEL);
  77. tables[i] = entry;
  78. if (entry == NULL) {
  79. retval = -ENOMEM;
  80. break;
  81. }
  82. retval = amd_create_page_map(entry);
  83. if (retval != 0)
  84. break;
  85. }
  86. amd_irongate_private.num_tables = i;
  87. amd_irongate_private.gatt_pages = tables;
  88. if (retval != 0)
  89. amd_free_gatt_pages();
  90. return retval;
  91. }
  92. /* Since we don't need contiguous memory we just try
  93. * to get the gatt table once
  94. */
  95. #define GET_PAGE_DIR_OFF(addr) (addr >> 22)
  96. #define GET_PAGE_DIR_IDX(addr) (GET_PAGE_DIR_OFF(addr) - \
  97. GET_PAGE_DIR_OFF(agp_bridge->gart_bus_addr))
  98. #define GET_GATT_OFF(addr) ((addr & 0x003ff000) >> 12)
  99. #define GET_GATT(addr) (amd_irongate_private.gatt_pages[\
  100. GET_PAGE_DIR_IDX(addr)]->remapped)
  101. static int amd_create_gatt_table(struct agp_bridge_data *bridge)
  102. {
  103. struct aper_size_info_lvl2 *value;
  104. struct amd_page_map page_dir;
  105. unsigned long __iomem *cur_gatt;
  106. unsigned long addr;
  107. int retval;
  108. int i;
  109. value = A_SIZE_LVL2(agp_bridge->current_size);
  110. retval = amd_create_page_map(&page_dir);
  111. if (retval != 0)
  112. return retval;
  113. retval = amd_create_gatt_pages(value->num_entries / 1024);
  114. if (retval != 0) {
  115. amd_free_page_map(&page_dir);
  116. return retval;
  117. }
  118. agp_bridge->gatt_table_real = (u32 *)page_dir.real;
  119. agp_bridge->gatt_table = (u32 __iomem *)page_dir.remapped;
  120. agp_bridge->gatt_bus_addr = virt_to_phys(page_dir.real);
  121. /* Get the address for the gart region.
  122. * This is a bus address even on the alpha, b/c its
  123. * used to program the agp master not the cpu
  124. */
  125. addr = pci_bus_address(agp_bridge->dev, AGP_APERTURE_BAR);
  126. agp_bridge->gart_bus_addr = addr;
  127. /* Calculate the agp offset */
  128. for (i = 0; i < value->num_entries / 1024; i++, addr += 0x00400000) {
  129. writel(virt_to_phys(amd_irongate_private.gatt_pages[i]->real) | 1,
  130. page_dir.remapped+GET_PAGE_DIR_OFF(addr));
  131. readl(page_dir.remapped+GET_PAGE_DIR_OFF(addr)); /* PCI Posting. */
  132. }
  133. for (i = 0; i < value->num_entries; i++) {
  134. addr = (i * PAGE_SIZE) + agp_bridge->gart_bus_addr;
  135. cur_gatt = GET_GATT(addr);
  136. writel(agp_bridge->scratch_page, cur_gatt+GET_GATT_OFF(addr));
  137. readl(cur_gatt+GET_GATT_OFF(addr)); /* PCI Posting. */
  138. }
  139. return 0;
  140. }
  141. static int amd_free_gatt_table(struct agp_bridge_data *bridge)
  142. {
  143. struct amd_page_map page_dir;
  144. page_dir.real = (unsigned long *)agp_bridge->gatt_table_real;
  145. page_dir.remapped = (unsigned long __iomem *)agp_bridge->gatt_table;
  146. amd_free_gatt_pages();
  147. amd_free_page_map(&page_dir);
  148. return 0;
  149. }
  150. static int amd_irongate_fetch_size(void)
  151. {
  152. int i;
  153. u32 temp;
  154. struct aper_size_info_lvl2 *values;
  155. pci_read_config_dword(agp_bridge->dev, AMD_APSIZE, &temp);
  156. temp = (temp & 0x0000000e);
  157. values = A_SIZE_LVL2(agp_bridge->driver->aperture_sizes);
  158. for (i = 0; i < agp_bridge->driver->num_aperture_sizes; i++) {
  159. if (temp == values[i].size_value) {
  160. agp_bridge->previous_size =
  161. agp_bridge->current_size = (void *) (values + i);
  162. agp_bridge->aperture_size_idx = i;
  163. return values[i].size;
  164. }
  165. }
  166. return 0;
  167. }
  168. static int amd_irongate_configure(void)
  169. {
  170. struct aper_size_info_lvl2 *current_size;
  171. phys_addr_t reg;
  172. u32 temp;
  173. u16 enable_reg;
  174. current_size = A_SIZE_LVL2(agp_bridge->current_size);
  175. if (!amd_irongate_private.registers) {
  176. /* Get the memory mapped registers */
  177. reg = pci_resource_start(agp_bridge->dev, AMD_MMBASE_BAR);
  178. amd_irongate_private.registers = (volatile u8 __iomem *) ioremap(reg, 4096);
  179. if (!amd_irongate_private.registers)
  180. return -ENOMEM;
  181. }
  182. /* Write out the address of the gatt table */
  183. writel(agp_bridge->gatt_bus_addr, amd_irongate_private.registers+AMD_ATTBASE);
  184. readl(amd_irongate_private.registers+AMD_ATTBASE); /* PCI Posting. */
  185. /* Write the Sync register */
  186. pci_write_config_byte(agp_bridge->dev, AMD_MODECNTL, 0x80);
  187. /* Set indexing mode */
  188. pci_write_config_byte(agp_bridge->dev, AMD_MODECNTL2, 0x00);
  189. /* Write the enable register */
  190. enable_reg = readw(amd_irongate_private.registers+AMD_GARTENABLE);
  191. enable_reg = (enable_reg | 0x0004);
  192. writew(enable_reg, amd_irongate_private.registers+AMD_GARTENABLE);
  193. readw(amd_irongate_private.registers+AMD_GARTENABLE); /* PCI Posting. */
  194. /* Write out the size register */
  195. pci_read_config_dword(agp_bridge->dev, AMD_APSIZE, &temp);
  196. temp = (((temp & ~(0x0000000e)) | current_size->size_value) | 1);
  197. pci_write_config_dword(agp_bridge->dev, AMD_APSIZE, temp);
  198. /* Flush the tlb */
  199. writel(1, amd_irongate_private.registers+AMD_TLBFLUSH);
  200. readl(amd_irongate_private.registers+AMD_TLBFLUSH); /* PCI Posting.*/
  201. return 0;
  202. }
  203. static void amd_irongate_cleanup(void)
  204. {
  205. struct aper_size_info_lvl2 *previous_size;
  206. u32 temp;
  207. u16 enable_reg;
  208. previous_size = A_SIZE_LVL2(agp_bridge->previous_size);
  209. enable_reg = readw(amd_irongate_private.registers+AMD_GARTENABLE);
  210. enable_reg = (enable_reg & ~(0x0004));
  211. writew(enable_reg, amd_irongate_private.registers+AMD_GARTENABLE);
  212. readw(amd_irongate_private.registers+AMD_GARTENABLE); /* PCI Posting. */
  213. /* Write back the previous size and disable gart translation */
  214. pci_read_config_dword(agp_bridge->dev, AMD_APSIZE, &temp);
  215. temp = ((temp & ~(0x0000000f)) | previous_size->size_value);
  216. pci_write_config_dword(agp_bridge->dev, AMD_APSIZE, temp);
  217. iounmap((void __iomem *) amd_irongate_private.registers);
  218. }
  219. /*
  220. * This routine could be implemented by taking the addresses
  221. * written to the GATT, and flushing them individually. However
  222. * currently it just flushes the whole table. Which is probably
  223. * more efficient, since agp_memory blocks can be a large number of
  224. * entries.
  225. */
  226. static void amd_irongate_tlbflush(struct agp_memory *temp)
  227. {
  228. writel(1, amd_irongate_private.registers+AMD_TLBFLUSH);
  229. readl(amd_irongate_private.registers+AMD_TLBFLUSH); /* PCI Posting. */
  230. }
  231. static int amd_insert_memory(struct agp_memory *mem, off_t pg_start, int type)
  232. {
  233. int i, j, num_entries;
  234. unsigned long __iomem *cur_gatt;
  235. unsigned long addr;
  236. num_entries = A_SIZE_LVL2(agp_bridge->current_size)->num_entries;
  237. if (type != mem->type ||
  238. agp_bridge->driver->agp_type_to_mask_type(agp_bridge, type))
  239. return -EINVAL;
  240. if ((pg_start + mem->page_count) > num_entries)
  241. return -EINVAL;
  242. j = pg_start;
  243. while (j < (pg_start + mem->page_count)) {
  244. addr = (j * PAGE_SIZE) + agp_bridge->gart_bus_addr;
  245. cur_gatt = GET_GATT(addr);
  246. if (!PGE_EMPTY(agp_bridge, readl(cur_gatt+GET_GATT_OFF(addr))))
  247. return -EBUSY;
  248. j++;
  249. }
  250. if (!mem->is_flushed) {
  251. global_cache_flush();
  252. mem->is_flushed = true;
  253. }
  254. for (i = 0, j = pg_start; i < mem->page_count; i++, j++) {
  255. addr = (j * PAGE_SIZE) + agp_bridge->gart_bus_addr;
  256. cur_gatt = GET_GATT(addr);
  257. writel(agp_generic_mask_memory(agp_bridge,
  258. page_to_phys(mem->pages[i]),
  259. mem->type),
  260. cur_gatt+GET_GATT_OFF(addr));
  261. readl(cur_gatt+GET_GATT_OFF(addr)); /* PCI Posting. */
  262. }
  263. amd_irongate_tlbflush(mem);
  264. return 0;
  265. }
  266. static int amd_remove_memory(struct agp_memory *mem, off_t pg_start, int type)
  267. {
  268. int i;
  269. unsigned long __iomem *cur_gatt;
  270. unsigned long addr;
  271. if (type != mem->type ||
  272. agp_bridge->driver->agp_type_to_mask_type(agp_bridge, type))
  273. return -EINVAL;
  274. for (i = pg_start; i < (mem->page_count + pg_start); i++) {
  275. addr = (i * PAGE_SIZE) + agp_bridge->gart_bus_addr;
  276. cur_gatt = GET_GATT(addr);
  277. writel(agp_bridge->scratch_page, cur_gatt+GET_GATT_OFF(addr));
  278. readl(cur_gatt+GET_GATT_OFF(addr)); /* PCI Posting. */
  279. }
  280. amd_irongate_tlbflush(mem);
  281. return 0;
  282. }
  283. static const struct aper_size_info_lvl2 amd_irongate_sizes[7] =
  284. {
  285. {2048, 524288, 0x0000000c},
  286. {1024, 262144, 0x0000000a},
  287. {512, 131072, 0x00000008},
  288. {256, 65536, 0x00000006},
  289. {128, 32768, 0x00000004},
  290. {64, 16384, 0x00000002},
  291. {32, 8192, 0x00000000}
  292. };
  293. static const struct gatt_mask amd_irongate_masks[] =
  294. {
  295. {.mask = 1, .type = 0}
  296. };
  297. static const struct agp_bridge_driver amd_irongate_driver = {
  298. .owner = THIS_MODULE,
  299. .aperture_sizes = amd_irongate_sizes,
  300. .size_type = LVL2_APER_SIZE,
  301. .num_aperture_sizes = 7,
  302. .needs_scratch_page = true,
  303. .configure = amd_irongate_configure,
  304. .fetch_size = amd_irongate_fetch_size,
  305. .cleanup = amd_irongate_cleanup,
  306. .tlb_flush = amd_irongate_tlbflush,
  307. .mask_memory = agp_generic_mask_memory,
  308. .masks = amd_irongate_masks,
  309. .agp_enable = agp_generic_enable,
  310. .cache_flush = global_cache_flush,
  311. .create_gatt_table = amd_create_gatt_table,
  312. .free_gatt_table = amd_free_gatt_table,
  313. .insert_memory = amd_insert_memory,
  314. .remove_memory = amd_remove_memory,
  315. .alloc_by_type = agp_generic_alloc_by_type,
  316. .free_by_type = agp_generic_free_by_type,
  317. .agp_alloc_page = agp_generic_alloc_page,
  318. .agp_alloc_pages = agp_generic_alloc_pages,
  319. .agp_destroy_page = agp_generic_destroy_page,
  320. .agp_destroy_pages = agp_generic_destroy_pages,
  321. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  322. };
  323. static struct agp_device_ids amd_agp_device_ids[] =
  324. {
  325. {
  326. .device_id = PCI_DEVICE_ID_AMD_FE_GATE_7006,
  327. .chipset_name = "Irongate",
  328. },
  329. {
  330. .device_id = PCI_DEVICE_ID_AMD_FE_GATE_700E,
  331. .chipset_name = "761",
  332. },
  333. {
  334. .device_id = PCI_DEVICE_ID_AMD_FE_GATE_700C,
  335. .chipset_name = "760MP",
  336. },
  337. { }, /* dummy final entry, always present */
  338. };
  339. static int agp_amdk7_probe(struct pci_dev *pdev,
  340. const struct pci_device_id *ent)
  341. {
  342. struct agp_bridge_data *bridge;
  343. u8 cap_ptr;
  344. int j;
  345. cap_ptr = pci_find_capability(pdev, PCI_CAP_ID_AGP);
  346. if (!cap_ptr)
  347. return -ENODEV;
  348. j = ent - agp_amdk7_pci_table;
  349. dev_info(&pdev->dev, "AMD %s chipset\n",
  350. amd_agp_device_ids[j].chipset_name);
  351. bridge = agp_alloc_bridge();
  352. if (!bridge)
  353. return -ENOMEM;
  354. bridge->driver = &amd_irongate_driver;
  355. bridge->dev_private_data = &amd_irongate_private,
  356. bridge->dev = pdev;
  357. bridge->capndx = cap_ptr;
  358. /* 751 Errata (22564_B-1.PDF)
  359. erratum 20: strobe glitch with Nvidia NV10 GeForce cards.
  360. system controller may experience noise due to strong drive strengths
  361. */
  362. if (agp_bridge->dev->device == PCI_DEVICE_ID_AMD_FE_GATE_7006) {
  363. struct pci_dev *gfxcard=NULL;
  364. cap_ptr = 0;
  365. while (!cap_ptr) {
  366. gfxcard = pci_get_class(PCI_CLASS_DISPLAY_VGA<<8, gfxcard);
  367. if (!gfxcard) {
  368. dev_info(&pdev->dev, "no AGP VGA controller\n");
  369. return -ENODEV;
  370. }
  371. cap_ptr = pci_find_capability(gfxcard, PCI_CAP_ID_AGP);
  372. }
  373. /* With so many variants of NVidia cards, it's simpler just
  374. to blacklist them all, and then whitelist them as needed
  375. (if necessary at all). */
  376. if (gfxcard->vendor == PCI_VENDOR_ID_NVIDIA) {
  377. agp_bridge->flags |= AGP_ERRATA_1X;
  378. dev_info(&pdev->dev, "AMD 751 chipset with NVidia GeForce; forcing 1X due to errata\n");
  379. }
  380. pci_dev_put(gfxcard);
  381. }
  382. /* 761 Errata (23613_F.pdf)
  383. * Revisions B0/B1 were a disaster.
  384. * erratum 44: SYSCLK/AGPCLK skew causes 2X failures -- Force mode to 1X
  385. * erratum 45: Timing problem prevents fast writes -- Disable fast write.
  386. * erratum 46: Setup violation on AGP SBA pins - Disable side band addressing.
  387. * With this lot disabled, we should prevent lockups. */
  388. if (agp_bridge->dev->device == PCI_DEVICE_ID_AMD_FE_GATE_700E) {
  389. if (pdev->revision == 0x10 || pdev->revision == 0x11) {
  390. agp_bridge->flags = AGP_ERRATA_FASTWRITES;
  391. agp_bridge->flags |= AGP_ERRATA_SBA;
  392. agp_bridge->flags |= AGP_ERRATA_1X;
  393. dev_info(&pdev->dev, "AMD 761 chipset with errata; disabling AGP fast writes & SBA and forcing to 1X\n");
  394. }
  395. }
  396. /* Fill in the mode register */
  397. pci_read_config_dword(pdev,
  398. bridge->capndx+PCI_AGP_STATUS,
  399. &bridge->mode);
  400. pci_set_drvdata(pdev, bridge);
  401. return agp_add_bridge(bridge);
  402. }
  403. static void agp_amdk7_remove(struct pci_dev *pdev)
  404. {
  405. struct agp_bridge_data *bridge = pci_get_drvdata(pdev);
  406. agp_remove_bridge(bridge);
  407. agp_put_bridge(bridge);
  408. }
  409. #ifdef CONFIG_PM
  410. static int agp_amdk7_suspend(struct pci_dev *pdev, pm_message_t state)
  411. {
  412. pci_save_state(pdev);
  413. pci_set_power_state(pdev, pci_choose_state(pdev, state));
  414. return 0;
  415. }
  416. static int agp_amdk7_resume(struct pci_dev *pdev)
  417. {
  418. pci_set_power_state(pdev, PCI_D0);
  419. pci_restore_state(pdev);
  420. return amd_irongate_driver.configure();
  421. }
  422. #endif /* CONFIG_PM */
  423. /* must be the same order as name table above */
  424. static struct pci_device_id agp_amdk7_pci_table[] = {
  425. {
  426. .class = (PCI_CLASS_BRIDGE_HOST << 8),
  427. .class_mask = ~0,
  428. .vendor = PCI_VENDOR_ID_AMD,
  429. .device = PCI_DEVICE_ID_AMD_FE_GATE_7006,
  430. .subvendor = PCI_ANY_ID,
  431. .subdevice = PCI_ANY_ID,
  432. },
  433. {
  434. .class = (PCI_CLASS_BRIDGE_HOST << 8),
  435. .class_mask = ~0,
  436. .vendor = PCI_VENDOR_ID_AMD,
  437. .device = PCI_DEVICE_ID_AMD_FE_GATE_700E,
  438. .subvendor = PCI_ANY_ID,
  439. .subdevice = PCI_ANY_ID,
  440. },
  441. {
  442. .class = (PCI_CLASS_BRIDGE_HOST << 8),
  443. .class_mask = ~0,
  444. .vendor = PCI_VENDOR_ID_AMD,
  445. .device = PCI_DEVICE_ID_AMD_FE_GATE_700C,
  446. .subvendor = PCI_ANY_ID,
  447. .subdevice = PCI_ANY_ID,
  448. },
  449. { }
  450. };
  451. MODULE_DEVICE_TABLE(pci, agp_amdk7_pci_table);
  452. static struct pci_driver agp_amdk7_pci_driver = {
  453. .name = "agpgart-amdk7",
  454. .id_table = agp_amdk7_pci_table,
  455. .probe = agp_amdk7_probe,
  456. .remove = agp_amdk7_remove,
  457. #ifdef CONFIG_PM
  458. .suspend = agp_amdk7_suspend,
  459. .resume = agp_amdk7_resume,
  460. #endif
  461. };
  462. static int __init agp_amdk7_init(void)
  463. {
  464. if (agp_off)
  465. return -EINVAL;
  466. return pci_register_driver(&agp_amdk7_pci_driver);
  467. }
  468. static void __exit agp_amdk7_cleanup(void)
  469. {
  470. pci_unregister_driver(&agp_amdk7_pci_driver);
  471. }
  472. module_init(agp_amdk7_init);
  473. module_exit(agp_amdk7_cleanup);
  474. MODULE_LICENSE("GPL and additional rights");