mbcs.c 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852
  1. /*
  2. * This file is subject to the terms and conditions of the GNU General Public
  3. * License. See the file "COPYING" in the main directory of this archive
  4. * for more details.
  5. *
  6. * Copyright (c) 2005 Silicon Graphics, Inc. All rights reserved.
  7. */
  8. /*
  9. * MOATB Core Services driver.
  10. */
  11. #include <linux/interrupt.h>
  12. #include <linux/module.h>
  13. #include <linux/moduleparam.h>
  14. #include <linux/types.h>
  15. #include <linux/ioport.h>
  16. #include <linux/kernel.h>
  17. #include <linux/notifier.h>
  18. #include <linux/reboot.h>
  19. #include <linux/init.h>
  20. #include <linux/fs.h>
  21. #include <linux/delay.h>
  22. #include <linux/device.h>
  23. #include <linux/mm.h>
  24. #include <linux/uio.h>
  25. #include <linux/mutex.h>
  26. #include <linux/slab.h>
  27. #include <asm/io.h>
  28. #include <asm/uaccess.h>
  29. #include <asm/pgtable.h>
  30. #include <asm/sn/addrs.h>
  31. #include <asm/sn/intr.h>
  32. #include <asm/sn/tiocx.h>
  33. #include "mbcs.h"
  34. #define MBCS_DEBUG 0
  35. #if MBCS_DEBUG
  36. #define DBG(fmt...) printk(KERN_ALERT fmt)
  37. #else
  38. #define DBG(fmt...)
  39. #endif
  40. static DEFINE_MUTEX(mbcs_mutex);
  41. static int mbcs_major;
  42. static LIST_HEAD(soft_list);
  43. /*
  44. * file operations
  45. */
  46. static const struct file_operations mbcs_ops = {
  47. .open = mbcs_open,
  48. .llseek = mbcs_sram_llseek,
  49. .read = mbcs_sram_read,
  50. .write = mbcs_sram_write,
  51. .mmap = mbcs_gscr_mmap,
  52. };
  53. struct mbcs_callback_arg {
  54. int minor;
  55. struct cx_dev *cx_dev;
  56. };
  57. static inline void mbcs_getdma_init(struct getdma *gdma)
  58. {
  59. memset(gdma, 0, sizeof(struct getdma));
  60. gdma->DoneIntEnable = 1;
  61. }
  62. static inline void mbcs_putdma_init(struct putdma *pdma)
  63. {
  64. memset(pdma, 0, sizeof(struct putdma));
  65. pdma->DoneIntEnable = 1;
  66. }
  67. static inline void mbcs_algo_init(struct algoblock *algo_soft)
  68. {
  69. memset(algo_soft, 0, sizeof(struct algoblock));
  70. }
  71. static inline void mbcs_getdma_set(void *mmr,
  72. uint64_t hostAddr,
  73. uint64_t localAddr,
  74. uint64_t localRamSel,
  75. uint64_t numPkts,
  76. uint64_t amoEnable,
  77. uint64_t intrEnable,
  78. uint64_t peerIO,
  79. uint64_t amoHostDest,
  80. uint64_t amoModType, uint64_t intrHostDest,
  81. uint64_t intrVector)
  82. {
  83. union dma_control rdma_control;
  84. union dma_amo_dest amo_dest;
  85. union intr_dest intr_dest;
  86. union dma_localaddr local_addr;
  87. union dma_hostaddr host_addr;
  88. rdma_control.dma_control_reg = 0;
  89. amo_dest.dma_amo_dest_reg = 0;
  90. intr_dest.intr_dest_reg = 0;
  91. local_addr.dma_localaddr_reg = 0;
  92. host_addr.dma_hostaddr_reg = 0;
  93. host_addr.dma_sys_addr = hostAddr;
  94. MBCS_MMR_SET(mmr, MBCS_RD_DMA_SYS_ADDR, host_addr.dma_hostaddr_reg);
  95. local_addr.dma_ram_addr = localAddr;
  96. local_addr.dma_ram_sel = localRamSel;
  97. MBCS_MMR_SET(mmr, MBCS_RD_DMA_LOC_ADDR, local_addr.dma_localaddr_reg);
  98. rdma_control.dma_op_length = numPkts;
  99. rdma_control.done_amo_en = amoEnable;
  100. rdma_control.done_int_en = intrEnable;
  101. rdma_control.pio_mem_n = peerIO;
  102. MBCS_MMR_SET(mmr, MBCS_RD_DMA_CTRL, rdma_control.dma_control_reg);
  103. amo_dest.dma_amo_sys_addr = amoHostDest;
  104. amo_dest.dma_amo_mod_type = amoModType;
  105. MBCS_MMR_SET(mmr, MBCS_RD_DMA_AMO_DEST, amo_dest.dma_amo_dest_reg);
  106. intr_dest.address = intrHostDest;
  107. intr_dest.int_vector = intrVector;
  108. MBCS_MMR_SET(mmr, MBCS_RD_DMA_INT_DEST, intr_dest.intr_dest_reg);
  109. }
  110. static inline void mbcs_putdma_set(void *mmr,
  111. uint64_t hostAddr,
  112. uint64_t localAddr,
  113. uint64_t localRamSel,
  114. uint64_t numPkts,
  115. uint64_t amoEnable,
  116. uint64_t intrEnable,
  117. uint64_t peerIO,
  118. uint64_t amoHostDest,
  119. uint64_t amoModType,
  120. uint64_t intrHostDest, uint64_t intrVector)
  121. {
  122. union dma_control wdma_control;
  123. union dma_amo_dest amo_dest;
  124. union intr_dest intr_dest;
  125. union dma_localaddr local_addr;
  126. union dma_hostaddr host_addr;
  127. wdma_control.dma_control_reg = 0;
  128. amo_dest.dma_amo_dest_reg = 0;
  129. intr_dest.intr_dest_reg = 0;
  130. local_addr.dma_localaddr_reg = 0;
  131. host_addr.dma_hostaddr_reg = 0;
  132. host_addr.dma_sys_addr = hostAddr;
  133. MBCS_MMR_SET(mmr, MBCS_WR_DMA_SYS_ADDR, host_addr.dma_hostaddr_reg);
  134. local_addr.dma_ram_addr = localAddr;
  135. local_addr.dma_ram_sel = localRamSel;
  136. MBCS_MMR_SET(mmr, MBCS_WR_DMA_LOC_ADDR, local_addr.dma_localaddr_reg);
  137. wdma_control.dma_op_length = numPkts;
  138. wdma_control.done_amo_en = amoEnable;
  139. wdma_control.done_int_en = intrEnable;
  140. wdma_control.pio_mem_n = peerIO;
  141. MBCS_MMR_SET(mmr, MBCS_WR_DMA_CTRL, wdma_control.dma_control_reg);
  142. amo_dest.dma_amo_sys_addr = amoHostDest;
  143. amo_dest.dma_amo_mod_type = amoModType;
  144. MBCS_MMR_SET(mmr, MBCS_WR_DMA_AMO_DEST, amo_dest.dma_amo_dest_reg);
  145. intr_dest.address = intrHostDest;
  146. intr_dest.int_vector = intrVector;
  147. MBCS_MMR_SET(mmr, MBCS_WR_DMA_INT_DEST, intr_dest.intr_dest_reg);
  148. }
  149. static inline void mbcs_algo_set(void *mmr,
  150. uint64_t amoHostDest,
  151. uint64_t amoModType,
  152. uint64_t intrHostDest,
  153. uint64_t intrVector, uint64_t algoStepCount)
  154. {
  155. union dma_amo_dest amo_dest;
  156. union intr_dest intr_dest;
  157. union algo_step step;
  158. step.algo_step_reg = 0;
  159. intr_dest.intr_dest_reg = 0;
  160. amo_dest.dma_amo_dest_reg = 0;
  161. amo_dest.dma_amo_sys_addr = amoHostDest;
  162. amo_dest.dma_amo_mod_type = amoModType;
  163. MBCS_MMR_SET(mmr, MBCS_ALG_AMO_DEST, amo_dest.dma_amo_dest_reg);
  164. intr_dest.address = intrHostDest;
  165. intr_dest.int_vector = intrVector;
  166. MBCS_MMR_SET(mmr, MBCS_ALG_INT_DEST, intr_dest.intr_dest_reg);
  167. step.alg_step_cnt = algoStepCount;
  168. MBCS_MMR_SET(mmr, MBCS_ALG_STEP, step.algo_step_reg);
  169. }
  170. static inline int mbcs_getdma_start(struct mbcs_soft *soft)
  171. {
  172. void *mmr_base;
  173. struct getdma *gdma;
  174. uint64_t numPkts;
  175. union cm_control cm_control;
  176. mmr_base = soft->mmr_base;
  177. gdma = &soft->getdma;
  178. /* check that host address got setup */
  179. if (!gdma->hostAddr)
  180. return -1;
  181. numPkts =
  182. (gdma->bytes + (MBCS_CACHELINE_SIZE - 1)) / MBCS_CACHELINE_SIZE;
  183. /* program engine */
  184. mbcs_getdma_set(mmr_base, tiocx_dma_addr(gdma->hostAddr),
  185. gdma->localAddr,
  186. (gdma->localAddr < MB2) ? 0 :
  187. (gdma->localAddr < MB4) ? 1 :
  188. (gdma->localAddr < MB6) ? 2 : 3,
  189. numPkts,
  190. gdma->DoneAmoEnable,
  191. gdma->DoneIntEnable,
  192. gdma->peerIO,
  193. gdma->amoHostDest,
  194. gdma->amoModType,
  195. gdma->intrHostDest, gdma->intrVector);
  196. /* start engine */
  197. cm_control.cm_control_reg = MBCS_MMR_GET(mmr_base, MBCS_CM_CONTROL);
  198. cm_control.rd_dma_go = 1;
  199. MBCS_MMR_SET(mmr_base, MBCS_CM_CONTROL, cm_control.cm_control_reg);
  200. return 0;
  201. }
  202. static inline int mbcs_putdma_start(struct mbcs_soft *soft)
  203. {
  204. void *mmr_base;
  205. struct putdma *pdma;
  206. uint64_t numPkts;
  207. union cm_control cm_control;
  208. mmr_base = soft->mmr_base;
  209. pdma = &soft->putdma;
  210. /* check that host address got setup */
  211. if (!pdma->hostAddr)
  212. return -1;
  213. numPkts =
  214. (pdma->bytes + (MBCS_CACHELINE_SIZE - 1)) / MBCS_CACHELINE_SIZE;
  215. /* program engine */
  216. mbcs_putdma_set(mmr_base, tiocx_dma_addr(pdma->hostAddr),
  217. pdma->localAddr,
  218. (pdma->localAddr < MB2) ? 0 :
  219. (pdma->localAddr < MB4) ? 1 :
  220. (pdma->localAddr < MB6) ? 2 : 3,
  221. numPkts,
  222. pdma->DoneAmoEnable,
  223. pdma->DoneIntEnable,
  224. pdma->peerIO,
  225. pdma->amoHostDest,
  226. pdma->amoModType,
  227. pdma->intrHostDest, pdma->intrVector);
  228. /* start engine */
  229. cm_control.cm_control_reg = MBCS_MMR_GET(mmr_base, MBCS_CM_CONTROL);
  230. cm_control.wr_dma_go = 1;
  231. MBCS_MMR_SET(mmr_base, MBCS_CM_CONTROL, cm_control.cm_control_reg);
  232. return 0;
  233. }
  234. static inline int mbcs_algo_start(struct mbcs_soft *soft)
  235. {
  236. struct algoblock *algo_soft = &soft->algo;
  237. void *mmr_base = soft->mmr_base;
  238. union cm_control cm_control;
  239. if (mutex_lock_interruptible(&soft->algolock))
  240. return -ERESTARTSYS;
  241. atomic_set(&soft->algo_done, 0);
  242. mbcs_algo_set(mmr_base,
  243. algo_soft->amoHostDest,
  244. algo_soft->amoModType,
  245. algo_soft->intrHostDest,
  246. algo_soft->intrVector, algo_soft->algoStepCount);
  247. /* start algorithm */
  248. cm_control.cm_control_reg = MBCS_MMR_GET(mmr_base, MBCS_CM_CONTROL);
  249. cm_control.alg_done_int_en = 1;
  250. cm_control.alg_go = 1;
  251. MBCS_MMR_SET(mmr_base, MBCS_CM_CONTROL, cm_control.cm_control_reg);
  252. mutex_unlock(&soft->algolock);
  253. return 0;
  254. }
  255. static inline ssize_t
  256. do_mbcs_sram_dmawrite(struct mbcs_soft *soft, uint64_t hostAddr,
  257. size_t len, loff_t * off)
  258. {
  259. int rv = 0;
  260. if (mutex_lock_interruptible(&soft->dmawritelock))
  261. return -ERESTARTSYS;
  262. atomic_set(&soft->dmawrite_done, 0);
  263. soft->putdma.hostAddr = hostAddr;
  264. soft->putdma.localAddr = *off;
  265. soft->putdma.bytes = len;
  266. if (mbcs_putdma_start(soft) < 0) {
  267. DBG(KERN_ALERT "do_mbcs_sram_dmawrite: "
  268. "mbcs_putdma_start failed\n");
  269. rv = -EAGAIN;
  270. goto dmawrite_exit;
  271. }
  272. if (wait_event_interruptible(soft->dmawrite_queue,
  273. atomic_read(&soft->dmawrite_done))) {
  274. rv = -ERESTARTSYS;
  275. goto dmawrite_exit;
  276. }
  277. rv = len;
  278. *off += len;
  279. dmawrite_exit:
  280. mutex_unlock(&soft->dmawritelock);
  281. return rv;
  282. }
  283. static inline ssize_t
  284. do_mbcs_sram_dmaread(struct mbcs_soft *soft, uint64_t hostAddr,
  285. size_t len, loff_t * off)
  286. {
  287. int rv = 0;
  288. if (mutex_lock_interruptible(&soft->dmareadlock))
  289. return -ERESTARTSYS;
  290. atomic_set(&soft->dmawrite_done, 0);
  291. soft->getdma.hostAddr = hostAddr;
  292. soft->getdma.localAddr = *off;
  293. soft->getdma.bytes = len;
  294. if (mbcs_getdma_start(soft) < 0) {
  295. DBG(KERN_ALERT "mbcs_strategy: mbcs_getdma_start failed\n");
  296. rv = -EAGAIN;
  297. goto dmaread_exit;
  298. }
  299. if (wait_event_interruptible(soft->dmaread_queue,
  300. atomic_read(&soft->dmaread_done))) {
  301. rv = -ERESTARTSYS;
  302. goto dmaread_exit;
  303. }
  304. rv = len;
  305. *off += len;
  306. dmaread_exit:
  307. mutex_unlock(&soft->dmareadlock);
  308. return rv;
  309. }
  310. static int mbcs_open(struct inode *ip, struct file *fp)
  311. {
  312. struct mbcs_soft *soft;
  313. int minor;
  314. mutex_lock(&mbcs_mutex);
  315. minor = iminor(ip);
  316. /* Nothing protects access to this list... */
  317. list_for_each_entry(soft, &soft_list, list) {
  318. if (soft->nasid == minor) {
  319. fp->private_data = soft->cxdev;
  320. mutex_unlock(&mbcs_mutex);
  321. return 0;
  322. }
  323. }
  324. mutex_unlock(&mbcs_mutex);
  325. return -ENODEV;
  326. }
  327. static ssize_t mbcs_sram_read(struct file * fp, char __user *buf, size_t len, loff_t * off)
  328. {
  329. struct cx_dev *cx_dev = fp->private_data;
  330. struct mbcs_soft *soft = cx_dev->soft;
  331. uint64_t hostAddr;
  332. int rv = 0;
  333. hostAddr = __get_dma_pages(GFP_KERNEL, get_order(len));
  334. if (hostAddr == 0)
  335. return -ENOMEM;
  336. rv = do_mbcs_sram_dmawrite(soft, hostAddr, len, off);
  337. if (rv < 0)
  338. goto exit;
  339. if (copy_to_user(buf, (void *)hostAddr, len))
  340. rv = -EFAULT;
  341. exit:
  342. free_pages(hostAddr, get_order(len));
  343. return rv;
  344. }
  345. static ssize_t
  346. mbcs_sram_write(struct file * fp, const char __user *buf, size_t len, loff_t * off)
  347. {
  348. struct cx_dev *cx_dev = fp->private_data;
  349. struct mbcs_soft *soft = cx_dev->soft;
  350. uint64_t hostAddr;
  351. int rv = 0;
  352. hostAddr = __get_dma_pages(GFP_KERNEL, get_order(len));
  353. if (hostAddr == 0)
  354. return -ENOMEM;
  355. if (copy_from_user((void *)hostAddr, buf, len)) {
  356. rv = -EFAULT;
  357. goto exit;
  358. }
  359. rv = do_mbcs_sram_dmaread(soft, hostAddr, len, off);
  360. exit:
  361. free_pages(hostAddr, get_order(len));
  362. return rv;
  363. }
  364. static loff_t mbcs_sram_llseek(struct file * filp, loff_t off, int whence)
  365. {
  366. loff_t newpos;
  367. switch (whence) {
  368. case SEEK_SET:
  369. newpos = off;
  370. break;
  371. case SEEK_CUR:
  372. newpos = filp->f_pos + off;
  373. break;
  374. case SEEK_END:
  375. newpos = MBCS_SRAM_SIZE + off;
  376. break;
  377. default: /* can't happen */
  378. return -EINVAL;
  379. }
  380. if (newpos < 0)
  381. return -EINVAL;
  382. filp->f_pos = newpos;
  383. return newpos;
  384. }
  385. static uint64_t mbcs_pioaddr(struct mbcs_soft *soft, uint64_t offset)
  386. {
  387. uint64_t mmr_base;
  388. mmr_base = (uint64_t) (soft->mmr_base + offset);
  389. return mmr_base;
  390. }
  391. static void mbcs_debug_pioaddr_set(struct mbcs_soft *soft)
  392. {
  393. soft->debug_addr = mbcs_pioaddr(soft, MBCS_DEBUG_START);
  394. }
  395. static void mbcs_gscr_pioaddr_set(struct mbcs_soft *soft)
  396. {
  397. soft->gscr_addr = mbcs_pioaddr(soft, MBCS_GSCR_START);
  398. }
  399. static int mbcs_gscr_mmap(struct file *fp, struct vm_area_struct *vma)
  400. {
  401. struct cx_dev *cx_dev = fp->private_data;
  402. struct mbcs_soft *soft = cx_dev->soft;
  403. if (vma->vm_pgoff != 0)
  404. return -EINVAL;
  405. vma->vm_page_prot = pgprot_noncached(vma->vm_page_prot);
  406. /* Remap-pfn-range will mark the range VM_IO */
  407. if (remap_pfn_range(vma,
  408. vma->vm_start,
  409. __pa(soft->gscr_addr) >> PAGE_SHIFT,
  410. PAGE_SIZE,
  411. vma->vm_page_prot))
  412. return -EAGAIN;
  413. return 0;
  414. }
  415. /**
  416. * mbcs_completion_intr_handler - Primary completion handler.
  417. * @irq: irq
  418. * @arg: soft struct for device
  419. *
  420. */
  421. static irqreturn_t
  422. mbcs_completion_intr_handler(int irq, void *arg)
  423. {
  424. struct mbcs_soft *soft = (struct mbcs_soft *)arg;
  425. void *mmr_base;
  426. union cm_status cm_status;
  427. union cm_control cm_control;
  428. mmr_base = soft->mmr_base;
  429. cm_status.cm_status_reg = MBCS_MMR_GET(mmr_base, MBCS_CM_STATUS);
  430. if (cm_status.rd_dma_done) {
  431. /* stop dma-read engine, clear status */
  432. cm_control.cm_control_reg =
  433. MBCS_MMR_GET(mmr_base, MBCS_CM_CONTROL);
  434. cm_control.rd_dma_clr = 1;
  435. MBCS_MMR_SET(mmr_base, MBCS_CM_CONTROL,
  436. cm_control.cm_control_reg);
  437. atomic_set(&soft->dmaread_done, 1);
  438. wake_up(&soft->dmaread_queue);
  439. }
  440. if (cm_status.wr_dma_done) {
  441. /* stop dma-write engine, clear status */
  442. cm_control.cm_control_reg =
  443. MBCS_MMR_GET(mmr_base, MBCS_CM_CONTROL);
  444. cm_control.wr_dma_clr = 1;
  445. MBCS_MMR_SET(mmr_base, MBCS_CM_CONTROL,
  446. cm_control.cm_control_reg);
  447. atomic_set(&soft->dmawrite_done, 1);
  448. wake_up(&soft->dmawrite_queue);
  449. }
  450. if (cm_status.alg_done) {
  451. /* clear status */
  452. cm_control.cm_control_reg =
  453. MBCS_MMR_GET(mmr_base, MBCS_CM_CONTROL);
  454. cm_control.alg_done_clr = 1;
  455. MBCS_MMR_SET(mmr_base, MBCS_CM_CONTROL,
  456. cm_control.cm_control_reg);
  457. atomic_set(&soft->algo_done, 1);
  458. wake_up(&soft->algo_queue);
  459. }
  460. return IRQ_HANDLED;
  461. }
  462. /**
  463. * mbcs_intr_alloc - Allocate interrupts.
  464. * @dev: device pointer
  465. *
  466. */
  467. static int mbcs_intr_alloc(struct cx_dev *dev)
  468. {
  469. struct sn_irq_info *sn_irq;
  470. struct mbcs_soft *soft;
  471. struct getdma *getdma;
  472. struct putdma *putdma;
  473. struct algoblock *algo;
  474. soft = dev->soft;
  475. getdma = &soft->getdma;
  476. putdma = &soft->putdma;
  477. algo = &soft->algo;
  478. soft->get_sn_irq = NULL;
  479. soft->put_sn_irq = NULL;
  480. soft->algo_sn_irq = NULL;
  481. sn_irq = tiocx_irq_alloc(dev->cx_id.nasid, TIOCX_CORELET, -1, -1, -1);
  482. if (sn_irq == NULL)
  483. return -EAGAIN;
  484. soft->get_sn_irq = sn_irq;
  485. getdma->intrHostDest = sn_irq->irq_xtalkaddr;
  486. getdma->intrVector = sn_irq->irq_irq;
  487. if (request_irq(sn_irq->irq_irq,
  488. (void *)mbcs_completion_intr_handler, IRQF_SHARED,
  489. "MBCS get intr", (void *)soft)) {
  490. tiocx_irq_free(soft->get_sn_irq);
  491. return -EAGAIN;
  492. }
  493. sn_irq = tiocx_irq_alloc(dev->cx_id.nasid, TIOCX_CORELET, -1, -1, -1);
  494. if (sn_irq == NULL) {
  495. free_irq(soft->get_sn_irq->irq_irq, soft);
  496. tiocx_irq_free(soft->get_sn_irq);
  497. return -EAGAIN;
  498. }
  499. soft->put_sn_irq = sn_irq;
  500. putdma->intrHostDest = sn_irq->irq_xtalkaddr;
  501. putdma->intrVector = sn_irq->irq_irq;
  502. if (request_irq(sn_irq->irq_irq,
  503. (void *)mbcs_completion_intr_handler, IRQF_SHARED,
  504. "MBCS put intr", (void *)soft)) {
  505. tiocx_irq_free(soft->put_sn_irq);
  506. free_irq(soft->get_sn_irq->irq_irq, soft);
  507. tiocx_irq_free(soft->get_sn_irq);
  508. return -EAGAIN;
  509. }
  510. sn_irq = tiocx_irq_alloc(dev->cx_id.nasid, TIOCX_CORELET, -1, -1, -1);
  511. if (sn_irq == NULL) {
  512. free_irq(soft->put_sn_irq->irq_irq, soft);
  513. tiocx_irq_free(soft->put_sn_irq);
  514. free_irq(soft->get_sn_irq->irq_irq, soft);
  515. tiocx_irq_free(soft->get_sn_irq);
  516. return -EAGAIN;
  517. }
  518. soft->algo_sn_irq = sn_irq;
  519. algo->intrHostDest = sn_irq->irq_xtalkaddr;
  520. algo->intrVector = sn_irq->irq_irq;
  521. if (request_irq(sn_irq->irq_irq,
  522. (void *)mbcs_completion_intr_handler, IRQF_SHARED,
  523. "MBCS algo intr", (void *)soft)) {
  524. tiocx_irq_free(soft->algo_sn_irq);
  525. free_irq(soft->put_sn_irq->irq_irq, soft);
  526. tiocx_irq_free(soft->put_sn_irq);
  527. free_irq(soft->get_sn_irq->irq_irq, soft);
  528. tiocx_irq_free(soft->get_sn_irq);
  529. return -EAGAIN;
  530. }
  531. return 0;
  532. }
  533. /**
  534. * mbcs_intr_dealloc - Remove interrupts.
  535. * @dev: device pointer
  536. *
  537. */
  538. static void mbcs_intr_dealloc(struct cx_dev *dev)
  539. {
  540. struct mbcs_soft *soft;
  541. soft = dev->soft;
  542. free_irq(soft->get_sn_irq->irq_irq, soft);
  543. tiocx_irq_free(soft->get_sn_irq);
  544. free_irq(soft->put_sn_irq->irq_irq, soft);
  545. tiocx_irq_free(soft->put_sn_irq);
  546. free_irq(soft->algo_sn_irq->irq_irq, soft);
  547. tiocx_irq_free(soft->algo_sn_irq);
  548. }
  549. static inline int mbcs_hw_init(struct mbcs_soft *soft)
  550. {
  551. void *mmr_base = soft->mmr_base;
  552. union cm_control cm_control;
  553. union cm_req_timeout cm_req_timeout;
  554. uint64_t err_stat;
  555. cm_req_timeout.cm_req_timeout_reg =
  556. MBCS_MMR_GET(mmr_base, MBCS_CM_REQ_TOUT);
  557. cm_req_timeout.time_out = MBCS_CM_CONTROL_REQ_TOUT_MASK;
  558. MBCS_MMR_SET(mmr_base, MBCS_CM_REQ_TOUT,
  559. cm_req_timeout.cm_req_timeout_reg);
  560. mbcs_gscr_pioaddr_set(soft);
  561. mbcs_debug_pioaddr_set(soft);
  562. /* clear errors */
  563. err_stat = MBCS_MMR_GET(mmr_base, MBCS_CM_ERR_STAT);
  564. MBCS_MMR_SET(mmr_base, MBCS_CM_CLR_ERR_STAT, err_stat);
  565. MBCS_MMR_ZERO(mmr_base, MBCS_CM_ERROR_DETAIL1);
  566. /* enable interrupts */
  567. /* turn off 2^23 (INT_EN_PIO_REQ_ADDR_INV) */
  568. MBCS_MMR_SET(mmr_base, MBCS_CM_ERR_INT_EN, 0x3ffffff7e00ffUL);
  569. /* arm status regs and clear engines */
  570. cm_control.cm_control_reg = MBCS_MMR_GET(mmr_base, MBCS_CM_CONTROL);
  571. cm_control.rearm_stat_regs = 1;
  572. cm_control.alg_clr = 1;
  573. cm_control.wr_dma_clr = 1;
  574. cm_control.rd_dma_clr = 1;
  575. MBCS_MMR_SET(mmr_base, MBCS_CM_CONTROL, cm_control.cm_control_reg);
  576. return 0;
  577. }
  578. static ssize_t show_algo(struct device *dev, struct device_attribute *attr, char *buf)
  579. {
  580. struct cx_dev *cx_dev = to_cx_dev(dev);
  581. struct mbcs_soft *soft = cx_dev->soft;
  582. uint64_t debug0;
  583. /*
  584. * By convention, the first debug register contains the
  585. * algorithm number and revision.
  586. */
  587. debug0 = *(uint64_t *) soft->debug_addr;
  588. return sprintf(buf, "0x%x 0x%x\n",
  589. upper_32_bits(debug0), lower_32_bits(debug0));
  590. }
  591. static ssize_t store_algo(struct device *dev, struct device_attribute *attr, const char *buf, size_t count)
  592. {
  593. int n;
  594. struct cx_dev *cx_dev = to_cx_dev(dev);
  595. struct mbcs_soft *soft = cx_dev->soft;
  596. if (count <= 0)
  597. return 0;
  598. n = simple_strtoul(buf, NULL, 0);
  599. if (n == 1) {
  600. mbcs_algo_start(soft);
  601. if (wait_event_interruptible(soft->algo_queue,
  602. atomic_read(&soft->algo_done)))
  603. return -ERESTARTSYS;
  604. }
  605. return count;
  606. }
  607. DEVICE_ATTR(algo, 0644, show_algo, store_algo);
  608. /**
  609. * mbcs_probe - Initialize for device
  610. * @dev: device pointer
  611. * @device_id: id table pointer
  612. *
  613. */
  614. static int mbcs_probe(struct cx_dev *dev, const struct cx_device_id *id)
  615. {
  616. struct mbcs_soft *soft;
  617. dev->soft = NULL;
  618. soft = kzalloc(sizeof(struct mbcs_soft), GFP_KERNEL);
  619. if (soft == NULL)
  620. return -ENOMEM;
  621. soft->nasid = dev->cx_id.nasid;
  622. list_add(&soft->list, &soft_list);
  623. soft->mmr_base = (void *)tiocx_swin_base(dev->cx_id.nasid);
  624. dev->soft = soft;
  625. soft->cxdev = dev;
  626. init_waitqueue_head(&soft->dmawrite_queue);
  627. init_waitqueue_head(&soft->dmaread_queue);
  628. init_waitqueue_head(&soft->algo_queue);
  629. mutex_init(&soft->dmawritelock);
  630. mutex_init(&soft->dmareadlock);
  631. mutex_init(&soft->algolock);
  632. mbcs_getdma_init(&soft->getdma);
  633. mbcs_putdma_init(&soft->putdma);
  634. mbcs_algo_init(&soft->algo);
  635. mbcs_hw_init(soft);
  636. /* Allocate interrupts */
  637. mbcs_intr_alloc(dev);
  638. device_create_file(&dev->dev, &dev_attr_algo);
  639. return 0;
  640. }
  641. static int mbcs_remove(struct cx_dev *dev)
  642. {
  643. if (dev->soft) {
  644. mbcs_intr_dealloc(dev);
  645. kfree(dev->soft);
  646. }
  647. device_remove_file(&dev->dev, &dev_attr_algo);
  648. return 0;
  649. }
  650. static const struct cx_device_id mbcs_id_table[] = {
  651. {
  652. .part_num = MBCS_PART_NUM,
  653. .mfg_num = MBCS_MFG_NUM,
  654. },
  655. {
  656. .part_num = MBCS_PART_NUM_ALG0,
  657. .mfg_num = MBCS_MFG_NUM,
  658. },
  659. {0, 0}
  660. };
  661. MODULE_DEVICE_TABLE(cx, mbcs_id_table);
  662. static struct cx_drv mbcs_driver = {
  663. .name = DEVICE_NAME,
  664. .id_table = mbcs_id_table,
  665. .probe = mbcs_probe,
  666. .remove = mbcs_remove,
  667. };
  668. static void __exit mbcs_exit(void)
  669. {
  670. unregister_chrdev(mbcs_major, DEVICE_NAME);
  671. cx_driver_unregister(&mbcs_driver);
  672. }
  673. static int __init mbcs_init(void)
  674. {
  675. int rv;
  676. if (!ia64_platform_is("sn2"))
  677. return -ENODEV;
  678. // Put driver into chrdevs[]. Get major number.
  679. rv = register_chrdev(mbcs_major, DEVICE_NAME, &mbcs_ops);
  680. if (rv < 0) {
  681. DBG(KERN_ALERT "mbcs_init: can't get major number. %d\n", rv);
  682. return rv;
  683. }
  684. mbcs_major = rv;
  685. return cx_driver_register(&mbcs_driver);
  686. }
  687. module_init(mbcs_init);
  688. module_exit(mbcs_exit);
  689. MODULE_AUTHOR("Bruce Losure <blosure@sgi.com>");
  690. MODULE_DESCRIPTION("Driver for MOATB Core Services");
  691. MODULE_LICENSE("GPL");