xilinx_hwicap.h 7.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219
  1. /*****************************************************************************
  2. *
  3. * Author: Xilinx, Inc.
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms of the GNU General Public License as published by the
  7. * Free Software Foundation; either version 2 of the License, or (at your
  8. * option) any later version.
  9. *
  10. * XILINX IS PROVIDING THIS DESIGN, CODE, OR INFORMATION "AS IS"
  11. * AS A COURTESY TO YOU, SOLELY FOR USE IN DEVELOPING PROGRAMS AND
  12. * SOLUTIONS FOR XILINX DEVICES. BY PROVIDING THIS DESIGN, CODE,
  13. * OR INFORMATION AS ONE POSSIBLE IMPLEMENTATION OF THIS FEATURE,
  14. * APPLICATION OR STANDARD, XILINX IS MAKING NO REPRESENTATION
  15. * THAT THIS IMPLEMENTATION IS FREE FROM ANY CLAIMS OF INFRINGEMENT,
  16. * AND YOU ARE RESPONSIBLE FOR OBTAINING ANY RIGHTS YOU MAY REQUIRE
  17. * FOR YOUR IMPLEMENTATION. XILINX EXPRESSLY DISCLAIMS ANY
  18. * WARRANTY WHATSOEVER WITH RESPECT TO THE ADEQUACY OF THE
  19. * IMPLEMENTATION, INCLUDING BUT NOT LIMITED TO ANY WARRANTIES OR
  20. * REPRESENTATIONS THAT THIS IMPLEMENTATION IS FREE FROM CLAIMS OF
  21. * INFRINGEMENT, IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS
  22. * FOR A PARTICULAR PURPOSE.
  23. *
  24. * (c) Copyright 2003-2007 Xilinx Inc.
  25. * All rights reserved.
  26. *
  27. * You should have received a copy of the GNU General Public License along
  28. * with this program; if not, write to the Free Software Foundation, Inc.,
  29. * 675 Mass Ave, Cambridge, MA 02139, USA.
  30. *
  31. *****************************************************************************/
  32. #ifndef XILINX_HWICAP_H_ /* prevent circular inclusions */
  33. #define XILINX_HWICAP_H_ /* by using protection macros */
  34. #include <linux/types.h>
  35. #include <linux/cdev.h>
  36. #include <linux/platform_device.h>
  37. #include <linux/io.h>
  38. struct hwicap_drvdata {
  39. u32 write_buffer_in_use; /* Always in [0,3] */
  40. u8 write_buffer[4];
  41. u32 read_buffer_in_use; /* Always in [0,3] */
  42. u8 read_buffer[4];
  43. resource_size_t mem_start;/* phys. address of the control registers */
  44. resource_size_t mem_end; /* phys. address of the control registers */
  45. resource_size_t mem_size;
  46. void __iomem *base_address;/* virt. address of the control registers */
  47. struct device *dev;
  48. struct cdev cdev; /* Char device structure */
  49. dev_t devt;
  50. const struct hwicap_driver_config *config;
  51. const struct config_registers *config_regs;
  52. void *private_data;
  53. bool is_open;
  54. struct mutex sem;
  55. };
  56. struct hwicap_driver_config {
  57. /* Read configuration data given by size into the data buffer.
  58. Return 0 if successful. */
  59. int (*get_configuration)(struct hwicap_drvdata *drvdata, u32 *data,
  60. u32 size);
  61. /* Write configuration data given by size from the data buffer.
  62. Return 0 if successful. */
  63. int (*set_configuration)(struct hwicap_drvdata *drvdata, u32 *data,
  64. u32 size);
  65. /* Get the status register, bit pattern given by:
  66. * D8 - 0 = configuration error
  67. * D7 - 1 = alignment found
  68. * D6 - 1 = readback in progress
  69. * D5 - 0 = abort in progress
  70. * D4 - Always 1
  71. * D3 - Always 1
  72. * D2 - Always 1
  73. * D1 - Always 1
  74. * D0 - 1 = operation completed
  75. */
  76. u32 (*get_status)(struct hwicap_drvdata *drvdata);
  77. /* Reset the hw */
  78. void (*reset)(struct hwicap_drvdata *drvdata);
  79. };
  80. /* Number of times to poll the done register. This has to be large
  81. * enough to allow an entire configuration to complete. If an entire
  82. * page (4kb) is configured at once, that could take up to 4k cycles
  83. * with a byte-wide icap interface. In most cases, this driver is
  84. * used with a much smaller fifo, but this should be sufficient in the
  85. * worst case.
  86. */
  87. #define XHI_MAX_RETRIES 5000
  88. /************ Constant Definitions *************/
  89. #define XHI_PAD_FRAMES 0x1
  90. /* Mask for calculating configuration packet headers */
  91. #define XHI_WORD_COUNT_MASK_TYPE_1 0x7FFUL
  92. #define XHI_WORD_COUNT_MASK_TYPE_2 0x1FFFFFUL
  93. #define XHI_TYPE_MASK 0x7
  94. #define XHI_REGISTER_MASK 0xF
  95. #define XHI_OP_MASK 0x3
  96. #define XHI_TYPE_SHIFT 29
  97. #define XHI_REGISTER_SHIFT 13
  98. #define XHI_OP_SHIFT 27
  99. #define XHI_TYPE_1 1
  100. #define XHI_TYPE_2 2
  101. #define XHI_OP_WRITE 2
  102. #define XHI_OP_READ 1
  103. /* Address Block Types */
  104. #define XHI_FAR_CLB_BLOCK 0
  105. #define XHI_FAR_BRAM_BLOCK 1
  106. #define XHI_FAR_BRAM_INT_BLOCK 2
  107. struct config_registers {
  108. u32 CRC;
  109. u32 FAR;
  110. u32 FDRI;
  111. u32 FDRO;
  112. u32 CMD;
  113. u32 CTL;
  114. u32 MASK;
  115. u32 STAT;
  116. u32 LOUT;
  117. u32 COR;
  118. u32 MFWR;
  119. u32 FLR;
  120. u32 KEY;
  121. u32 CBC;
  122. u32 IDCODE;
  123. u32 AXSS;
  124. u32 C0R_1;
  125. u32 CSOB;
  126. u32 WBSTAR;
  127. u32 TIMER;
  128. u32 BOOTSTS;
  129. u32 CTL_1;
  130. };
  131. /* Configuration Commands */
  132. #define XHI_CMD_NULL 0
  133. #define XHI_CMD_WCFG 1
  134. #define XHI_CMD_MFW 2
  135. #define XHI_CMD_DGHIGH 3
  136. #define XHI_CMD_RCFG 4
  137. #define XHI_CMD_START 5
  138. #define XHI_CMD_RCAP 6
  139. #define XHI_CMD_RCRC 7
  140. #define XHI_CMD_AGHIGH 8
  141. #define XHI_CMD_SWITCH 9
  142. #define XHI_CMD_GRESTORE 10
  143. #define XHI_CMD_SHUTDOWN 11
  144. #define XHI_CMD_GCAPTURE 12
  145. #define XHI_CMD_DESYNCH 13
  146. #define XHI_CMD_IPROG 15 /* Only in Virtex5 */
  147. #define XHI_CMD_CRCC 16 /* Only in Virtex5 */
  148. #define XHI_CMD_LTIMER 17 /* Only in Virtex5 */
  149. /* Packet constants */
  150. #define XHI_SYNC_PACKET 0xAA995566UL
  151. #define XHI_DUMMY_PACKET 0xFFFFFFFFUL
  152. #define XHI_NOOP_PACKET (XHI_TYPE_1 << XHI_TYPE_SHIFT)
  153. #define XHI_TYPE_2_READ ((XHI_TYPE_2 << XHI_TYPE_SHIFT) | \
  154. (XHI_OP_READ << XHI_OP_SHIFT))
  155. #define XHI_TYPE_2_WRITE ((XHI_TYPE_2 << XHI_TYPE_SHIFT) | \
  156. (XHI_OP_WRITE << XHI_OP_SHIFT))
  157. #define XHI_TYPE2_CNT_MASK 0x07FFFFFF
  158. #define XHI_TYPE_1_PACKET_MAX_WORDS 2047UL
  159. #define XHI_TYPE_1_HEADER_BYTES 4
  160. #define XHI_TYPE_2_HEADER_BYTES 8
  161. /* Constant to use for CRC check when CRC has been disabled */
  162. #define XHI_DISABLED_AUTO_CRC 0x0000DEFCUL
  163. /* Meanings of the bits returned by get_status */
  164. #define XHI_SR_CFGERR_N_MASK 0x00000100 /* Config Error Mask */
  165. #define XHI_SR_DALIGN_MASK 0x00000080 /* Data Alignment Mask */
  166. #define XHI_SR_RIP_MASK 0x00000040 /* Read back Mask */
  167. #define XHI_SR_IN_ABORT_N_MASK 0x00000020 /* Select Map Abort Mask */
  168. #define XHI_SR_DONE_MASK 0x00000001 /* Done bit Mask */
  169. /**
  170. * hwicap_type_1_read - Generates a Type 1 read packet header.
  171. * @reg: is the address of the register to be read back.
  172. *
  173. * Generates a Type 1 read packet header, which is used to indirectly
  174. * read registers in the configuration logic. This packet must then
  175. * be sent through the icap device, and a return packet received with
  176. * the information.
  177. **/
  178. static inline u32 hwicap_type_1_read(u32 reg)
  179. {
  180. return (XHI_TYPE_1 << XHI_TYPE_SHIFT) |
  181. (reg << XHI_REGISTER_SHIFT) |
  182. (XHI_OP_READ << XHI_OP_SHIFT);
  183. }
  184. /**
  185. * hwicap_type_1_write - Generates a Type 1 write packet header
  186. * @reg: is the address of the register to be read back.
  187. **/
  188. static inline u32 hwicap_type_1_write(u32 reg)
  189. {
  190. return (XHI_TYPE_1 << XHI_TYPE_SHIFT) |
  191. (reg << XHI_REGISTER_SHIFT) |
  192. (XHI_OP_WRITE << XHI_OP_SHIFT);
  193. }
  194. #endif