clk-palmas.c 7.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305
  1. /*
  2. * Clock driver for Palmas device.
  3. *
  4. * Copyright (c) 2013, NVIDIA Corporation.
  5. * Copyright (c) 2013-2014 Texas Instruments, Inc.
  6. *
  7. * Author: Laxman Dewangan <ldewangan@nvidia.com>
  8. * Peter Ujfalusi <peter.ujfalusi@ti.com>
  9. *
  10. * This program is free software; you can redistribute it and/or
  11. * modify it under the terms of the GNU General Public License as
  12. * published by the Free Software Foundation version 2.
  13. *
  14. * This program is distributed "as is" WITHOUT ANY WARRANTY of any kind,
  15. * whether express or implied; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  17. * General Public License for more details.
  18. */
  19. #include <linux/clk.h>
  20. #include <linux/clk-provider.h>
  21. #include <linux/mfd/palmas.h>
  22. #include <linux/module.h>
  23. #include <linux/of.h>
  24. #include <linux/of_device.h>
  25. #include <linux/platform_device.h>
  26. #include <linux/slab.h>
  27. #define PALMAS_CLOCK_DT_EXT_CONTROL_ENABLE1 1
  28. #define PALMAS_CLOCK_DT_EXT_CONTROL_ENABLE2 2
  29. #define PALMAS_CLOCK_DT_EXT_CONTROL_NSLEEP 3
  30. struct palmas_clk32k_desc {
  31. const char *clk_name;
  32. unsigned int control_reg;
  33. unsigned int enable_mask;
  34. unsigned int sleep_mask;
  35. unsigned int sleep_reqstr_id;
  36. int delay;
  37. };
  38. struct palmas_clock_info {
  39. struct device *dev;
  40. struct clk *clk;
  41. struct clk_hw hw;
  42. struct palmas *palmas;
  43. struct palmas_clk32k_desc *clk_desc;
  44. int ext_control_pin;
  45. };
  46. static inline struct palmas_clock_info *to_palmas_clks_info(struct clk_hw *hw)
  47. {
  48. return container_of(hw, struct palmas_clock_info, hw);
  49. }
  50. static unsigned long palmas_clks_recalc_rate(struct clk_hw *hw,
  51. unsigned long parent_rate)
  52. {
  53. return 32768;
  54. }
  55. static int palmas_clks_prepare(struct clk_hw *hw)
  56. {
  57. struct palmas_clock_info *cinfo = to_palmas_clks_info(hw);
  58. int ret;
  59. ret = palmas_update_bits(cinfo->palmas, PALMAS_RESOURCE_BASE,
  60. cinfo->clk_desc->control_reg,
  61. cinfo->clk_desc->enable_mask,
  62. cinfo->clk_desc->enable_mask);
  63. if (ret < 0)
  64. dev_err(cinfo->dev, "Reg 0x%02x update failed, %d\n",
  65. cinfo->clk_desc->control_reg, ret);
  66. else if (cinfo->clk_desc->delay)
  67. udelay(cinfo->clk_desc->delay);
  68. return ret;
  69. }
  70. static void palmas_clks_unprepare(struct clk_hw *hw)
  71. {
  72. struct palmas_clock_info *cinfo = to_palmas_clks_info(hw);
  73. int ret;
  74. /*
  75. * Clock can be disabled through external pin if it is externally
  76. * controlled.
  77. */
  78. if (cinfo->ext_control_pin)
  79. return;
  80. ret = palmas_update_bits(cinfo->palmas, PALMAS_RESOURCE_BASE,
  81. cinfo->clk_desc->control_reg,
  82. cinfo->clk_desc->enable_mask, 0);
  83. if (ret < 0)
  84. dev_err(cinfo->dev, "Reg 0x%02x update failed, %d\n",
  85. cinfo->clk_desc->control_reg, ret);
  86. }
  87. static int palmas_clks_is_prepared(struct clk_hw *hw)
  88. {
  89. struct palmas_clock_info *cinfo = to_palmas_clks_info(hw);
  90. int ret;
  91. u32 val;
  92. if (cinfo->ext_control_pin)
  93. return 1;
  94. ret = palmas_read(cinfo->palmas, PALMAS_RESOURCE_BASE,
  95. cinfo->clk_desc->control_reg, &val);
  96. if (ret < 0) {
  97. dev_err(cinfo->dev, "Reg 0x%02x read failed, %d\n",
  98. cinfo->clk_desc->control_reg, ret);
  99. return ret;
  100. }
  101. return !!(val & cinfo->clk_desc->enable_mask);
  102. }
  103. static struct clk_ops palmas_clks_ops = {
  104. .prepare = palmas_clks_prepare,
  105. .unprepare = palmas_clks_unprepare,
  106. .is_prepared = palmas_clks_is_prepared,
  107. .recalc_rate = palmas_clks_recalc_rate,
  108. };
  109. struct palmas_clks_of_match_data {
  110. struct clk_init_data init;
  111. struct palmas_clk32k_desc desc;
  112. };
  113. static struct palmas_clks_of_match_data palmas_of_clk32kg = {
  114. .init = {
  115. .name = "clk32kg",
  116. .ops = &palmas_clks_ops,
  117. .flags = CLK_IS_ROOT | CLK_IGNORE_UNUSED,
  118. },
  119. .desc = {
  120. .clk_name = "clk32kg",
  121. .control_reg = PALMAS_CLK32KG_CTRL,
  122. .enable_mask = PALMAS_CLK32KG_CTRL_MODE_ACTIVE,
  123. .sleep_mask = PALMAS_CLK32KG_CTRL_MODE_SLEEP,
  124. .sleep_reqstr_id = PALMAS_EXTERNAL_REQSTR_ID_CLK32KG,
  125. .delay = 200,
  126. },
  127. };
  128. static struct palmas_clks_of_match_data palmas_of_clk32kgaudio = {
  129. .init = {
  130. .name = "clk32kgaudio",
  131. .ops = &palmas_clks_ops,
  132. .flags = CLK_IS_ROOT | CLK_IGNORE_UNUSED,
  133. },
  134. .desc = {
  135. .clk_name = "clk32kgaudio",
  136. .control_reg = PALMAS_CLK32KGAUDIO_CTRL,
  137. .enable_mask = PALMAS_CLK32KG_CTRL_MODE_ACTIVE,
  138. .sleep_mask = PALMAS_CLK32KG_CTRL_MODE_SLEEP,
  139. .sleep_reqstr_id = PALMAS_EXTERNAL_REQSTR_ID_CLK32KGAUDIO,
  140. .delay = 200,
  141. },
  142. };
  143. static const struct of_device_id palmas_clks_of_match[] = {
  144. {
  145. .compatible = "ti,palmas-clk32kg",
  146. .data = &palmas_of_clk32kg,
  147. },
  148. {
  149. .compatible = "ti,palmas-clk32kgaudio",
  150. .data = &palmas_of_clk32kgaudio,
  151. },
  152. { },
  153. };
  154. MODULE_DEVICE_TABLE(of, palmas_clks_of_match);
  155. static void palmas_clks_get_clk_data(struct platform_device *pdev,
  156. struct palmas_clock_info *cinfo)
  157. {
  158. struct device_node *node = pdev->dev.of_node;
  159. unsigned int prop;
  160. int ret;
  161. ret = of_property_read_u32(node, "ti,external-sleep-control",
  162. &prop);
  163. if (ret)
  164. return;
  165. switch (prop) {
  166. case PALMAS_CLOCK_DT_EXT_CONTROL_ENABLE1:
  167. prop = PALMAS_EXT_CONTROL_ENABLE1;
  168. break;
  169. case PALMAS_CLOCK_DT_EXT_CONTROL_ENABLE2:
  170. prop = PALMAS_EXT_CONTROL_ENABLE2;
  171. break;
  172. case PALMAS_CLOCK_DT_EXT_CONTROL_NSLEEP:
  173. prop = PALMAS_EXT_CONTROL_NSLEEP;
  174. break;
  175. default:
  176. dev_warn(&pdev->dev, "%s: Invalid ext control option: %u\n",
  177. node->name, prop);
  178. prop = 0;
  179. break;
  180. }
  181. cinfo->ext_control_pin = prop;
  182. }
  183. static int palmas_clks_init_configure(struct palmas_clock_info *cinfo)
  184. {
  185. int ret;
  186. ret = palmas_update_bits(cinfo->palmas, PALMAS_RESOURCE_BASE,
  187. cinfo->clk_desc->control_reg,
  188. cinfo->clk_desc->sleep_mask, 0);
  189. if (ret < 0) {
  190. dev_err(cinfo->dev, "Reg 0x%02x update failed, %d\n",
  191. cinfo->clk_desc->control_reg, ret);
  192. return ret;
  193. }
  194. if (cinfo->ext_control_pin) {
  195. ret = clk_prepare(cinfo->clk);
  196. if (ret < 0) {
  197. dev_err(cinfo->dev, "Clock prep failed, %d\n", ret);
  198. return ret;
  199. }
  200. ret = palmas_ext_control_req_config(cinfo->palmas,
  201. cinfo->clk_desc->sleep_reqstr_id,
  202. cinfo->ext_control_pin, true);
  203. if (ret < 0) {
  204. dev_err(cinfo->dev, "Ext config for %s failed, %d\n",
  205. cinfo->clk_desc->clk_name, ret);
  206. return ret;
  207. }
  208. }
  209. return ret;
  210. }
  211. static int palmas_clks_probe(struct platform_device *pdev)
  212. {
  213. struct palmas *palmas = dev_get_drvdata(pdev->dev.parent);
  214. struct device_node *node = pdev->dev.of_node;
  215. struct palmas_clks_of_match_data *match_data;
  216. const struct of_device_id *match;
  217. struct palmas_clock_info *cinfo;
  218. struct clk *clk;
  219. int ret;
  220. match = of_match_device(palmas_clks_of_match, &pdev->dev);
  221. match_data = (struct palmas_clks_of_match_data *)match->data;
  222. cinfo = devm_kzalloc(&pdev->dev, sizeof(*cinfo), GFP_KERNEL);
  223. if (!cinfo)
  224. return -ENOMEM;
  225. palmas_clks_get_clk_data(pdev, cinfo);
  226. platform_set_drvdata(pdev, cinfo);
  227. cinfo->dev = &pdev->dev;
  228. cinfo->palmas = palmas;
  229. cinfo->clk_desc = &match_data->desc;
  230. cinfo->hw.init = &match_data->init;
  231. clk = devm_clk_register(&pdev->dev, &cinfo->hw);
  232. if (IS_ERR(clk)) {
  233. ret = PTR_ERR(clk);
  234. dev_err(&pdev->dev, "Fail to register clock %s, %d\n",
  235. match_data->desc.clk_name, ret);
  236. return ret;
  237. }
  238. cinfo->clk = clk;
  239. ret = palmas_clks_init_configure(cinfo);
  240. if (ret < 0) {
  241. dev_err(&pdev->dev, "Clock config failed, %d\n", ret);
  242. return ret;
  243. }
  244. ret = of_clk_add_provider(node, of_clk_src_simple_get, cinfo->clk);
  245. if (ret < 0)
  246. dev_err(&pdev->dev, "Fail to add clock driver, %d\n", ret);
  247. return ret;
  248. }
  249. static int palmas_clks_remove(struct platform_device *pdev)
  250. {
  251. of_clk_del_provider(pdev->dev.of_node);
  252. return 0;
  253. }
  254. static struct platform_driver palmas_clks_driver = {
  255. .driver = {
  256. .name = "palmas-clk",
  257. .of_match_table = palmas_clks_of_match,
  258. },
  259. .probe = palmas_clks_probe,
  260. .remove = palmas_clks_remove,
  261. };
  262. module_platform_driver(palmas_clks_driver);
  263. MODULE_DESCRIPTION("Clock driver for Palmas Series Devices");
  264. MODULE_ALIAS("platform:palmas-clk");
  265. MODULE_AUTHOR("Peter Ujfalusi <peter.ujfalusi@ti.com>");
  266. MODULE_LICENSE("GPL v2");