clk-si5351.c 41 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629
  1. /*
  2. * clk-si5351.c: Silicon Laboratories Si5351A/B/C I2C Clock Generator
  3. *
  4. * Sebastian Hesselbarth <sebastian.hesselbarth@gmail.com>
  5. * Rabeeh Khoury <rabeeh@solid-run.com>
  6. *
  7. * References:
  8. * [1] "Si5351A/B/C Data Sheet"
  9. * http://www.silabs.com/Support%20Documents/TechnicalDocs/Si5351.pdf
  10. * [2] "Manually Generating an Si5351 Register Map"
  11. * http://www.silabs.com/Support%20Documents/TechnicalDocs/AN619.pdf
  12. *
  13. * This program is free software; you can redistribute it and/or modify it
  14. * under the terms of the GNU General Public License as published by the
  15. * Free Software Foundation; either version 2 of the License, or (at your
  16. * option) any later version.
  17. */
  18. #include <linux/module.h>
  19. #include <linux/kernel.h>
  20. #include <linux/clk.h>
  21. #include <linux/clk-provider.h>
  22. #include <linux/delay.h>
  23. #include <linux/err.h>
  24. #include <linux/errno.h>
  25. #include <linux/rational.h>
  26. #include <linux/i2c.h>
  27. #include <linux/of_platform.h>
  28. #include <linux/platform_data/si5351.h>
  29. #include <linux/regmap.h>
  30. #include <linux/slab.h>
  31. #include <linux/string.h>
  32. #include <asm/div64.h>
  33. #include "clk-si5351.h"
  34. struct si5351_driver_data;
  35. struct si5351_parameters {
  36. unsigned long p1;
  37. unsigned long p2;
  38. unsigned long p3;
  39. int valid;
  40. };
  41. struct si5351_hw_data {
  42. struct clk_hw hw;
  43. struct si5351_driver_data *drvdata;
  44. struct si5351_parameters params;
  45. unsigned char num;
  46. };
  47. struct si5351_driver_data {
  48. enum si5351_variant variant;
  49. struct i2c_client *client;
  50. struct regmap *regmap;
  51. struct clk_onecell_data onecell;
  52. struct clk *pxtal;
  53. const char *pxtal_name;
  54. struct clk_hw xtal;
  55. struct clk *pclkin;
  56. const char *pclkin_name;
  57. struct clk_hw clkin;
  58. struct si5351_hw_data pll[2];
  59. struct si5351_hw_data *msynth;
  60. struct si5351_hw_data *clkout;
  61. };
  62. static const char * const si5351_input_names[] = {
  63. "xtal", "clkin"
  64. };
  65. static const char * const si5351_pll_names[] = {
  66. "si5351_plla", "si5351_pllb", "si5351_vxco"
  67. };
  68. static const char * const si5351_msynth_names[] = {
  69. "ms0", "ms1", "ms2", "ms3", "ms4", "ms5", "ms6", "ms7"
  70. };
  71. static const char * const si5351_clkout_names[] = {
  72. "clk0", "clk1", "clk2", "clk3", "clk4", "clk5", "clk6", "clk7"
  73. };
  74. /*
  75. * Si5351 i2c regmap
  76. */
  77. static inline u8 si5351_reg_read(struct si5351_driver_data *drvdata, u8 reg)
  78. {
  79. u32 val;
  80. int ret;
  81. ret = regmap_read(drvdata->regmap, reg, &val);
  82. if (ret) {
  83. dev_err(&drvdata->client->dev,
  84. "unable to read from reg%02x\n", reg);
  85. return 0;
  86. }
  87. return (u8)val;
  88. }
  89. static inline int si5351_bulk_read(struct si5351_driver_data *drvdata,
  90. u8 reg, u8 count, u8 *buf)
  91. {
  92. return regmap_bulk_read(drvdata->regmap, reg, buf, count);
  93. }
  94. static inline int si5351_reg_write(struct si5351_driver_data *drvdata,
  95. u8 reg, u8 val)
  96. {
  97. return regmap_write(drvdata->regmap, reg, val);
  98. }
  99. static inline int si5351_bulk_write(struct si5351_driver_data *drvdata,
  100. u8 reg, u8 count, const u8 *buf)
  101. {
  102. return regmap_raw_write(drvdata->regmap, reg, buf, count);
  103. }
  104. static inline int si5351_set_bits(struct si5351_driver_data *drvdata,
  105. u8 reg, u8 mask, u8 val)
  106. {
  107. return regmap_update_bits(drvdata->regmap, reg, mask, val);
  108. }
  109. static inline u8 si5351_msynth_params_address(int num)
  110. {
  111. if (num > 5)
  112. return SI5351_CLK6_PARAMETERS + (num - 6);
  113. return SI5351_CLK0_PARAMETERS + (SI5351_PARAMETERS_LENGTH * num);
  114. }
  115. static void si5351_read_parameters(struct si5351_driver_data *drvdata,
  116. u8 reg, struct si5351_parameters *params)
  117. {
  118. u8 buf[SI5351_PARAMETERS_LENGTH];
  119. switch (reg) {
  120. case SI5351_CLK6_PARAMETERS:
  121. case SI5351_CLK7_PARAMETERS:
  122. buf[0] = si5351_reg_read(drvdata, reg);
  123. params->p1 = buf[0];
  124. params->p2 = 0;
  125. params->p3 = 1;
  126. break;
  127. default:
  128. si5351_bulk_read(drvdata, reg, SI5351_PARAMETERS_LENGTH, buf);
  129. params->p1 = ((buf[2] & 0x03) << 16) | (buf[3] << 8) | buf[4];
  130. params->p2 = ((buf[5] & 0x0f) << 16) | (buf[6] << 8) | buf[7];
  131. params->p3 = ((buf[5] & 0xf0) << 12) | (buf[0] << 8) | buf[1];
  132. }
  133. params->valid = 1;
  134. }
  135. static void si5351_write_parameters(struct si5351_driver_data *drvdata,
  136. u8 reg, struct si5351_parameters *params)
  137. {
  138. u8 buf[SI5351_PARAMETERS_LENGTH];
  139. switch (reg) {
  140. case SI5351_CLK6_PARAMETERS:
  141. case SI5351_CLK7_PARAMETERS:
  142. buf[0] = params->p1 & 0xff;
  143. si5351_reg_write(drvdata, reg, buf[0]);
  144. break;
  145. default:
  146. buf[0] = ((params->p3 & 0x0ff00) >> 8) & 0xff;
  147. buf[1] = params->p3 & 0xff;
  148. /* save rdiv and divby4 */
  149. buf[2] = si5351_reg_read(drvdata, reg + 2) & ~0x03;
  150. buf[2] |= ((params->p1 & 0x30000) >> 16) & 0x03;
  151. buf[3] = ((params->p1 & 0x0ff00) >> 8) & 0xff;
  152. buf[4] = params->p1 & 0xff;
  153. buf[5] = ((params->p3 & 0xf0000) >> 12) |
  154. ((params->p2 & 0xf0000) >> 16);
  155. buf[6] = ((params->p2 & 0x0ff00) >> 8) & 0xff;
  156. buf[7] = params->p2 & 0xff;
  157. si5351_bulk_write(drvdata, reg, SI5351_PARAMETERS_LENGTH, buf);
  158. }
  159. }
  160. static bool si5351_regmap_is_volatile(struct device *dev, unsigned int reg)
  161. {
  162. switch (reg) {
  163. case SI5351_DEVICE_STATUS:
  164. case SI5351_INTERRUPT_STATUS:
  165. case SI5351_PLL_RESET:
  166. return true;
  167. }
  168. return false;
  169. }
  170. static bool si5351_regmap_is_writeable(struct device *dev, unsigned int reg)
  171. {
  172. /* reserved registers */
  173. if (reg >= 4 && reg <= 8)
  174. return false;
  175. if (reg >= 10 && reg <= 14)
  176. return false;
  177. if (reg >= 173 && reg <= 176)
  178. return false;
  179. if (reg >= 178 && reg <= 182)
  180. return false;
  181. /* read-only */
  182. if (reg == SI5351_DEVICE_STATUS)
  183. return false;
  184. return true;
  185. }
  186. static const struct regmap_config si5351_regmap_config = {
  187. .reg_bits = 8,
  188. .val_bits = 8,
  189. .cache_type = REGCACHE_RBTREE,
  190. .max_register = 187,
  191. .writeable_reg = si5351_regmap_is_writeable,
  192. .volatile_reg = si5351_regmap_is_volatile,
  193. };
  194. /*
  195. * Si5351 xtal clock input
  196. */
  197. static int si5351_xtal_prepare(struct clk_hw *hw)
  198. {
  199. struct si5351_driver_data *drvdata =
  200. container_of(hw, struct si5351_driver_data, xtal);
  201. si5351_set_bits(drvdata, SI5351_FANOUT_ENABLE,
  202. SI5351_XTAL_ENABLE, SI5351_XTAL_ENABLE);
  203. return 0;
  204. }
  205. static void si5351_xtal_unprepare(struct clk_hw *hw)
  206. {
  207. struct si5351_driver_data *drvdata =
  208. container_of(hw, struct si5351_driver_data, xtal);
  209. si5351_set_bits(drvdata, SI5351_FANOUT_ENABLE,
  210. SI5351_XTAL_ENABLE, 0);
  211. }
  212. static const struct clk_ops si5351_xtal_ops = {
  213. .prepare = si5351_xtal_prepare,
  214. .unprepare = si5351_xtal_unprepare,
  215. };
  216. /*
  217. * Si5351 clkin clock input (Si5351C only)
  218. */
  219. static int si5351_clkin_prepare(struct clk_hw *hw)
  220. {
  221. struct si5351_driver_data *drvdata =
  222. container_of(hw, struct si5351_driver_data, clkin);
  223. si5351_set_bits(drvdata, SI5351_FANOUT_ENABLE,
  224. SI5351_CLKIN_ENABLE, SI5351_CLKIN_ENABLE);
  225. return 0;
  226. }
  227. static void si5351_clkin_unprepare(struct clk_hw *hw)
  228. {
  229. struct si5351_driver_data *drvdata =
  230. container_of(hw, struct si5351_driver_data, clkin);
  231. si5351_set_bits(drvdata, SI5351_FANOUT_ENABLE,
  232. SI5351_CLKIN_ENABLE, 0);
  233. }
  234. /*
  235. * CMOS clock source constraints:
  236. * The input frequency range of the PLL is 10Mhz to 40MHz.
  237. * If CLKIN is >40MHz, the input divider must be used.
  238. */
  239. static unsigned long si5351_clkin_recalc_rate(struct clk_hw *hw,
  240. unsigned long parent_rate)
  241. {
  242. struct si5351_driver_data *drvdata =
  243. container_of(hw, struct si5351_driver_data, clkin);
  244. unsigned long rate;
  245. unsigned char idiv;
  246. rate = parent_rate;
  247. if (parent_rate > 160000000) {
  248. idiv = SI5351_CLKIN_DIV_8;
  249. rate /= 8;
  250. } else if (parent_rate > 80000000) {
  251. idiv = SI5351_CLKIN_DIV_4;
  252. rate /= 4;
  253. } else if (parent_rate > 40000000) {
  254. idiv = SI5351_CLKIN_DIV_2;
  255. rate /= 2;
  256. } else {
  257. idiv = SI5351_CLKIN_DIV_1;
  258. }
  259. si5351_set_bits(drvdata, SI5351_PLL_INPUT_SOURCE,
  260. SI5351_CLKIN_DIV_MASK, idiv);
  261. dev_dbg(&drvdata->client->dev, "%s - clkin div = %d, rate = %lu\n",
  262. __func__, (1 << (idiv >> 6)), rate);
  263. return rate;
  264. }
  265. static const struct clk_ops si5351_clkin_ops = {
  266. .prepare = si5351_clkin_prepare,
  267. .unprepare = si5351_clkin_unprepare,
  268. .recalc_rate = si5351_clkin_recalc_rate,
  269. };
  270. /*
  271. * Si5351 vxco clock input (Si5351B only)
  272. */
  273. static int si5351_vxco_prepare(struct clk_hw *hw)
  274. {
  275. struct si5351_hw_data *hwdata =
  276. container_of(hw, struct si5351_hw_data, hw);
  277. dev_warn(&hwdata->drvdata->client->dev, "VXCO currently unsupported\n");
  278. return 0;
  279. }
  280. static void si5351_vxco_unprepare(struct clk_hw *hw)
  281. {
  282. }
  283. static unsigned long si5351_vxco_recalc_rate(struct clk_hw *hw,
  284. unsigned long parent_rate)
  285. {
  286. return 0;
  287. }
  288. static int si5351_vxco_set_rate(struct clk_hw *hw, unsigned long rate,
  289. unsigned long parent)
  290. {
  291. return 0;
  292. }
  293. static const struct clk_ops si5351_vxco_ops = {
  294. .prepare = si5351_vxco_prepare,
  295. .unprepare = si5351_vxco_unprepare,
  296. .recalc_rate = si5351_vxco_recalc_rate,
  297. .set_rate = si5351_vxco_set_rate,
  298. };
  299. /*
  300. * Si5351 pll a/b
  301. *
  302. * Feedback Multisynth Divider Equations [2]
  303. *
  304. * fVCO = fIN * (a + b/c)
  305. *
  306. * with 15 + 0/1048575 <= (a + b/c) <= 90 + 0/1048575 and
  307. * fIN = fXTAL or fIN = fCLKIN/CLKIN_DIV
  308. *
  309. * Feedback Multisynth Register Equations
  310. *
  311. * (1) MSNx_P1[17:0] = 128 * a + floor(128 * b/c) - 512
  312. * (2) MSNx_P2[19:0] = 128 * b - c * floor(128 * b/c) = (128*b) mod c
  313. * (3) MSNx_P3[19:0] = c
  314. *
  315. * Transposing (2) yields: (4) floor(128 * b/c) = (128 * b / MSNx_P2)/c
  316. *
  317. * Using (4) on (1) yields:
  318. * MSNx_P1 = 128 * a + (128 * b/MSNx_P2)/c - 512
  319. * MSNx_P1 + 512 + MSNx_P2/c = 128 * a + 128 * b/c
  320. *
  321. * a + b/c = (MSNx_P1 + MSNx_P2/MSNx_P3 + 512)/128
  322. * = (MSNx_P1*MSNx_P3 + MSNx_P2 + 512*MSNx_P3)/(128*MSNx_P3)
  323. *
  324. */
  325. static int _si5351_pll_reparent(struct si5351_driver_data *drvdata,
  326. int num, enum si5351_pll_src parent)
  327. {
  328. u8 mask = (num == 0) ? SI5351_PLLA_SOURCE : SI5351_PLLB_SOURCE;
  329. if (parent == SI5351_PLL_SRC_DEFAULT)
  330. return 0;
  331. if (num > 2)
  332. return -EINVAL;
  333. if (drvdata->variant != SI5351_VARIANT_C &&
  334. parent != SI5351_PLL_SRC_XTAL)
  335. return -EINVAL;
  336. si5351_set_bits(drvdata, SI5351_PLL_INPUT_SOURCE, mask,
  337. (parent == SI5351_PLL_SRC_XTAL) ? 0 : mask);
  338. return 0;
  339. }
  340. static unsigned char si5351_pll_get_parent(struct clk_hw *hw)
  341. {
  342. struct si5351_hw_data *hwdata =
  343. container_of(hw, struct si5351_hw_data, hw);
  344. u8 mask = (hwdata->num == 0) ? SI5351_PLLA_SOURCE : SI5351_PLLB_SOURCE;
  345. u8 val;
  346. val = si5351_reg_read(hwdata->drvdata, SI5351_PLL_INPUT_SOURCE);
  347. return (val & mask) ? 1 : 0;
  348. }
  349. static int si5351_pll_set_parent(struct clk_hw *hw, u8 index)
  350. {
  351. struct si5351_hw_data *hwdata =
  352. container_of(hw, struct si5351_hw_data, hw);
  353. if (hwdata->drvdata->variant != SI5351_VARIANT_C &&
  354. index > 0)
  355. return -EPERM;
  356. if (index > 1)
  357. return -EINVAL;
  358. return _si5351_pll_reparent(hwdata->drvdata, hwdata->num,
  359. (index == 0) ? SI5351_PLL_SRC_XTAL :
  360. SI5351_PLL_SRC_CLKIN);
  361. }
  362. static unsigned long si5351_pll_recalc_rate(struct clk_hw *hw,
  363. unsigned long parent_rate)
  364. {
  365. struct si5351_hw_data *hwdata =
  366. container_of(hw, struct si5351_hw_data, hw);
  367. u8 reg = (hwdata->num == 0) ? SI5351_PLLA_PARAMETERS :
  368. SI5351_PLLB_PARAMETERS;
  369. unsigned long long rate;
  370. if (!hwdata->params.valid)
  371. si5351_read_parameters(hwdata->drvdata, reg, &hwdata->params);
  372. if (hwdata->params.p3 == 0)
  373. return parent_rate;
  374. /* fVCO = fIN * (P1*P3 + 512*P3 + P2)/(128*P3) */
  375. rate = hwdata->params.p1 * hwdata->params.p3;
  376. rate += 512 * hwdata->params.p3;
  377. rate += hwdata->params.p2;
  378. rate *= parent_rate;
  379. do_div(rate, 128 * hwdata->params.p3);
  380. dev_dbg(&hwdata->drvdata->client->dev,
  381. "%s - %s: p1 = %lu, p2 = %lu, p3 = %lu, parent_rate = %lu, rate = %lu\n",
  382. __func__, clk_hw_get_name(hw),
  383. hwdata->params.p1, hwdata->params.p2, hwdata->params.p3,
  384. parent_rate, (unsigned long)rate);
  385. return (unsigned long)rate;
  386. }
  387. static long si5351_pll_round_rate(struct clk_hw *hw, unsigned long rate,
  388. unsigned long *parent_rate)
  389. {
  390. struct si5351_hw_data *hwdata =
  391. container_of(hw, struct si5351_hw_data, hw);
  392. unsigned long rfrac, denom, a, b, c;
  393. unsigned long long lltmp;
  394. if (rate < SI5351_PLL_VCO_MIN)
  395. rate = SI5351_PLL_VCO_MIN;
  396. if (rate > SI5351_PLL_VCO_MAX)
  397. rate = SI5351_PLL_VCO_MAX;
  398. /* determine integer part of feedback equation */
  399. a = rate / *parent_rate;
  400. if (a < SI5351_PLL_A_MIN)
  401. rate = *parent_rate * SI5351_PLL_A_MIN;
  402. if (a > SI5351_PLL_A_MAX)
  403. rate = *parent_rate * SI5351_PLL_A_MAX;
  404. /* find best approximation for b/c = fVCO mod fIN */
  405. denom = 1000 * 1000;
  406. lltmp = rate % (*parent_rate);
  407. lltmp *= denom;
  408. do_div(lltmp, *parent_rate);
  409. rfrac = (unsigned long)lltmp;
  410. b = 0;
  411. c = 1;
  412. if (rfrac)
  413. rational_best_approximation(rfrac, denom,
  414. SI5351_PLL_B_MAX, SI5351_PLL_C_MAX, &b, &c);
  415. /* calculate parameters */
  416. hwdata->params.p3 = c;
  417. hwdata->params.p2 = (128 * b) % c;
  418. hwdata->params.p1 = 128 * a;
  419. hwdata->params.p1 += (128 * b / c);
  420. hwdata->params.p1 -= 512;
  421. /* recalculate rate by fIN * (a + b/c) */
  422. lltmp = *parent_rate;
  423. lltmp *= b;
  424. do_div(lltmp, c);
  425. rate = (unsigned long)lltmp;
  426. rate += *parent_rate * a;
  427. dev_dbg(&hwdata->drvdata->client->dev,
  428. "%s - %s: a = %lu, b = %lu, c = %lu, parent_rate = %lu, rate = %lu\n",
  429. __func__, clk_hw_get_name(hw), a, b, c,
  430. *parent_rate, rate);
  431. return rate;
  432. }
  433. static int si5351_pll_set_rate(struct clk_hw *hw, unsigned long rate,
  434. unsigned long parent_rate)
  435. {
  436. struct si5351_hw_data *hwdata =
  437. container_of(hw, struct si5351_hw_data, hw);
  438. u8 reg = (hwdata->num == 0) ? SI5351_PLLA_PARAMETERS :
  439. SI5351_PLLB_PARAMETERS;
  440. /* write multisynth parameters */
  441. si5351_write_parameters(hwdata->drvdata, reg, &hwdata->params);
  442. /* plla/pllb ctrl is in clk6/clk7 ctrl registers */
  443. si5351_set_bits(hwdata->drvdata, SI5351_CLK6_CTRL + hwdata->num,
  444. SI5351_CLK_INTEGER_MODE,
  445. (hwdata->params.p2 == 0) ? SI5351_CLK_INTEGER_MODE : 0);
  446. dev_dbg(&hwdata->drvdata->client->dev,
  447. "%s - %s: p1 = %lu, p2 = %lu, p3 = %lu, parent_rate = %lu, rate = %lu\n",
  448. __func__, clk_hw_get_name(hw),
  449. hwdata->params.p1, hwdata->params.p2, hwdata->params.p3,
  450. parent_rate, rate);
  451. return 0;
  452. }
  453. static const struct clk_ops si5351_pll_ops = {
  454. .set_parent = si5351_pll_set_parent,
  455. .get_parent = si5351_pll_get_parent,
  456. .recalc_rate = si5351_pll_recalc_rate,
  457. .round_rate = si5351_pll_round_rate,
  458. .set_rate = si5351_pll_set_rate,
  459. };
  460. /*
  461. * Si5351 multisync divider
  462. *
  463. * for fOUT <= 150 MHz:
  464. *
  465. * fOUT = (fIN * (a + b/c)) / CLKOUTDIV
  466. *
  467. * with 6 + 0/1048575 <= (a + b/c) <= 1800 + 0/1048575 and
  468. * fIN = fVCO0, fVCO1
  469. *
  470. * Output Clock Multisynth Register Equations
  471. *
  472. * MSx_P1[17:0] = 128 * a + floor(128 * b/c) - 512
  473. * MSx_P2[19:0] = 128 * b - c * floor(128 * b/c) = (128*b) mod c
  474. * MSx_P3[19:0] = c
  475. *
  476. * MS[6,7] are integer (P1) divide only, P1 = divide value,
  477. * P2 and P3 are not applicable
  478. *
  479. * for 150MHz < fOUT <= 160MHz:
  480. *
  481. * MSx_P1 = 0, MSx_P2 = 0, MSx_P3 = 1, MSx_INT = 1, MSx_DIVBY4 = 11b
  482. */
  483. static int _si5351_msynth_reparent(struct si5351_driver_data *drvdata,
  484. int num, enum si5351_multisynth_src parent)
  485. {
  486. if (parent == SI5351_MULTISYNTH_SRC_DEFAULT)
  487. return 0;
  488. if (num > 8)
  489. return -EINVAL;
  490. si5351_set_bits(drvdata, SI5351_CLK0_CTRL + num, SI5351_CLK_PLL_SELECT,
  491. (parent == SI5351_MULTISYNTH_SRC_VCO0) ? 0 :
  492. SI5351_CLK_PLL_SELECT);
  493. return 0;
  494. }
  495. static unsigned char si5351_msynth_get_parent(struct clk_hw *hw)
  496. {
  497. struct si5351_hw_data *hwdata =
  498. container_of(hw, struct si5351_hw_data, hw);
  499. u8 val;
  500. val = si5351_reg_read(hwdata->drvdata, SI5351_CLK0_CTRL + hwdata->num);
  501. return (val & SI5351_CLK_PLL_SELECT) ? 1 : 0;
  502. }
  503. static int si5351_msynth_set_parent(struct clk_hw *hw, u8 index)
  504. {
  505. struct si5351_hw_data *hwdata =
  506. container_of(hw, struct si5351_hw_data, hw);
  507. return _si5351_msynth_reparent(hwdata->drvdata, hwdata->num,
  508. (index == 0) ? SI5351_MULTISYNTH_SRC_VCO0 :
  509. SI5351_MULTISYNTH_SRC_VCO1);
  510. }
  511. static unsigned long si5351_msynth_recalc_rate(struct clk_hw *hw,
  512. unsigned long parent_rate)
  513. {
  514. struct si5351_hw_data *hwdata =
  515. container_of(hw, struct si5351_hw_data, hw);
  516. u8 reg = si5351_msynth_params_address(hwdata->num);
  517. unsigned long long rate;
  518. unsigned long m;
  519. if (!hwdata->params.valid)
  520. si5351_read_parameters(hwdata->drvdata, reg, &hwdata->params);
  521. /*
  522. * multisync0-5: fOUT = (128 * P3 * fIN) / (P1*P3 + P2 + 512*P3)
  523. * multisync6-7: fOUT = fIN / P1
  524. */
  525. rate = parent_rate;
  526. if (hwdata->num > 5) {
  527. m = hwdata->params.p1;
  528. } else if (hwdata->params.p3 == 0) {
  529. return parent_rate;
  530. } else if ((si5351_reg_read(hwdata->drvdata, reg + 2) &
  531. SI5351_OUTPUT_CLK_DIVBY4) == SI5351_OUTPUT_CLK_DIVBY4) {
  532. m = 4;
  533. } else {
  534. rate *= 128 * hwdata->params.p3;
  535. m = hwdata->params.p1 * hwdata->params.p3;
  536. m += hwdata->params.p2;
  537. m += 512 * hwdata->params.p3;
  538. }
  539. if (m == 0)
  540. return 0;
  541. do_div(rate, m);
  542. dev_dbg(&hwdata->drvdata->client->dev,
  543. "%s - %s: p1 = %lu, p2 = %lu, p3 = %lu, m = %lu, parent_rate = %lu, rate = %lu\n",
  544. __func__, clk_hw_get_name(hw),
  545. hwdata->params.p1, hwdata->params.p2, hwdata->params.p3,
  546. m, parent_rate, (unsigned long)rate);
  547. return (unsigned long)rate;
  548. }
  549. static long si5351_msynth_round_rate(struct clk_hw *hw, unsigned long rate,
  550. unsigned long *parent_rate)
  551. {
  552. struct si5351_hw_data *hwdata =
  553. container_of(hw, struct si5351_hw_data, hw);
  554. unsigned long long lltmp;
  555. unsigned long a, b, c;
  556. int divby4;
  557. /* multisync6-7 can only handle freqencies < 150MHz */
  558. if (hwdata->num >= 6 && rate > SI5351_MULTISYNTH67_MAX_FREQ)
  559. rate = SI5351_MULTISYNTH67_MAX_FREQ;
  560. /* multisync frequency is 1MHz .. 160MHz */
  561. if (rate > SI5351_MULTISYNTH_MAX_FREQ)
  562. rate = SI5351_MULTISYNTH_MAX_FREQ;
  563. if (rate < SI5351_MULTISYNTH_MIN_FREQ)
  564. rate = SI5351_MULTISYNTH_MIN_FREQ;
  565. divby4 = 0;
  566. if (rate > SI5351_MULTISYNTH_DIVBY4_FREQ)
  567. divby4 = 1;
  568. /* multisync can set pll */
  569. if (clk_hw_get_flags(hw) & CLK_SET_RATE_PARENT) {
  570. /*
  571. * find largest integer divider for max
  572. * vco frequency and given target rate
  573. */
  574. if (divby4 == 0) {
  575. lltmp = SI5351_PLL_VCO_MAX;
  576. do_div(lltmp, rate);
  577. a = (unsigned long)lltmp;
  578. } else
  579. a = 4;
  580. b = 0;
  581. c = 1;
  582. *parent_rate = a * rate;
  583. } else if (hwdata->num >= 6) {
  584. /* determine the closest integer divider */
  585. a = DIV_ROUND_CLOSEST(*parent_rate, rate);
  586. if (a < SI5351_MULTISYNTH_A_MIN)
  587. a = SI5351_MULTISYNTH_A_MIN;
  588. if (a > SI5351_MULTISYNTH67_A_MAX)
  589. a = SI5351_MULTISYNTH67_A_MAX;
  590. b = 0;
  591. c = 1;
  592. } else {
  593. unsigned long rfrac, denom;
  594. /* disable divby4 */
  595. if (divby4) {
  596. rate = SI5351_MULTISYNTH_DIVBY4_FREQ;
  597. divby4 = 0;
  598. }
  599. /* determine integer part of divider equation */
  600. a = *parent_rate / rate;
  601. if (a < SI5351_MULTISYNTH_A_MIN)
  602. a = SI5351_MULTISYNTH_A_MIN;
  603. if (a > SI5351_MULTISYNTH_A_MAX)
  604. a = SI5351_MULTISYNTH_A_MAX;
  605. /* find best approximation for b/c = fVCO mod fOUT */
  606. denom = 1000 * 1000;
  607. lltmp = (*parent_rate) % rate;
  608. lltmp *= denom;
  609. do_div(lltmp, rate);
  610. rfrac = (unsigned long)lltmp;
  611. b = 0;
  612. c = 1;
  613. if (rfrac)
  614. rational_best_approximation(rfrac, denom,
  615. SI5351_MULTISYNTH_B_MAX, SI5351_MULTISYNTH_C_MAX,
  616. &b, &c);
  617. }
  618. /* recalculate rate by fOUT = fIN / (a + b/c) */
  619. lltmp = *parent_rate;
  620. lltmp *= c;
  621. do_div(lltmp, a * c + b);
  622. rate = (unsigned long)lltmp;
  623. /* calculate parameters */
  624. if (divby4) {
  625. hwdata->params.p3 = 1;
  626. hwdata->params.p2 = 0;
  627. hwdata->params.p1 = 0;
  628. } else if (hwdata->num >= 6) {
  629. hwdata->params.p3 = 0;
  630. hwdata->params.p2 = 0;
  631. hwdata->params.p1 = a;
  632. } else {
  633. hwdata->params.p3 = c;
  634. hwdata->params.p2 = (128 * b) % c;
  635. hwdata->params.p1 = 128 * a;
  636. hwdata->params.p1 += (128 * b / c);
  637. hwdata->params.p1 -= 512;
  638. }
  639. dev_dbg(&hwdata->drvdata->client->dev,
  640. "%s - %s: a = %lu, b = %lu, c = %lu, divby4 = %d, parent_rate = %lu, rate = %lu\n",
  641. __func__, clk_hw_get_name(hw), a, b, c, divby4,
  642. *parent_rate, rate);
  643. return rate;
  644. }
  645. static int si5351_msynth_set_rate(struct clk_hw *hw, unsigned long rate,
  646. unsigned long parent_rate)
  647. {
  648. struct si5351_hw_data *hwdata =
  649. container_of(hw, struct si5351_hw_data, hw);
  650. u8 reg = si5351_msynth_params_address(hwdata->num);
  651. int divby4 = 0;
  652. /* write multisynth parameters */
  653. si5351_write_parameters(hwdata->drvdata, reg, &hwdata->params);
  654. if (rate > SI5351_MULTISYNTH_DIVBY4_FREQ)
  655. divby4 = 1;
  656. /* enable/disable integer mode and divby4 on multisynth0-5 */
  657. if (hwdata->num < 6) {
  658. si5351_set_bits(hwdata->drvdata, reg + 2,
  659. SI5351_OUTPUT_CLK_DIVBY4,
  660. (divby4) ? SI5351_OUTPUT_CLK_DIVBY4 : 0);
  661. si5351_set_bits(hwdata->drvdata, SI5351_CLK0_CTRL + hwdata->num,
  662. SI5351_CLK_INTEGER_MODE,
  663. (hwdata->params.p2 == 0) ? SI5351_CLK_INTEGER_MODE : 0);
  664. }
  665. dev_dbg(&hwdata->drvdata->client->dev,
  666. "%s - %s: p1 = %lu, p2 = %lu, p3 = %lu, divby4 = %d, parent_rate = %lu, rate = %lu\n",
  667. __func__, clk_hw_get_name(hw),
  668. hwdata->params.p1, hwdata->params.p2, hwdata->params.p3,
  669. divby4, parent_rate, rate);
  670. return 0;
  671. }
  672. static const struct clk_ops si5351_msynth_ops = {
  673. .set_parent = si5351_msynth_set_parent,
  674. .get_parent = si5351_msynth_get_parent,
  675. .recalc_rate = si5351_msynth_recalc_rate,
  676. .round_rate = si5351_msynth_round_rate,
  677. .set_rate = si5351_msynth_set_rate,
  678. };
  679. /*
  680. * Si5351 clkout divider
  681. */
  682. static int _si5351_clkout_reparent(struct si5351_driver_data *drvdata,
  683. int num, enum si5351_clkout_src parent)
  684. {
  685. u8 val;
  686. if (num > 8)
  687. return -EINVAL;
  688. switch (parent) {
  689. case SI5351_CLKOUT_SRC_MSYNTH_N:
  690. val = SI5351_CLK_INPUT_MULTISYNTH_N;
  691. break;
  692. case SI5351_CLKOUT_SRC_MSYNTH_0_4:
  693. /* clk0/clk4 can only connect to its own multisync */
  694. if (num == 0 || num == 4)
  695. val = SI5351_CLK_INPUT_MULTISYNTH_N;
  696. else
  697. val = SI5351_CLK_INPUT_MULTISYNTH_0_4;
  698. break;
  699. case SI5351_CLKOUT_SRC_XTAL:
  700. val = SI5351_CLK_INPUT_XTAL;
  701. break;
  702. case SI5351_CLKOUT_SRC_CLKIN:
  703. if (drvdata->variant != SI5351_VARIANT_C)
  704. return -EINVAL;
  705. val = SI5351_CLK_INPUT_CLKIN;
  706. break;
  707. default:
  708. return 0;
  709. }
  710. si5351_set_bits(drvdata, SI5351_CLK0_CTRL + num,
  711. SI5351_CLK_INPUT_MASK, val);
  712. return 0;
  713. }
  714. static int _si5351_clkout_set_drive_strength(
  715. struct si5351_driver_data *drvdata, int num,
  716. enum si5351_drive_strength drive)
  717. {
  718. u8 mask;
  719. if (num > 8)
  720. return -EINVAL;
  721. switch (drive) {
  722. case SI5351_DRIVE_2MA:
  723. mask = SI5351_CLK_DRIVE_STRENGTH_2MA;
  724. break;
  725. case SI5351_DRIVE_4MA:
  726. mask = SI5351_CLK_DRIVE_STRENGTH_4MA;
  727. break;
  728. case SI5351_DRIVE_6MA:
  729. mask = SI5351_CLK_DRIVE_STRENGTH_6MA;
  730. break;
  731. case SI5351_DRIVE_8MA:
  732. mask = SI5351_CLK_DRIVE_STRENGTH_8MA;
  733. break;
  734. default:
  735. return 0;
  736. }
  737. si5351_set_bits(drvdata, SI5351_CLK0_CTRL + num,
  738. SI5351_CLK_DRIVE_STRENGTH_MASK, mask);
  739. return 0;
  740. }
  741. static int _si5351_clkout_set_disable_state(
  742. struct si5351_driver_data *drvdata, int num,
  743. enum si5351_disable_state state)
  744. {
  745. u8 reg = (num < 4) ? SI5351_CLK3_0_DISABLE_STATE :
  746. SI5351_CLK7_4_DISABLE_STATE;
  747. u8 shift = (num < 4) ? (2 * num) : (2 * (num-4));
  748. u8 mask = SI5351_CLK_DISABLE_STATE_MASK << shift;
  749. u8 val;
  750. if (num > 8)
  751. return -EINVAL;
  752. switch (state) {
  753. case SI5351_DISABLE_LOW:
  754. val = SI5351_CLK_DISABLE_STATE_LOW;
  755. break;
  756. case SI5351_DISABLE_HIGH:
  757. val = SI5351_CLK_DISABLE_STATE_HIGH;
  758. break;
  759. case SI5351_DISABLE_FLOATING:
  760. val = SI5351_CLK_DISABLE_STATE_FLOAT;
  761. break;
  762. case SI5351_DISABLE_NEVER:
  763. val = SI5351_CLK_DISABLE_STATE_NEVER;
  764. break;
  765. default:
  766. return 0;
  767. }
  768. si5351_set_bits(drvdata, reg, mask, val << shift);
  769. return 0;
  770. }
  771. static int si5351_clkout_prepare(struct clk_hw *hw)
  772. {
  773. struct si5351_hw_data *hwdata =
  774. container_of(hw, struct si5351_hw_data, hw);
  775. si5351_set_bits(hwdata->drvdata, SI5351_CLK0_CTRL + hwdata->num,
  776. SI5351_CLK_POWERDOWN, 0);
  777. si5351_set_bits(hwdata->drvdata, SI5351_OUTPUT_ENABLE_CTRL,
  778. (1 << hwdata->num), 0);
  779. return 0;
  780. }
  781. static void si5351_clkout_unprepare(struct clk_hw *hw)
  782. {
  783. struct si5351_hw_data *hwdata =
  784. container_of(hw, struct si5351_hw_data, hw);
  785. si5351_set_bits(hwdata->drvdata, SI5351_CLK0_CTRL + hwdata->num,
  786. SI5351_CLK_POWERDOWN, SI5351_CLK_POWERDOWN);
  787. si5351_set_bits(hwdata->drvdata, SI5351_OUTPUT_ENABLE_CTRL,
  788. (1 << hwdata->num), (1 << hwdata->num));
  789. }
  790. static u8 si5351_clkout_get_parent(struct clk_hw *hw)
  791. {
  792. struct si5351_hw_data *hwdata =
  793. container_of(hw, struct si5351_hw_data, hw);
  794. int index = 0;
  795. unsigned char val;
  796. val = si5351_reg_read(hwdata->drvdata, SI5351_CLK0_CTRL + hwdata->num);
  797. switch (val & SI5351_CLK_INPUT_MASK) {
  798. case SI5351_CLK_INPUT_MULTISYNTH_N:
  799. index = 0;
  800. break;
  801. case SI5351_CLK_INPUT_MULTISYNTH_0_4:
  802. index = 1;
  803. break;
  804. case SI5351_CLK_INPUT_XTAL:
  805. index = 2;
  806. break;
  807. case SI5351_CLK_INPUT_CLKIN:
  808. index = 3;
  809. break;
  810. }
  811. return index;
  812. }
  813. static int si5351_clkout_set_parent(struct clk_hw *hw, u8 index)
  814. {
  815. struct si5351_hw_data *hwdata =
  816. container_of(hw, struct si5351_hw_data, hw);
  817. enum si5351_clkout_src parent = SI5351_CLKOUT_SRC_DEFAULT;
  818. switch (index) {
  819. case 0:
  820. parent = SI5351_CLKOUT_SRC_MSYNTH_N;
  821. break;
  822. case 1:
  823. parent = SI5351_CLKOUT_SRC_MSYNTH_0_4;
  824. break;
  825. case 2:
  826. parent = SI5351_CLKOUT_SRC_XTAL;
  827. break;
  828. case 3:
  829. parent = SI5351_CLKOUT_SRC_CLKIN;
  830. break;
  831. }
  832. return _si5351_clkout_reparent(hwdata->drvdata, hwdata->num, parent);
  833. }
  834. static unsigned long si5351_clkout_recalc_rate(struct clk_hw *hw,
  835. unsigned long parent_rate)
  836. {
  837. struct si5351_hw_data *hwdata =
  838. container_of(hw, struct si5351_hw_data, hw);
  839. unsigned char reg;
  840. unsigned char rdiv;
  841. if (hwdata->num <= 5)
  842. reg = si5351_msynth_params_address(hwdata->num) + 2;
  843. else
  844. reg = SI5351_CLK6_7_OUTPUT_DIVIDER;
  845. rdiv = si5351_reg_read(hwdata->drvdata, reg);
  846. if (hwdata->num == 6) {
  847. rdiv &= SI5351_OUTPUT_CLK6_DIV_MASK;
  848. } else {
  849. rdiv &= SI5351_OUTPUT_CLK_DIV_MASK;
  850. rdiv >>= SI5351_OUTPUT_CLK_DIV_SHIFT;
  851. }
  852. return parent_rate >> rdiv;
  853. }
  854. static long si5351_clkout_round_rate(struct clk_hw *hw, unsigned long rate,
  855. unsigned long *parent_rate)
  856. {
  857. struct si5351_hw_data *hwdata =
  858. container_of(hw, struct si5351_hw_data, hw);
  859. unsigned char rdiv;
  860. /* clkout6/7 can only handle output freqencies < 150MHz */
  861. if (hwdata->num >= 6 && rate > SI5351_CLKOUT67_MAX_FREQ)
  862. rate = SI5351_CLKOUT67_MAX_FREQ;
  863. /* clkout freqency is 8kHz - 160MHz */
  864. if (rate > SI5351_CLKOUT_MAX_FREQ)
  865. rate = SI5351_CLKOUT_MAX_FREQ;
  866. if (rate < SI5351_CLKOUT_MIN_FREQ)
  867. rate = SI5351_CLKOUT_MIN_FREQ;
  868. /* request frequency if multisync master */
  869. if (clk_hw_get_flags(hw) & CLK_SET_RATE_PARENT) {
  870. /* use r divider for frequencies below 1MHz */
  871. rdiv = SI5351_OUTPUT_CLK_DIV_1;
  872. while (rate < SI5351_MULTISYNTH_MIN_FREQ &&
  873. rdiv < SI5351_OUTPUT_CLK_DIV_128) {
  874. rdiv += 1;
  875. rate *= 2;
  876. }
  877. *parent_rate = rate;
  878. } else {
  879. unsigned long new_rate, new_err, err;
  880. /* round to closed rdiv */
  881. rdiv = SI5351_OUTPUT_CLK_DIV_1;
  882. new_rate = *parent_rate;
  883. err = abs(new_rate - rate);
  884. do {
  885. new_rate >>= 1;
  886. new_err = abs(new_rate - rate);
  887. if (new_err > err || rdiv == SI5351_OUTPUT_CLK_DIV_128)
  888. break;
  889. rdiv++;
  890. err = new_err;
  891. } while (1);
  892. }
  893. rate = *parent_rate >> rdiv;
  894. dev_dbg(&hwdata->drvdata->client->dev,
  895. "%s - %s: rdiv = %u, parent_rate = %lu, rate = %lu\n",
  896. __func__, clk_hw_get_name(hw), (1 << rdiv),
  897. *parent_rate, rate);
  898. return rate;
  899. }
  900. static int si5351_clkout_set_rate(struct clk_hw *hw, unsigned long rate,
  901. unsigned long parent_rate)
  902. {
  903. struct si5351_hw_data *hwdata =
  904. container_of(hw, struct si5351_hw_data, hw);
  905. unsigned long new_rate, new_err, err;
  906. unsigned char rdiv;
  907. /* round to closed rdiv */
  908. rdiv = SI5351_OUTPUT_CLK_DIV_1;
  909. new_rate = parent_rate;
  910. err = abs(new_rate - rate);
  911. do {
  912. new_rate >>= 1;
  913. new_err = abs(new_rate - rate);
  914. if (new_err > err || rdiv == SI5351_OUTPUT_CLK_DIV_128)
  915. break;
  916. rdiv++;
  917. err = new_err;
  918. } while (1);
  919. /* write output divider */
  920. switch (hwdata->num) {
  921. case 6:
  922. si5351_set_bits(hwdata->drvdata, SI5351_CLK6_7_OUTPUT_DIVIDER,
  923. SI5351_OUTPUT_CLK6_DIV_MASK, rdiv);
  924. break;
  925. case 7:
  926. si5351_set_bits(hwdata->drvdata, SI5351_CLK6_7_OUTPUT_DIVIDER,
  927. SI5351_OUTPUT_CLK_DIV_MASK,
  928. rdiv << SI5351_OUTPUT_CLK_DIV_SHIFT);
  929. break;
  930. default:
  931. si5351_set_bits(hwdata->drvdata,
  932. si5351_msynth_params_address(hwdata->num) + 2,
  933. SI5351_OUTPUT_CLK_DIV_MASK,
  934. rdiv << SI5351_OUTPUT_CLK_DIV_SHIFT);
  935. }
  936. /* powerup clkout */
  937. si5351_set_bits(hwdata->drvdata, SI5351_CLK0_CTRL + hwdata->num,
  938. SI5351_CLK_POWERDOWN, 0);
  939. dev_dbg(&hwdata->drvdata->client->dev,
  940. "%s - %s: rdiv = %u, parent_rate = %lu, rate = %lu\n",
  941. __func__, clk_hw_get_name(hw), (1 << rdiv),
  942. parent_rate, rate);
  943. return 0;
  944. }
  945. static const struct clk_ops si5351_clkout_ops = {
  946. .prepare = si5351_clkout_prepare,
  947. .unprepare = si5351_clkout_unprepare,
  948. .set_parent = si5351_clkout_set_parent,
  949. .get_parent = si5351_clkout_get_parent,
  950. .recalc_rate = si5351_clkout_recalc_rate,
  951. .round_rate = si5351_clkout_round_rate,
  952. .set_rate = si5351_clkout_set_rate,
  953. };
  954. /*
  955. * Si5351 i2c probe and DT
  956. */
  957. #ifdef CONFIG_OF
  958. static const struct of_device_id si5351_dt_ids[] = {
  959. { .compatible = "silabs,si5351a", .data = (void *)SI5351_VARIANT_A, },
  960. { .compatible = "silabs,si5351a-msop",
  961. .data = (void *)SI5351_VARIANT_A3, },
  962. { .compatible = "silabs,si5351b", .data = (void *)SI5351_VARIANT_B, },
  963. { .compatible = "silabs,si5351c", .data = (void *)SI5351_VARIANT_C, },
  964. { }
  965. };
  966. MODULE_DEVICE_TABLE(of, si5351_dt_ids);
  967. static int si5351_dt_parse(struct i2c_client *client,
  968. enum si5351_variant variant)
  969. {
  970. struct device_node *child, *np = client->dev.of_node;
  971. struct si5351_platform_data *pdata;
  972. struct property *prop;
  973. const __be32 *p;
  974. int num = 0;
  975. u32 val;
  976. if (np == NULL)
  977. return 0;
  978. pdata = devm_kzalloc(&client->dev, sizeof(*pdata), GFP_KERNEL);
  979. if (!pdata)
  980. return -ENOMEM;
  981. /*
  982. * property silabs,pll-source : <num src>, [<..>]
  983. * allow to selectively set pll source
  984. */
  985. of_property_for_each_u32(np, "silabs,pll-source", prop, p, num) {
  986. if (num >= 2) {
  987. dev_err(&client->dev,
  988. "invalid pll %d on pll-source prop\n", num);
  989. return -EINVAL;
  990. }
  991. p = of_prop_next_u32(prop, p, &val);
  992. if (!p) {
  993. dev_err(&client->dev,
  994. "missing pll-source for pll %d\n", num);
  995. return -EINVAL;
  996. }
  997. switch (val) {
  998. case 0:
  999. pdata->pll_src[num] = SI5351_PLL_SRC_XTAL;
  1000. break;
  1001. case 1:
  1002. if (variant != SI5351_VARIANT_C) {
  1003. dev_err(&client->dev,
  1004. "invalid parent %d for pll %d\n",
  1005. val, num);
  1006. return -EINVAL;
  1007. }
  1008. pdata->pll_src[num] = SI5351_PLL_SRC_CLKIN;
  1009. break;
  1010. default:
  1011. dev_err(&client->dev,
  1012. "invalid parent %d for pll %d\n", val, num);
  1013. return -EINVAL;
  1014. }
  1015. }
  1016. /* per clkout properties */
  1017. for_each_child_of_node(np, child) {
  1018. if (of_property_read_u32(child, "reg", &num)) {
  1019. dev_err(&client->dev, "missing reg property of %s\n",
  1020. child->name);
  1021. goto put_child;
  1022. }
  1023. if (num >= 8 ||
  1024. (variant == SI5351_VARIANT_A3 && num >= 3)) {
  1025. dev_err(&client->dev, "invalid clkout %d\n", num);
  1026. goto put_child;
  1027. }
  1028. if (!of_property_read_u32(child, "silabs,multisynth-source",
  1029. &val)) {
  1030. switch (val) {
  1031. case 0:
  1032. pdata->clkout[num].multisynth_src =
  1033. SI5351_MULTISYNTH_SRC_VCO0;
  1034. break;
  1035. case 1:
  1036. pdata->clkout[num].multisynth_src =
  1037. SI5351_MULTISYNTH_SRC_VCO1;
  1038. break;
  1039. default:
  1040. dev_err(&client->dev,
  1041. "invalid parent %d for multisynth %d\n",
  1042. val, num);
  1043. goto put_child;
  1044. }
  1045. }
  1046. if (!of_property_read_u32(child, "silabs,clock-source", &val)) {
  1047. switch (val) {
  1048. case 0:
  1049. pdata->clkout[num].clkout_src =
  1050. SI5351_CLKOUT_SRC_MSYNTH_N;
  1051. break;
  1052. case 1:
  1053. pdata->clkout[num].clkout_src =
  1054. SI5351_CLKOUT_SRC_MSYNTH_0_4;
  1055. break;
  1056. case 2:
  1057. pdata->clkout[num].clkout_src =
  1058. SI5351_CLKOUT_SRC_XTAL;
  1059. break;
  1060. case 3:
  1061. if (variant != SI5351_VARIANT_C) {
  1062. dev_err(&client->dev,
  1063. "invalid parent %d for clkout %d\n",
  1064. val, num);
  1065. goto put_child;
  1066. }
  1067. pdata->clkout[num].clkout_src =
  1068. SI5351_CLKOUT_SRC_CLKIN;
  1069. break;
  1070. default:
  1071. dev_err(&client->dev,
  1072. "invalid parent %d for clkout %d\n",
  1073. val, num);
  1074. goto put_child;
  1075. }
  1076. }
  1077. if (!of_property_read_u32(child, "silabs,drive-strength",
  1078. &val)) {
  1079. switch (val) {
  1080. case SI5351_DRIVE_2MA:
  1081. case SI5351_DRIVE_4MA:
  1082. case SI5351_DRIVE_6MA:
  1083. case SI5351_DRIVE_8MA:
  1084. pdata->clkout[num].drive = val;
  1085. break;
  1086. default:
  1087. dev_err(&client->dev,
  1088. "invalid drive strength %d for clkout %d\n",
  1089. val, num);
  1090. goto put_child;
  1091. }
  1092. }
  1093. if (!of_property_read_u32(child, "silabs,disable-state",
  1094. &val)) {
  1095. switch (val) {
  1096. case 0:
  1097. pdata->clkout[num].disable_state =
  1098. SI5351_DISABLE_LOW;
  1099. break;
  1100. case 1:
  1101. pdata->clkout[num].disable_state =
  1102. SI5351_DISABLE_HIGH;
  1103. break;
  1104. case 2:
  1105. pdata->clkout[num].disable_state =
  1106. SI5351_DISABLE_FLOATING;
  1107. break;
  1108. case 3:
  1109. pdata->clkout[num].disable_state =
  1110. SI5351_DISABLE_NEVER;
  1111. break;
  1112. default:
  1113. dev_err(&client->dev,
  1114. "invalid disable state %d for clkout %d\n",
  1115. val, num);
  1116. goto put_child;
  1117. }
  1118. }
  1119. if (!of_property_read_u32(child, "clock-frequency", &val))
  1120. pdata->clkout[num].rate = val;
  1121. pdata->clkout[num].pll_master =
  1122. of_property_read_bool(child, "silabs,pll-master");
  1123. }
  1124. client->dev.platform_data = pdata;
  1125. return 0;
  1126. put_child:
  1127. of_node_put(child);
  1128. return -EINVAL;
  1129. }
  1130. #else
  1131. static int si5351_dt_parse(struct i2c_client *client, enum si5351_variant variant)
  1132. {
  1133. return 0;
  1134. }
  1135. #endif /* CONFIG_OF */
  1136. static int si5351_i2c_probe(struct i2c_client *client,
  1137. const struct i2c_device_id *id)
  1138. {
  1139. enum si5351_variant variant = (enum si5351_variant)id->driver_data;
  1140. struct si5351_platform_data *pdata;
  1141. struct si5351_driver_data *drvdata;
  1142. struct clk_init_data init;
  1143. struct clk *clk;
  1144. const char *parent_names[4];
  1145. u8 num_parents, num_clocks;
  1146. int ret, n;
  1147. ret = si5351_dt_parse(client, variant);
  1148. if (ret)
  1149. return ret;
  1150. pdata = client->dev.platform_data;
  1151. if (!pdata)
  1152. return -EINVAL;
  1153. drvdata = devm_kzalloc(&client->dev, sizeof(*drvdata), GFP_KERNEL);
  1154. if (drvdata == NULL) {
  1155. dev_err(&client->dev, "unable to allocate driver data\n");
  1156. return -ENOMEM;
  1157. }
  1158. i2c_set_clientdata(client, drvdata);
  1159. drvdata->client = client;
  1160. drvdata->variant = variant;
  1161. drvdata->pxtal = devm_clk_get(&client->dev, "xtal");
  1162. drvdata->pclkin = devm_clk_get(&client->dev, "clkin");
  1163. if (PTR_ERR(drvdata->pxtal) == -EPROBE_DEFER ||
  1164. PTR_ERR(drvdata->pclkin) == -EPROBE_DEFER)
  1165. return -EPROBE_DEFER;
  1166. /*
  1167. * Check for valid parent clock: VARIANT_A and VARIANT_B need XTAL,
  1168. * VARIANT_C can have CLKIN instead.
  1169. */
  1170. if (IS_ERR(drvdata->pxtal) &&
  1171. (drvdata->variant != SI5351_VARIANT_C || IS_ERR(drvdata->pclkin))) {
  1172. dev_err(&client->dev, "missing parent clock\n");
  1173. return -EINVAL;
  1174. }
  1175. drvdata->regmap = devm_regmap_init_i2c(client, &si5351_regmap_config);
  1176. if (IS_ERR(drvdata->regmap)) {
  1177. dev_err(&client->dev, "failed to allocate register map\n");
  1178. return PTR_ERR(drvdata->regmap);
  1179. }
  1180. /* Disable interrupts */
  1181. si5351_reg_write(drvdata, SI5351_INTERRUPT_MASK, 0xf0);
  1182. /* Ensure pll select is on XTAL for Si5351A/B */
  1183. if (drvdata->variant != SI5351_VARIANT_C)
  1184. si5351_set_bits(drvdata, SI5351_PLL_INPUT_SOURCE,
  1185. SI5351_PLLA_SOURCE | SI5351_PLLB_SOURCE, 0);
  1186. /* setup clock configuration */
  1187. for (n = 0; n < 2; n++) {
  1188. ret = _si5351_pll_reparent(drvdata, n, pdata->pll_src[n]);
  1189. if (ret) {
  1190. dev_err(&client->dev,
  1191. "failed to reparent pll %d to %d\n",
  1192. n, pdata->pll_src[n]);
  1193. return ret;
  1194. }
  1195. }
  1196. for (n = 0; n < 8; n++) {
  1197. ret = _si5351_msynth_reparent(drvdata, n,
  1198. pdata->clkout[n].multisynth_src);
  1199. if (ret) {
  1200. dev_err(&client->dev,
  1201. "failed to reparent multisynth %d to %d\n",
  1202. n, pdata->clkout[n].multisynth_src);
  1203. return ret;
  1204. }
  1205. ret = _si5351_clkout_reparent(drvdata, n,
  1206. pdata->clkout[n].clkout_src);
  1207. if (ret) {
  1208. dev_err(&client->dev,
  1209. "failed to reparent clkout %d to %d\n",
  1210. n, pdata->clkout[n].clkout_src);
  1211. return ret;
  1212. }
  1213. ret = _si5351_clkout_set_drive_strength(drvdata, n,
  1214. pdata->clkout[n].drive);
  1215. if (ret) {
  1216. dev_err(&client->dev,
  1217. "failed set drive strength of clkout%d to %d\n",
  1218. n, pdata->clkout[n].drive);
  1219. return ret;
  1220. }
  1221. ret = _si5351_clkout_set_disable_state(drvdata, n,
  1222. pdata->clkout[n].disable_state);
  1223. if (ret) {
  1224. dev_err(&client->dev,
  1225. "failed set disable state of clkout%d to %d\n",
  1226. n, pdata->clkout[n].disable_state);
  1227. return ret;
  1228. }
  1229. }
  1230. if (!IS_ERR(drvdata->pxtal))
  1231. clk_prepare_enable(drvdata->pxtal);
  1232. if (!IS_ERR(drvdata->pclkin))
  1233. clk_prepare_enable(drvdata->pclkin);
  1234. /* register xtal input clock gate */
  1235. memset(&init, 0, sizeof(init));
  1236. init.name = si5351_input_names[0];
  1237. init.ops = &si5351_xtal_ops;
  1238. init.flags = 0;
  1239. if (!IS_ERR(drvdata->pxtal)) {
  1240. drvdata->pxtal_name = __clk_get_name(drvdata->pxtal);
  1241. init.parent_names = &drvdata->pxtal_name;
  1242. init.num_parents = 1;
  1243. }
  1244. drvdata->xtal.init = &init;
  1245. clk = devm_clk_register(&client->dev, &drvdata->xtal);
  1246. if (IS_ERR(clk)) {
  1247. dev_err(&client->dev, "unable to register %s\n", init.name);
  1248. ret = PTR_ERR(clk);
  1249. goto err_clk;
  1250. }
  1251. /* register clkin input clock gate */
  1252. if (drvdata->variant == SI5351_VARIANT_C) {
  1253. memset(&init, 0, sizeof(init));
  1254. init.name = si5351_input_names[1];
  1255. init.ops = &si5351_clkin_ops;
  1256. if (!IS_ERR(drvdata->pclkin)) {
  1257. drvdata->pclkin_name = __clk_get_name(drvdata->pclkin);
  1258. init.parent_names = &drvdata->pclkin_name;
  1259. init.num_parents = 1;
  1260. }
  1261. drvdata->clkin.init = &init;
  1262. clk = devm_clk_register(&client->dev, &drvdata->clkin);
  1263. if (IS_ERR(clk)) {
  1264. dev_err(&client->dev, "unable to register %s\n",
  1265. init.name);
  1266. ret = PTR_ERR(clk);
  1267. goto err_clk;
  1268. }
  1269. }
  1270. /* Si5351C allows to mux either xtal or clkin to PLL input */
  1271. num_parents = (drvdata->variant == SI5351_VARIANT_C) ? 2 : 1;
  1272. parent_names[0] = si5351_input_names[0];
  1273. parent_names[1] = si5351_input_names[1];
  1274. /* register PLLA */
  1275. drvdata->pll[0].num = 0;
  1276. drvdata->pll[0].drvdata = drvdata;
  1277. drvdata->pll[0].hw.init = &init;
  1278. memset(&init, 0, sizeof(init));
  1279. init.name = si5351_pll_names[0];
  1280. init.ops = &si5351_pll_ops;
  1281. init.flags = 0;
  1282. init.parent_names = parent_names;
  1283. init.num_parents = num_parents;
  1284. clk = devm_clk_register(&client->dev, &drvdata->pll[0].hw);
  1285. if (IS_ERR(clk)) {
  1286. dev_err(&client->dev, "unable to register %s\n", init.name);
  1287. ret = PTR_ERR(clk);
  1288. goto err_clk;
  1289. }
  1290. /* register PLLB or VXCO (Si5351B) */
  1291. drvdata->pll[1].num = 1;
  1292. drvdata->pll[1].drvdata = drvdata;
  1293. drvdata->pll[1].hw.init = &init;
  1294. memset(&init, 0, sizeof(init));
  1295. if (drvdata->variant == SI5351_VARIANT_B) {
  1296. init.name = si5351_pll_names[2];
  1297. init.ops = &si5351_vxco_ops;
  1298. init.flags = CLK_IS_ROOT;
  1299. init.parent_names = NULL;
  1300. init.num_parents = 0;
  1301. } else {
  1302. init.name = si5351_pll_names[1];
  1303. init.ops = &si5351_pll_ops;
  1304. init.flags = 0;
  1305. init.parent_names = parent_names;
  1306. init.num_parents = num_parents;
  1307. }
  1308. clk = devm_clk_register(&client->dev, &drvdata->pll[1].hw);
  1309. if (IS_ERR(clk)) {
  1310. dev_err(&client->dev, "unable to register %s\n", init.name);
  1311. ret = PTR_ERR(clk);
  1312. goto err_clk;
  1313. }
  1314. /* register clk multisync and clk out divider */
  1315. num_clocks = (drvdata->variant == SI5351_VARIANT_A3) ? 3 : 8;
  1316. parent_names[0] = si5351_pll_names[0];
  1317. if (drvdata->variant == SI5351_VARIANT_B)
  1318. parent_names[1] = si5351_pll_names[2];
  1319. else
  1320. parent_names[1] = si5351_pll_names[1];
  1321. drvdata->msynth = devm_kzalloc(&client->dev, num_clocks *
  1322. sizeof(*drvdata->msynth), GFP_KERNEL);
  1323. drvdata->clkout = devm_kzalloc(&client->dev, num_clocks *
  1324. sizeof(*drvdata->clkout), GFP_KERNEL);
  1325. drvdata->onecell.clk_num = num_clocks;
  1326. drvdata->onecell.clks = devm_kzalloc(&client->dev,
  1327. num_clocks * sizeof(*drvdata->onecell.clks), GFP_KERNEL);
  1328. if (WARN_ON(!drvdata->msynth || !drvdata->clkout ||
  1329. !drvdata->onecell.clks)) {
  1330. ret = -ENOMEM;
  1331. goto err_clk;
  1332. }
  1333. for (n = 0; n < num_clocks; n++) {
  1334. drvdata->msynth[n].num = n;
  1335. drvdata->msynth[n].drvdata = drvdata;
  1336. drvdata->msynth[n].hw.init = &init;
  1337. memset(&init, 0, sizeof(init));
  1338. init.name = si5351_msynth_names[n];
  1339. init.ops = &si5351_msynth_ops;
  1340. init.flags = 0;
  1341. if (pdata->clkout[n].pll_master)
  1342. init.flags |= CLK_SET_RATE_PARENT;
  1343. init.parent_names = parent_names;
  1344. init.num_parents = 2;
  1345. clk = devm_clk_register(&client->dev, &drvdata->msynth[n].hw);
  1346. if (IS_ERR(clk)) {
  1347. dev_err(&client->dev, "unable to register %s\n",
  1348. init.name);
  1349. ret = PTR_ERR(clk);
  1350. goto err_clk;
  1351. }
  1352. }
  1353. num_parents = (drvdata->variant == SI5351_VARIANT_C) ? 4 : 3;
  1354. parent_names[2] = si5351_input_names[0];
  1355. parent_names[3] = si5351_input_names[1];
  1356. for (n = 0; n < num_clocks; n++) {
  1357. parent_names[0] = si5351_msynth_names[n];
  1358. parent_names[1] = (n < 4) ? si5351_msynth_names[0] :
  1359. si5351_msynth_names[4];
  1360. drvdata->clkout[n].num = n;
  1361. drvdata->clkout[n].drvdata = drvdata;
  1362. drvdata->clkout[n].hw.init = &init;
  1363. memset(&init, 0, sizeof(init));
  1364. init.name = si5351_clkout_names[n];
  1365. init.ops = &si5351_clkout_ops;
  1366. init.flags = 0;
  1367. if (pdata->clkout[n].clkout_src == SI5351_CLKOUT_SRC_MSYNTH_N)
  1368. init.flags |= CLK_SET_RATE_PARENT;
  1369. init.parent_names = parent_names;
  1370. init.num_parents = num_parents;
  1371. clk = devm_clk_register(&client->dev, &drvdata->clkout[n].hw);
  1372. if (IS_ERR(clk)) {
  1373. dev_err(&client->dev, "unable to register %s\n",
  1374. init.name);
  1375. ret = PTR_ERR(clk);
  1376. goto err_clk;
  1377. }
  1378. drvdata->onecell.clks[n] = clk;
  1379. /* set initial clkout rate */
  1380. if (pdata->clkout[n].rate != 0) {
  1381. int ret;
  1382. ret = clk_set_rate(clk, pdata->clkout[n].rate);
  1383. if (ret != 0) {
  1384. dev_err(&client->dev, "Cannot set rate : %d\n",
  1385. ret);
  1386. }
  1387. }
  1388. }
  1389. ret = of_clk_add_provider(client->dev.of_node, of_clk_src_onecell_get,
  1390. &drvdata->onecell);
  1391. if (ret) {
  1392. dev_err(&client->dev, "unable to add clk provider\n");
  1393. goto err_clk;
  1394. }
  1395. return 0;
  1396. err_clk:
  1397. if (!IS_ERR(drvdata->pxtal))
  1398. clk_disable_unprepare(drvdata->pxtal);
  1399. if (!IS_ERR(drvdata->pclkin))
  1400. clk_disable_unprepare(drvdata->pclkin);
  1401. return ret;
  1402. }
  1403. static const struct i2c_device_id si5351_i2c_ids[] = {
  1404. { "si5351a", SI5351_VARIANT_A },
  1405. { "si5351a-msop", SI5351_VARIANT_A3 },
  1406. { "si5351b", SI5351_VARIANT_B },
  1407. { "si5351c", SI5351_VARIANT_C },
  1408. { }
  1409. };
  1410. MODULE_DEVICE_TABLE(i2c, si5351_i2c_ids);
  1411. static struct i2c_driver si5351_driver = {
  1412. .driver = {
  1413. .name = "si5351",
  1414. .of_match_table = of_match_ptr(si5351_dt_ids),
  1415. },
  1416. .probe = si5351_i2c_probe,
  1417. .id_table = si5351_i2c_ids,
  1418. };
  1419. module_i2c_driver(si5351_driver);
  1420. MODULE_AUTHOR("Sebastian Hesselbarth <sebastian.hesselbarth@gmail.com");
  1421. MODULE_DESCRIPTION("Silicon Labs Si5351A/B/C clock generator driver");
  1422. MODULE_LICENSE("GPL");