clk-xgene.c 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521
  1. /*
  2. * clk-xgene.c - AppliedMicro X-Gene Clock Interface
  3. *
  4. * Copyright (c) 2013, Applied Micro Circuits Corporation
  5. * Author: Loc Ho <lho@apm.com>
  6. *
  7. * This program is free software; you can redistribute it and/or
  8. * modify it under the terms of the GNU General Public License as
  9. * published by the Free Software Foundation; either version 2 of
  10. * the License, or (at your option) any later version.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program; if not, write to the Free Software
  19. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  20. * MA 02111-1307 USA
  21. *
  22. */
  23. #include <linux/module.h>
  24. #include <linux/spinlock.h>
  25. #include <linux/io.h>
  26. #include <linux/of.h>
  27. #include <linux/clkdev.h>
  28. #include <linux/clk-provider.h>
  29. #include <linux/of_address.h>
  30. /* Register SCU_PCPPLL bit fields */
  31. #define N_DIV_RD(src) (((src) & 0x000001ff))
  32. /* Register SCU_SOCPLL bit fields */
  33. #define CLKR_RD(src) (((src) & 0x07000000)>>24)
  34. #define CLKOD_RD(src) (((src) & 0x00300000)>>20)
  35. #define REGSPEC_RESET_F1_MASK 0x00010000
  36. #define CLKF_RD(src) (((src) & 0x000001ff))
  37. #define XGENE_CLK_DRIVER_VER "0.1"
  38. static DEFINE_SPINLOCK(clk_lock);
  39. static inline u32 xgene_clk_read(void __iomem *csr)
  40. {
  41. return readl_relaxed(csr);
  42. }
  43. static inline void xgene_clk_write(u32 data, void __iomem *csr)
  44. {
  45. return writel_relaxed(data, csr);
  46. }
  47. /* PLL Clock */
  48. enum xgene_pll_type {
  49. PLL_TYPE_PCP = 0,
  50. PLL_TYPE_SOC = 1,
  51. };
  52. struct xgene_clk_pll {
  53. struct clk_hw hw;
  54. void __iomem *reg;
  55. spinlock_t *lock;
  56. u32 pll_offset;
  57. enum xgene_pll_type type;
  58. };
  59. #define to_xgene_clk_pll(_hw) container_of(_hw, struct xgene_clk_pll, hw)
  60. static int xgene_clk_pll_is_enabled(struct clk_hw *hw)
  61. {
  62. struct xgene_clk_pll *pllclk = to_xgene_clk_pll(hw);
  63. u32 data;
  64. data = xgene_clk_read(pllclk->reg + pllclk->pll_offset);
  65. pr_debug("%s pll %s\n", clk_hw_get_name(hw),
  66. data & REGSPEC_RESET_F1_MASK ? "disabled" : "enabled");
  67. return data & REGSPEC_RESET_F1_MASK ? 0 : 1;
  68. }
  69. static unsigned long xgene_clk_pll_recalc_rate(struct clk_hw *hw,
  70. unsigned long parent_rate)
  71. {
  72. struct xgene_clk_pll *pllclk = to_xgene_clk_pll(hw);
  73. unsigned long fref;
  74. unsigned long fvco;
  75. u32 pll;
  76. u32 nref;
  77. u32 nout;
  78. u32 nfb;
  79. pll = xgene_clk_read(pllclk->reg + pllclk->pll_offset);
  80. if (pllclk->type == PLL_TYPE_PCP) {
  81. /*
  82. * PLL VCO = Reference clock * NF
  83. * PCP PLL = PLL_VCO / 2
  84. */
  85. nout = 2;
  86. fvco = parent_rate * (N_DIV_RD(pll) + 4);
  87. } else {
  88. /*
  89. * Fref = Reference Clock / NREF;
  90. * Fvco = Fref * NFB;
  91. * Fout = Fvco / NOUT;
  92. */
  93. nref = CLKR_RD(pll) + 1;
  94. nout = CLKOD_RD(pll) + 1;
  95. nfb = CLKF_RD(pll);
  96. fref = parent_rate / nref;
  97. fvco = fref * nfb;
  98. }
  99. pr_debug("%s pll recalc rate %ld parent %ld\n", clk_hw_get_name(hw),
  100. fvco / nout, parent_rate);
  101. return fvco / nout;
  102. }
  103. static const struct clk_ops xgene_clk_pll_ops = {
  104. .is_enabled = xgene_clk_pll_is_enabled,
  105. .recalc_rate = xgene_clk_pll_recalc_rate,
  106. };
  107. static struct clk *xgene_register_clk_pll(struct device *dev,
  108. const char *name, const char *parent_name,
  109. unsigned long flags, void __iomem *reg, u32 pll_offset,
  110. u32 type, spinlock_t *lock)
  111. {
  112. struct xgene_clk_pll *apmclk;
  113. struct clk *clk;
  114. struct clk_init_data init;
  115. /* allocate the APM clock structure */
  116. apmclk = kzalloc(sizeof(*apmclk), GFP_KERNEL);
  117. if (!apmclk) {
  118. pr_err("%s: could not allocate APM clk\n", __func__);
  119. return ERR_PTR(-ENOMEM);
  120. }
  121. init.name = name;
  122. init.ops = &xgene_clk_pll_ops;
  123. init.flags = flags;
  124. init.parent_names = parent_name ? &parent_name : NULL;
  125. init.num_parents = parent_name ? 1 : 0;
  126. apmclk->reg = reg;
  127. apmclk->lock = lock;
  128. apmclk->pll_offset = pll_offset;
  129. apmclk->type = type;
  130. apmclk->hw.init = &init;
  131. /* Register the clock */
  132. clk = clk_register(dev, &apmclk->hw);
  133. if (IS_ERR(clk)) {
  134. pr_err("%s: could not register clk %s\n", __func__, name);
  135. kfree(apmclk);
  136. return NULL;
  137. }
  138. return clk;
  139. }
  140. static void xgene_pllclk_init(struct device_node *np, enum xgene_pll_type pll_type)
  141. {
  142. const char *clk_name = np->full_name;
  143. struct clk *clk;
  144. void __iomem *reg;
  145. reg = of_iomap(np, 0);
  146. if (reg == NULL) {
  147. pr_err("Unable to map CSR register for %s\n", np->full_name);
  148. return;
  149. }
  150. of_property_read_string(np, "clock-output-names", &clk_name);
  151. clk = xgene_register_clk_pll(NULL,
  152. clk_name, of_clk_get_parent_name(np, 0),
  153. CLK_IS_ROOT, reg, 0, pll_type, &clk_lock);
  154. if (!IS_ERR(clk)) {
  155. of_clk_add_provider(np, of_clk_src_simple_get, clk);
  156. clk_register_clkdev(clk, clk_name, NULL);
  157. pr_debug("Add %s clock PLL\n", clk_name);
  158. }
  159. }
  160. static void xgene_socpllclk_init(struct device_node *np)
  161. {
  162. xgene_pllclk_init(np, PLL_TYPE_SOC);
  163. }
  164. static void xgene_pcppllclk_init(struct device_node *np)
  165. {
  166. xgene_pllclk_init(np, PLL_TYPE_PCP);
  167. }
  168. /* IP Clock */
  169. struct xgene_dev_parameters {
  170. void __iomem *csr_reg; /* CSR for IP clock */
  171. u32 reg_clk_offset; /* Offset to clock enable CSR */
  172. u32 reg_clk_mask; /* Mask bit for clock enable */
  173. u32 reg_csr_offset; /* Offset to CSR reset */
  174. u32 reg_csr_mask; /* Mask bit for disable CSR reset */
  175. void __iomem *divider_reg; /* CSR for divider */
  176. u32 reg_divider_offset; /* Offset to divider register */
  177. u32 reg_divider_shift; /* Bit shift to divider field */
  178. u32 reg_divider_width; /* Width of the bit to divider field */
  179. };
  180. struct xgene_clk {
  181. struct clk_hw hw;
  182. spinlock_t *lock;
  183. struct xgene_dev_parameters param;
  184. };
  185. #define to_xgene_clk(_hw) container_of(_hw, struct xgene_clk, hw)
  186. static int xgene_clk_enable(struct clk_hw *hw)
  187. {
  188. struct xgene_clk *pclk = to_xgene_clk(hw);
  189. unsigned long flags = 0;
  190. u32 data;
  191. phys_addr_t reg;
  192. if (pclk->lock)
  193. spin_lock_irqsave(pclk->lock, flags);
  194. if (pclk->param.csr_reg != NULL) {
  195. pr_debug("%s clock enabled\n", clk_hw_get_name(hw));
  196. reg = __pa(pclk->param.csr_reg);
  197. /* First enable the clock */
  198. data = xgene_clk_read(pclk->param.csr_reg +
  199. pclk->param.reg_clk_offset);
  200. data |= pclk->param.reg_clk_mask;
  201. xgene_clk_write(data, pclk->param.csr_reg +
  202. pclk->param.reg_clk_offset);
  203. pr_debug("%s clock PADDR base %pa clk offset 0x%08X mask 0x%08X value 0x%08X\n",
  204. clk_hw_get_name(hw), &reg,
  205. pclk->param.reg_clk_offset, pclk->param.reg_clk_mask,
  206. data);
  207. /* Second enable the CSR */
  208. data = xgene_clk_read(pclk->param.csr_reg +
  209. pclk->param.reg_csr_offset);
  210. data &= ~pclk->param.reg_csr_mask;
  211. xgene_clk_write(data, pclk->param.csr_reg +
  212. pclk->param.reg_csr_offset);
  213. pr_debug("%s CSR RESET PADDR base %pa csr offset 0x%08X mask 0x%08X value 0x%08X\n",
  214. clk_hw_get_name(hw), &reg,
  215. pclk->param.reg_csr_offset, pclk->param.reg_csr_mask,
  216. data);
  217. }
  218. if (pclk->lock)
  219. spin_unlock_irqrestore(pclk->lock, flags);
  220. return 0;
  221. }
  222. static void xgene_clk_disable(struct clk_hw *hw)
  223. {
  224. struct xgene_clk *pclk = to_xgene_clk(hw);
  225. unsigned long flags = 0;
  226. u32 data;
  227. if (pclk->lock)
  228. spin_lock_irqsave(pclk->lock, flags);
  229. if (pclk->param.csr_reg != NULL) {
  230. pr_debug("%s clock disabled\n", clk_hw_get_name(hw));
  231. /* First put the CSR in reset */
  232. data = xgene_clk_read(pclk->param.csr_reg +
  233. pclk->param.reg_csr_offset);
  234. data |= pclk->param.reg_csr_mask;
  235. xgene_clk_write(data, pclk->param.csr_reg +
  236. pclk->param.reg_csr_offset);
  237. /* Second disable the clock */
  238. data = xgene_clk_read(pclk->param.csr_reg +
  239. pclk->param.reg_clk_offset);
  240. data &= ~pclk->param.reg_clk_mask;
  241. xgene_clk_write(data, pclk->param.csr_reg +
  242. pclk->param.reg_clk_offset);
  243. }
  244. if (pclk->lock)
  245. spin_unlock_irqrestore(pclk->lock, flags);
  246. }
  247. static int xgene_clk_is_enabled(struct clk_hw *hw)
  248. {
  249. struct xgene_clk *pclk = to_xgene_clk(hw);
  250. u32 data = 0;
  251. if (pclk->param.csr_reg != NULL) {
  252. pr_debug("%s clock checking\n", clk_hw_get_name(hw));
  253. data = xgene_clk_read(pclk->param.csr_reg +
  254. pclk->param.reg_clk_offset);
  255. pr_debug("%s clock is %s\n", clk_hw_get_name(hw),
  256. data & pclk->param.reg_clk_mask ? "enabled" :
  257. "disabled");
  258. }
  259. if (pclk->param.csr_reg == NULL)
  260. return 1;
  261. return data & pclk->param.reg_clk_mask ? 1 : 0;
  262. }
  263. static unsigned long xgene_clk_recalc_rate(struct clk_hw *hw,
  264. unsigned long parent_rate)
  265. {
  266. struct xgene_clk *pclk = to_xgene_clk(hw);
  267. u32 data;
  268. if (pclk->param.divider_reg) {
  269. data = xgene_clk_read(pclk->param.divider_reg +
  270. pclk->param.reg_divider_offset);
  271. data >>= pclk->param.reg_divider_shift;
  272. data &= (1 << pclk->param.reg_divider_width) - 1;
  273. pr_debug("%s clock recalc rate %ld parent %ld\n",
  274. clk_hw_get_name(hw),
  275. parent_rate / data, parent_rate);
  276. return parent_rate / data;
  277. } else {
  278. pr_debug("%s clock recalc rate %ld parent %ld\n",
  279. clk_hw_get_name(hw), parent_rate, parent_rate);
  280. return parent_rate;
  281. }
  282. }
  283. static int xgene_clk_set_rate(struct clk_hw *hw, unsigned long rate,
  284. unsigned long parent_rate)
  285. {
  286. struct xgene_clk *pclk = to_xgene_clk(hw);
  287. unsigned long flags = 0;
  288. u32 data;
  289. u32 divider;
  290. u32 divider_save;
  291. if (pclk->lock)
  292. spin_lock_irqsave(pclk->lock, flags);
  293. if (pclk->param.divider_reg) {
  294. /* Let's compute the divider */
  295. if (rate > parent_rate)
  296. rate = parent_rate;
  297. divider_save = divider = parent_rate / rate; /* Rounded down */
  298. divider &= (1 << pclk->param.reg_divider_width) - 1;
  299. divider <<= pclk->param.reg_divider_shift;
  300. /* Set new divider */
  301. data = xgene_clk_read(pclk->param.divider_reg +
  302. pclk->param.reg_divider_offset);
  303. data &= ~(((1 << pclk->param.reg_divider_width) - 1)
  304. << pclk->param.reg_divider_shift);
  305. data |= divider;
  306. xgene_clk_write(data, pclk->param.divider_reg +
  307. pclk->param.reg_divider_offset);
  308. pr_debug("%s clock set rate %ld\n", clk_hw_get_name(hw),
  309. parent_rate / divider_save);
  310. } else {
  311. divider_save = 1;
  312. }
  313. if (pclk->lock)
  314. spin_unlock_irqrestore(pclk->lock, flags);
  315. return parent_rate / divider_save;
  316. }
  317. static long xgene_clk_round_rate(struct clk_hw *hw, unsigned long rate,
  318. unsigned long *prate)
  319. {
  320. struct xgene_clk *pclk = to_xgene_clk(hw);
  321. unsigned long parent_rate = *prate;
  322. u32 divider;
  323. if (pclk->param.divider_reg) {
  324. /* Let's compute the divider */
  325. if (rate > parent_rate)
  326. rate = parent_rate;
  327. divider = parent_rate / rate; /* Rounded down */
  328. } else {
  329. divider = 1;
  330. }
  331. return parent_rate / divider;
  332. }
  333. static const struct clk_ops xgene_clk_ops = {
  334. .enable = xgene_clk_enable,
  335. .disable = xgene_clk_disable,
  336. .is_enabled = xgene_clk_is_enabled,
  337. .recalc_rate = xgene_clk_recalc_rate,
  338. .set_rate = xgene_clk_set_rate,
  339. .round_rate = xgene_clk_round_rate,
  340. };
  341. static struct clk *xgene_register_clk(struct device *dev,
  342. const char *name, const char *parent_name,
  343. struct xgene_dev_parameters *parameters, spinlock_t *lock)
  344. {
  345. struct xgene_clk *apmclk;
  346. struct clk *clk;
  347. struct clk_init_data init;
  348. int rc;
  349. /* allocate the APM clock structure */
  350. apmclk = kzalloc(sizeof(*apmclk), GFP_KERNEL);
  351. if (!apmclk) {
  352. pr_err("%s: could not allocate APM clk\n", __func__);
  353. return ERR_PTR(-ENOMEM);
  354. }
  355. init.name = name;
  356. init.ops = &xgene_clk_ops;
  357. init.flags = 0;
  358. init.parent_names = parent_name ? &parent_name : NULL;
  359. init.num_parents = parent_name ? 1 : 0;
  360. apmclk->lock = lock;
  361. apmclk->hw.init = &init;
  362. apmclk->param = *parameters;
  363. /* Register the clock */
  364. clk = clk_register(dev, &apmclk->hw);
  365. if (IS_ERR(clk)) {
  366. pr_err("%s: could not register clk %s\n", __func__, name);
  367. kfree(apmclk);
  368. return clk;
  369. }
  370. /* Register the clock for lookup */
  371. rc = clk_register_clkdev(clk, name, NULL);
  372. if (rc != 0) {
  373. pr_err("%s: could not register lookup clk %s\n",
  374. __func__, name);
  375. }
  376. return clk;
  377. }
  378. static void __init xgene_devclk_init(struct device_node *np)
  379. {
  380. const char *clk_name = np->full_name;
  381. struct clk *clk;
  382. struct resource res;
  383. int rc;
  384. struct xgene_dev_parameters parameters;
  385. int i;
  386. /* Check if the entry is disabled */
  387. if (!of_device_is_available(np))
  388. return;
  389. /* Parse the DTS register for resource */
  390. parameters.csr_reg = NULL;
  391. parameters.divider_reg = NULL;
  392. for (i = 0; i < 2; i++) {
  393. void __iomem *map_res;
  394. rc = of_address_to_resource(np, i, &res);
  395. if (rc != 0) {
  396. if (i == 0) {
  397. pr_err("no DTS register for %s\n",
  398. np->full_name);
  399. return;
  400. }
  401. break;
  402. }
  403. map_res = of_iomap(np, i);
  404. if (map_res == NULL) {
  405. pr_err("Unable to map resource %d for %s\n",
  406. i, np->full_name);
  407. goto err;
  408. }
  409. if (strcmp(res.name, "div-reg") == 0)
  410. parameters.divider_reg = map_res;
  411. else /* if (strcmp(res->name, "csr-reg") == 0) */
  412. parameters.csr_reg = map_res;
  413. }
  414. if (of_property_read_u32(np, "csr-offset", &parameters.reg_csr_offset))
  415. parameters.reg_csr_offset = 0;
  416. if (of_property_read_u32(np, "csr-mask", &parameters.reg_csr_mask))
  417. parameters.reg_csr_mask = 0xF;
  418. if (of_property_read_u32(np, "enable-offset",
  419. &parameters.reg_clk_offset))
  420. parameters.reg_clk_offset = 0x8;
  421. if (of_property_read_u32(np, "enable-mask", &parameters.reg_clk_mask))
  422. parameters.reg_clk_mask = 0xF;
  423. if (of_property_read_u32(np, "divider-offset",
  424. &parameters.reg_divider_offset))
  425. parameters.reg_divider_offset = 0;
  426. if (of_property_read_u32(np, "divider-width",
  427. &parameters.reg_divider_width))
  428. parameters.reg_divider_width = 0;
  429. if (of_property_read_u32(np, "divider-shift",
  430. &parameters.reg_divider_shift))
  431. parameters.reg_divider_shift = 0;
  432. of_property_read_string(np, "clock-output-names", &clk_name);
  433. clk = xgene_register_clk(NULL, clk_name,
  434. of_clk_get_parent_name(np, 0), &parameters, &clk_lock);
  435. if (IS_ERR(clk))
  436. goto err;
  437. pr_debug("Add %s clock\n", clk_name);
  438. rc = of_clk_add_provider(np, of_clk_src_simple_get, clk);
  439. if (rc != 0)
  440. pr_err("%s: could register provider clk %s\n", __func__,
  441. np->full_name);
  442. return;
  443. err:
  444. if (parameters.csr_reg)
  445. iounmap(parameters.csr_reg);
  446. if (parameters.divider_reg)
  447. iounmap(parameters.divider_reg);
  448. }
  449. CLK_OF_DECLARE(xgene_socpll_clock, "apm,xgene-socpll-clock", xgene_socpllclk_init);
  450. CLK_OF_DECLARE(xgene_pcppll_clock, "apm,xgene-pcppll-clock", xgene_pcppllclk_init);
  451. CLK_OF_DECLARE(xgene_dev_clock, "apm,xgene-device-clock", xgene_devclk_init);