jz4780-cgu.c 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733
  1. /*
  2. * Ingenic JZ4780 SoC CGU driver
  3. *
  4. * Copyright (c) 2013-2015 Imagination Technologies
  5. * Author: Paul Burton <paul.burton@imgtec.com>
  6. *
  7. * This program is free software; you can redistribute it and/or
  8. * modify it under the terms of the GNU General Public License as
  9. * published by the Free Software Foundation; either version 2 of
  10. * the License, or (at your option) any later version.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. */
  17. #include <linux/clk-provider.h>
  18. #include <linux/delay.h>
  19. #include <linux/of.h>
  20. #include <dt-bindings/clock/jz4780-cgu.h>
  21. #include "cgu.h"
  22. /* CGU register offsets */
  23. #define CGU_REG_CLOCKCONTROL 0x00
  24. #define CGU_REG_PLLCONTROL 0x0c
  25. #define CGU_REG_APLL 0x10
  26. #define CGU_REG_MPLL 0x14
  27. #define CGU_REG_EPLL 0x18
  28. #define CGU_REG_VPLL 0x1c
  29. #define CGU_REG_CLKGR0 0x20
  30. #define CGU_REG_OPCR 0x24
  31. #define CGU_REG_CLKGR1 0x28
  32. #define CGU_REG_DDRCDR 0x2c
  33. #define CGU_REG_VPUCDR 0x30
  34. #define CGU_REG_USBPCR 0x3c
  35. #define CGU_REG_USBRDT 0x40
  36. #define CGU_REG_USBVBFIL 0x44
  37. #define CGU_REG_USBPCR1 0x48
  38. #define CGU_REG_LP0CDR 0x54
  39. #define CGU_REG_I2SCDR 0x60
  40. #define CGU_REG_LP1CDR 0x64
  41. #define CGU_REG_MSC0CDR 0x68
  42. #define CGU_REG_UHCCDR 0x6c
  43. #define CGU_REG_SSICDR 0x74
  44. #define CGU_REG_CIMCDR 0x7c
  45. #define CGU_REG_PCMCDR 0x84
  46. #define CGU_REG_GPUCDR 0x88
  47. #define CGU_REG_HDMICDR 0x8c
  48. #define CGU_REG_MSC1CDR 0xa4
  49. #define CGU_REG_MSC2CDR 0xa8
  50. #define CGU_REG_BCHCDR 0xac
  51. #define CGU_REG_CLOCKSTATUS 0xd4
  52. /* bits within the OPCR register */
  53. #define OPCR_SPENDN0 (1 << 7)
  54. #define OPCR_SPENDN1 (1 << 6)
  55. /* bits within the USBPCR register */
  56. #define USBPCR_USB_MODE BIT(31)
  57. #define USBPCR_IDPULLUP_MASK (0x3 << 28)
  58. #define USBPCR_COMMONONN BIT(25)
  59. #define USBPCR_VBUSVLDEXT BIT(24)
  60. #define USBPCR_VBUSVLDEXTSEL BIT(23)
  61. #define USBPCR_POR BIT(22)
  62. #define USBPCR_OTG_DISABLE BIT(20)
  63. #define USBPCR_COMPDISTUNE_MASK (0x7 << 17)
  64. #define USBPCR_OTGTUNE_MASK (0x7 << 14)
  65. #define USBPCR_SQRXTUNE_MASK (0x7 << 11)
  66. #define USBPCR_TXFSLSTUNE_MASK (0xf << 7)
  67. #define USBPCR_TXPREEMPHTUNE BIT(6)
  68. #define USBPCR_TXHSXVTUNE_MASK (0x3 << 4)
  69. #define USBPCR_TXVREFTUNE_MASK 0xf
  70. /* bits within the USBPCR1 register */
  71. #define USBPCR1_REFCLKSEL_SHIFT 26
  72. #define USBPCR1_REFCLKSEL_MASK (0x3 << USBPCR1_REFCLKSEL_SHIFT)
  73. #define USBPCR1_REFCLKSEL_CORE (0x2 << USBPCR1_REFCLKSEL_SHIFT)
  74. #define USBPCR1_REFCLKDIV_SHIFT 24
  75. #define USBPCR1_REFCLKDIV_MASK (0x3 << USBPCR1_REFCLKDIV_SHIFT)
  76. #define USBPCR1_REFCLKDIV_19_2 (0x3 << USBPCR1_REFCLKDIV_SHIFT)
  77. #define USBPCR1_REFCLKDIV_48 (0x2 << USBPCR1_REFCLKDIV_SHIFT)
  78. #define USBPCR1_REFCLKDIV_24 (0x1 << USBPCR1_REFCLKDIV_SHIFT)
  79. #define USBPCR1_REFCLKDIV_12 (0x0 << USBPCR1_REFCLKDIV_SHIFT)
  80. #define USBPCR1_USB_SEL BIT(28)
  81. #define USBPCR1_WORD_IF0 BIT(19)
  82. #define USBPCR1_WORD_IF1 BIT(18)
  83. /* bits within the USBRDT register */
  84. #define USBRDT_VBFIL_LD_EN BIT(25)
  85. #define USBRDT_USBRDT_MASK 0x7fffff
  86. /* bits within the USBVBFIL register */
  87. #define USBVBFIL_IDDIGFIL_SHIFT 16
  88. #define USBVBFIL_IDDIGFIL_MASK (0xffff << USBVBFIL_IDDIGFIL_SHIFT)
  89. #define USBVBFIL_USBVBFIL_MASK (0xffff)
  90. static struct ingenic_cgu *cgu;
  91. static u8 jz4780_otg_phy_get_parent(struct clk_hw *hw)
  92. {
  93. /* we only use CLKCORE, revisit if that ever changes */
  94. return 0;
  95. }
  96. static int jz4780_otg_phy_set_parent(struct clk_hw *hw, u8 idx)
  97. {
  98. unsigned long flags;
  99. u32 usbpcr1;
  100. if (idx > 0)
  101. return -EINVAL;
  102. spin_lock_irqsave(&cgu->lock, flags);
  103. usbpcr1 = readl(cgu->base + CGU_REG_USBPCR1);
  104. usbpcr1 &= ~USBPCR1_REFCLKSEL_MASK;
  105. /* we only use CLKCORE */
  106. usbpcr1 |= USBPCR1_REFCLKSEL_CORE;
  107. writel(usbpcr1, cgu->base + CGU_REG_USBPCR1);
  108. spin_unlock_irqrestore(&cgu->lock, flags);
  109. return 0;
  110. }
  111. static unsigned long jz4780_otg_phy_recalc_rate(struct clk_hw *hw,
  112. unsigned long parent_rate)
  113. {
  114. u32 usbpcr1;
  115. unsigned refclk_div;
  116. usbpcr1 = readl(cgu->base + CGU_REG_USBPCR1);
  117. refclk_div = usbpcr1 & USBPCR1_REFCLKDIV_MASK;
  118. switch (refclk_div) {
  119. case USBPCR1_REFCLKDIV_12:
  120. return 12000000;
  121. case USBPCR1_REFCLKDIV_24:
  122. return 24000000;
  123. case USBPCR1_REFCLKDIV_48:
  124. return 48000000;
  125. case USBPCR1_REFCLKDIV_19_2:
  126. return 19200000;
  127. }
  128. BUG();
  129. return parent_rate;
  130. }
  131. static long jz4780_otg_phy_round_rate(struct clk_hw *hw, unsigned long req_rate,
  132. unsigned long *parent_rate)
  133. {
  134. if (req_rate < 15600000)
  135. return 12000000;
  136. if (req_rate < 21600000)
  137. return 19200000;
  138. if (req_rate < 36000000)
  139. return 24000000;
  140. return 48000000;
  141. }
  142. static int jz4780_otg_phy_set_rate(struct clk_hw *hw, unsigned long req_rate,
  143. unsigned long parent_rate)
  144. {
  145. unsigned long flags;
  146. u32 usbpcr1, div_bits;
  147. switch (req_rate) {
  148. case 12000000:
  149. div_bits = USBPCR1_REFCLKDIV_12;
  150. break;
  151. case 19200000:
  152. div_bits = USBPCR1_REFCLKDIV_19_2;
  153. break;
  154. case 24000000:
  155. div_bits = USBPCR1_REFCLKDIV_24;
  156. break;
  157. case 48000000:
  158. div_bits = USBPCR1_REFCLKDIV_48;
  159. break;
  160. default:
  161. return -EINVAL;
  162. }
  163. spin_lock_irqsave(&cgu->lock, flags);
  164. usbpcr1 = readl(cgu->base + CGU_REG_USBPCR1);
  165. usbpcr1 &= ~USBPCR1_REFCLKDIV_MASK;
  166. usbpcr1 |= div_bits;
  167. writel(usbpcr1, cgu->base + CGU_REG_USBPCR1);
  168. spin_unlock_irqrestore(&cgu->lock, flags);
  169. return 0;
  170. }
  171. static struct clk_ops jz4780_otg_phy_ops = {
  172. .get_parent = jz4780_otg_phy_get_parent,
  173. .set_parent = jz4780_otg_phy_set_parent,
  174. .recalc_rate = jz4780_otg_phy_recalc_rate,
  175. .round_rate = jz4780_otg_phy_round_rate,
  176. .set_rate = jz4780_otg_phy_set_rate,
  177. };
  178. static const s8 pll_od_encoding[16] = {
  179. 0x0, 0x1, 0x2, 0x3, 0x4, 0x5, 0x6, 0x7,
  180. 0x8, 0x9, 0xa, 0xb, 0xc, 0xd, 0xe, 0xf,
  181. };
  182. static const struct ingenic_cgu_clk_info jz4780_cgu_clocks[] = {
  183. /* External clocks */
  184. [JZ4780_CLK_EXCLK] = { "ext", CGU_CLK_EXT },
  185. [JZ4780_CLK_RTCLK] = { "rtc", CGU_CLK_EXT },
  186. /* PLLs */
  187. #define DEF_PLL(name) { \
  188. .reg = CGU_REG_ ## name, \
  189. .m_shift = 19, \
  190. .m_bits = 13, \
  191. .m_offset = 1, \
  192. .n_shift = 13, \
  193. .n_bits = 6, \
  194. .n_offset = 1, \
  195. .od_shift = 9, \
  196. .od_bits = 4, \
  197. .od_max = 16, \
  198. .od_encoding = pll_od_encoding, \
  199. .stable_bit = 6, \
  200. .bypass_bit = 1, \
  201. .enable_bit = 0, \
  202. }
  203. [JZ4780_CLK_APLL] = {
  204. "apll", CGU_CLK_PLL,
  205. .parents = { JZ4780_CLK_EXCLK, -1, -1, -1 },
  206. .pll = DEF_PLL(APLL),
  207. },
  208. [JZ4780_CLK_MPLL] = {
  209. "mpll", CGU_CLK_PLL,
  210. .parents = { JZ4780_CLK_EXCLK, -1, -1, -1 },
  211. .pll = DEF_PLL(MPLL),
  212. },
  213. [JZ4780_CLK_EPLL] = {
  214. "epll", CGU_CLK_PLL,
  215. .parents = { JZ4780_CLK_EXCLK, -1, -1, -1 },
  216. .pll = DEF_PLL(EPLL),
  217. },
  218. [JZ4780_CLK_VPLL] = {
  219. "vpll", CGU_CLK_PLL,
  220. .parents = { JZ4780_CLK_EXCLK, -1, -1, -1 },
  221. .pll = DEF_PLL(VPLL),
  222. },
  223. #undef DEF_PLL
  224. /* Custom (SoC-specific) OTG PHY */
  225. [JZ4780_CLK_OTGPHY] = {
  226. "otg_phy", CGU_CLK_CUSTOM,
  227. .parents = { -1, -1, JZ4780_CLK_EXCLK, -1 },
  228. .custom = { &jz4780_otg_phy_ops },
  229. },
  230. /* Muxes & dividers */
  231. [JZ4780_CLK_SCLKA] = {
  232. "sclk_a", CGU_CLK_MUX,
  233. .parents = { -1, JZ4780_CLK_APLL, JZ4780_CLK_EXCLK,
  234. JZ4780_CLK_RTCLK },
  235. .mux = { CGU_REG_CLOCKCONTROL, 30, 2 },
  236. },
  237. [JZ4780_CLK_CPUMUX] = {
  238. "cpumux", CGU_CLK_MUX,
  239. .parents = { -1, JZ4780_CLK_SCLKA, JZ4780_CLK_MPLL,
  240. JZ4780_CLK_EPLL },
  241. .mux = { CGU_REG_CLOCKCONTROL, 28, 2 },
  242. },
  243. [JZ4780_CLK_CPU] = {
  244. "cpu", CGU_CLK_DIV,
  245. .parents = { JZ4780_CLK_CPUMUX, -1, -1, -1 },
  246. .div = { CGU_REG_CLOCKCONTROL, 0, 4, 22, -1, -1 },
  247. },
  248. [JZ4780_CLK_L2CACHE] = {
  249. "l2cache", CGU_CLK_DIV,
  250. .parents = { JZ4780_CLK_CPUMUX, -1, -1, -1 },
  251. .div = { CGU_REG_CLOCKCONTROL, 4, 4, -1, -1, -1 },
  252. },
  253. [JZ4780_CLK_AHB0] = {
  254. "ahb0", CGU_CLK_MUX | CGU_CLK_DIV,
  255. .parents = { -1, JZ4780_CLK_SCLKA, JZ4780_CLK_MPLL,
  256. JZ4780_CLK_EPLL },
  257. .mux = { CGU_REG_CLOCKCONTROL, 26, 2 },
  258. .div = { CGU_REG_CLOCKCONTROL, 8, 4, 21, -1, -1 },
  259. },
  260. [JZ4780_CLK_AHB2PMUX] = {
  261. "ahb2_apb_mux", CGU_CLK_MUX,
  262. .parents = { -1, JZ4780_CLK_SCLKA, JZ4780_CLK_MPLL,
  263. JZ4780_CLK_RTCLK },
  264. .mux = { CGU_REG_CLOCKCONTROL, 24, 2 },
  265. },
  266. [JZ4780_CLK_AHB2] = {
  267. "ahb2", CGU_CLK_DIV,
  268. .parents = { JZ4780_CLK_AHB2PMUX, -1, -1, -1 },
  269. .div = { CGU_REG_CLOCKCONTROL, 12, 4, 20, -1, -1 },
  270. },
  271. [JZ4780_CLK_PCLK] = {
  272. "pclk", CGU_CLK_DIV,
  273. .parents = { JZ4780_CLK_AHB2PMUX, -1, -1, -1 },
  274. .div = { CGU_REG_CLOCKCONTROL, 16, 4, 20, -1, -1 },
  275. },
  276. [JZ4780_CLK_DDR] = {
  277. "ddr", CGU_CLK_MUX | CGU_CLK_DIV,
  278. .parents = { -1, JZ4780_CLK_SCLKA, JZ4780_CLK_MPLL, -1 },
  279. .mux = { CGU_REG_DDRCDR, 30, 2 },
  280. .div = { CGU_REG_DDRCDR, 0, 4, 29, 28, 27 },
  281. },
  282. [JZ4780_CLK_VPU] = {
  283. "vpu", CGU_CLK_MUX | CGU_CLK_DIV | CGU_CLK_GATE,
  284. .parents = { JZ4780_CLK_SCLKA, JZ4780_CLK_MPLL,
  285. JZ4780_CLK_EPLL, -1 },
  286. .mux = { CGU_REG_VPUCDR, 30, 2 },
  287. .div = { CGU_REG_VPUCDR, 0, 4, 29, 28, 27 },
  288. .gate = { CGU_REG_CLKGR1, 2 },
  289. },
  290. [JZ4780_CLK_I2SPLL] = {
  291. "i2s_pll", CGU_CLK_MUX | CGU_CLK_DIV,
  292. .parents = { JZ4780_CLK_SCLKA, JZ4780_CLK_EPLL, -1, -1 },
  293. .mux = { CGU_REG_I2SCDR, 30, 1 },
  294. .div = { CGU_REG_I2SCDR, 0, 8, 29, 28, 27 },
  295. },
  296. [JZ4780_CLK_I2S] = {
  297. "i2s", CGU_CLK_MUX,
  298. .parents = { JZ4780_CLK_EXCLK, JZ4780_CLK_I2SPLL, -1, -1 },
  299. .mux = { CGU_REG_I2SCDR, 31, 1 },
  300. },
  301. [JZ4780_CLK_LCD0PIXCLK] = {
  302. "lcd0pixclk", CGU_CLK_MUX | CGU_CLK_DIV,
  303. .parents = { JZ4780_CLK_SCLKA, JZ4780_CLK_MPLL,
  304. JZ4780_CLK_VPLL, -1 },
  305. .mux = { CGU_REG_LP0CDR, 30, 2 },
  306. .div = { CGU_REG_LP0CDR, 0, 8, 28, 27, 26 },
  307. },
  308. [JZ4780_CLK_LCD1PIXCLK] = {
  309. "lcd1pixclk", CGU_CLK_MUX | CGU_CLK_DIV,
  310. .parents = { JZ4780_CLK_SCLKA, JZ4780_CLK_MPLL,
  311. JZ4780_CLK_VPLL, -1 },
  312. .mux = { CGU_REG_LP1CDR, 30, 2 },
  313. .div = { CGU_REG_LP1CDR, 0, 8, 28, 27, 26 },
  314. },
  315. [JZ4780_CLK_MSCMUX] = {
  316. "msc_mux", CGU_CLK_MUX,
  317. .parents = { -1, JZ4780_CLK_SCLKA, JZ4780_CLK_MPLL, -1 },
  318. .mux = { CGU_REG_MSC0CDR, 30, 2 },
  319. },
  320. [JZ4780_CLK_MSC0] = {
  321. "msc0", CGU_CLK_DIV | CGU_CLK_GATE,
  322. .parents = { JZ4780_CLK_MSCMUX, -1, -1, -1 },
  323. .div = { CGU_REG_MSC0CDR, 0, 8, 29, 28, 27 },
  324. .gate = { CGU_REG_CLKGR0, 3 },
  325. },
  326. [JZ4780_CLK_MSC1] = {
  327. "msc1", CGU_CLK_DIV | CGU_CLK_GATE,
  328. .parents = { JZ4780_CLK_MSCMUX, -1, -1, -1 },
  329. .div = { CGU_REG_MSC1CDR, 0, 8, 29, 28, 27 },
  330. .gate = { CGU_REG_CLKGR0, 11 },
  331. },
  332. [JZ4780_CLK_MSC2] = {
  333. "msc2", CGU_CLK_DIV | CGU_CLK_GATE,
  334. .parents = { JZ4780_CLK_MSCMUX, -1, -1, -1 },
  335. .div = { CGU_REG_MSC2CDR, 0, 8, 29, 28, 27 },
  336. .gate = { CGU_REG_CLKGR0, 12 },
  337. },
  338. [JZ4780_CLK_UHC] = {
  339. "uhc", CGU_CLK_MUX | CGU_CLK_DIV | CGU_CLK_GATE,
  340. .parents = { JZ4780_CLK_SCLKA, JZ4780_CLK_MPLL,
  341. JZ4780_CLK_EPLL, JZ4780_CLK_OTGPHY },
  342. .mux = { CGU_REG_UHCCDR, 30, 2 },
  343. .div = { CGU_REG_UHCCDR, 0, 8, 29, 28, 27 },
  344. .gate = { CGU_REG_CLKGR0, 24 },
  345. },
  346. [JZ4780_CLK_SSIPLL] = {
  347. "ssi_pll", CGU_CLK_MUX | CGU_CLK_DIV,
  348. .parents = { JZ4780_CLK_SCLKA, JZ4780_CLK_MPLL, -1, -1 },
  349. .mux = { CGU_REG_SSICDR, 30, 1 },
  350. .div = { CGU_REG_SSICDR, 0, 8, 29, 28, 27 },
  351. },
  352. [JZ4780_CLK_SSI] = {
  353. "ssi", CGU_CLK_MUX,
  354. .parents = { JZ4780_CLK_EXCLK, JZ4780_CLK_SSIPLL, -1, -1 },
  355. .mux = { CGU_REG_SSICDR, 31, 1 },
  356. },
  357. [JZ4780_CLK_CIMMCLK] = {
  358. "cim_mclk", CGU_CLK_MUX | CGU_CLK_DIV,
  359. .parents = { JZ4780_CLK_SCLKA, JZ4780_CLK_MPLL, -1, -1 },
  360. .mux = { CGU_REG_CIMCDR, 31, 1 },
  361. .div = { CGU_REG_CIMCDR, 0, 8, 30, 29, 28 },
  362. },
  363. [JZ4780_CLK_PCMPLL] = {
  364. "pcm_pll", CGU_CLK_MUX | CGU_CLK_DIV,
  365. .parents = { JZ4780_CLK_SCLKA, JZ4780_CLK_MPLL,
  366. JZ4780_CLK_EPLL, JZ4780_CLK_VPLL },
  367. .mux = { CGU_REG_PCMCDR, 29, 2 },
  368. .div = { CGU_REG_PCMCDR, 0, 8, 28, 27, 26 },
  369. },
  370. [JZ4780_CLK_PCM] = {
  371. "pcm", CGU_CLK_MUX | CGU_CLK_GATE,
  372. .parents = { JZ4780_CLK_EXCLK, JZ4780_CLK_PCMPLL, -1, -1 },
  373. .mux = { CGU_REG_PCMCDR, 31, 1 },
  374. .gate = { CGU_REG_CLKGR1, 3 },
  375. },
  376. [JZ4780_CLK_GPU] = {
  377. "gpu", CGU_CLK_MUX | CGU_CLK_DIV | CGU_CLK_GATE,
  378. .parents = { -1, JZ4780_CLK_SCLKA, JZ4780_CLK_MPLL,
  379. JZ4780_CLK_EPLL },
  380. .mux = { CGU_REG_GPUCDR, 30, 2 },
  381. .div = { CGU_REG_GPUCDR, 0, 4, 29, 28, 27 },
  382. .gate = { CGU_REG_CLKGR1, 4 },
  383. },
  384. [JZ4780_CLK_HDMI] = {
  385. "hdmi", CGU_CLK_MUX | CGU_CLK_DIV | CGU_CLK_GATE,
  386. .parents = { JZ4780_CLK_SCLKA, JZ4780_CLK_MPLL,
  387. JZ4780_CLK_VPLL, -1 },
  388. .mux = { CGU_REG_HDMICDR, 30, 2 },
  389. .div = { CGU_REG_HDMICDR, 0, 8, 29, 28, 26 },
  390. .gate = { CGU_REG_CLKGR1, 9 },
  391. },
  392. [JZ4780_CLK_BCH] = {
  393. "bch", CGU_CLK_MUX | CGU_CLK_DIV | CGU_CLK_GATE,
  394. .parents = { -1, JZ4780_CLK_SCLKA, JZ4780_CLK_MPLL,
  395. JZ4780_CLK_EPLL },
  396. .mux = { CGU_REG_BCHCDR, 30, 2 },
  397. .div = { CGU_REG_BCHCDR, 0, 4, 29, 28, 27 },
  398. .gate = { CGU_REG_CLKGR0, 1 },
  399. },
  400. /* Gate-only clocks */
  401. [JZ4780_CLK_NEMC] = {
  402. "nemc", CGU_CLK_GATE,
  403. .parents = { JZ4780_CLK_AHB2, -1, -1, -1 },
  404. .gate = { CGU_REG_CLKGR0, 0 },
  405. },
  406. [JZ4780_CLK_OTG0] = {
  407. "otg0", CGU_CLK_GATE,
  408. .parents = { JZ4780_CLK_EXCLK, -1, -1, -1 },
  409. .gate = { CGU_REG_CLKGR0, 2 },
  410. },
  411. [JZ4780_CLK_SSI0] = {
  412. "ssi0", CGU_CLK_GATE,
  413. .parents = { JZ4780_CLK_SSI, -1, -1, -1 },
  414. .gate = { CGU_REG_CLKGR0, 4 },
  415. },
  416. [JZ4780_CLK_SMB0] = {
  417. "smb0", CGU_CLK_GATE,
  418. .parents = { JZ4780_CLK_PCLK, -1, -1, -1 },
  419. .gate = { CGU_REG_CLKGR0, 5 },
  420. },
  421. [JZ4780_CLK_SMB1] = {
  422. "smb1", CGU_CLK_GATE,
  423. .parents = { JZ4780_CLK_PCLK, -1, -1, -1 },
  424. .gate = { CGU_REG_CLKGR0, 6 },
  425. },
  426. [JZ4780_CLK_SCC] = {
  427. "scc", CGU_CLK_GATE,
  428. .parents = { JZ4780_CLK_EXCLK, -1, -1, -1 },
  429. .gate = { CGU_REG_CLKGR0, 7 },
  430. },
  431. [JZ4780_CLK_AIC] = {
  432. "aic", CGU_CLK_GATE,
  433. .parents = { JZ4780_CLK_EXCLK, -1, -1, -1 },
  434. .gate = { CGU_REG_CLKGR0, 8 },
  435. },
  436. [JZ4780_CLK_TSSI0] = {
  437. "tssi0", CGU_CLK_GATE,
  438. .parents = { JZ4780_CLK_EXCLK, -1, -1, -1 },
  439. .gate = { CGU_REG_CLKGR0, 9 },
  440. },
  441. [JZ4780_CLK_OWI] = {
  442. "owi", CGU_CLK_GATE,
  443. .parents = { JZ4780_CLK_EXCLK, -1, -1, -1 },
  444. .gate = { CGU_REG_CLKGR0, 10 },
  445. },
  446. [JZ4780_CLK_KBC] = {
  447. "kbc", CGU_CLK_GATE,
  448. .parents = { JZ4780_CLK_EXCLK, -1, -1, -1 },
  449. .gate = { CGU_REG_CLKGR0, 13 },
  450. },
  451. [JZ4780_CLK_SADC] = {
  452. "sadc", CGU_CLK_GATE,
  453. .parents = { JZ4780_CLK_EXCLK, -1, -1, -1 },
  454. .gate = { CGU_REG_CLKGR0, 14 },
  455. },
  456. [JZ4780_CLK_UART0] = {
  457. "uart0", CGU_CLK_GATE,
  458. .parents = { JZ4780_CLK_EXCLK, -1, -1, -1 },
  459. .gate = { CGU_REG_CLKGR0, 15 },
  460. },
  461. [JZ4780_CLK_UART1] = {
  462. "uart1", CGU_CLK_GATE,
  463. .parents = { JZ4780_CLK_EXCLK, -1, -1, -1 },
  464. .gate = { CGU_REG_CLKGR0, 16 },
  465. },
  466. [JZ4780_CLK_UART2] = {
  467. "uart2", CGU_CLK_GATE,
  468. .parents = { JZ4780_CLK_EXCLK, -1, -1, -1 },
  469. .gate = { CGU_REG_CLKGR0, 17 },
  470. },
  471. [JZ4780_CLK_UART3] = {
  472. "uart3", CGU_CLK_GATE,
  473. .parents = { JZ4780_CLK_EXCLK, -1, -1, -1 },
  474. .gate = { CGU_REG_CLKGR0, 18 },
  475. },
  476. [JZ4780_CLK_SSI1] = {
  477. "ssi1", CGU_CLK_GATE,
  478. .parents = { JZ4780_CLK_SSI, -1, -1, -1 },
  479. .gate = { CGU_REG_CLKGR0, 19 },
  480. },
  481. [JZ4780_CLK_SSI2] = {
  482. "ssi2", CGU_CLK_GATE,
  483. .parents = { JZ4780_CLK_SSI, -1, -1, -1 },
  484. .gate = { CGU_REG_CLKGR0, 20 },
  485. },
  486. [JZ4780_CLK_PDMA] = {
  487. "pdma", CGU_CLK_GATE,
  488. .parents = { JZ4780_CLK_EXCLK, -1, -1, -1 },
  489. .gate = { CGU_REG_CLKGR0, 21 },
  490. },
  491. [JZ4780_CLK_GPS] = {
  492. "gps", CGU_CLK_GATE,
  493. .parents = { JZ4780_CLK_EXCLK, -1, -1, -1 },
  494. .gate = { CGU_REG_CLKGR0, 22 },
  495. },
  496. [JZ4780_CLK_MAC] = {
  497. "mac", CGU_CLK_GATE,
  498. .parents = { JZ4780_CLK_EXCLK, -1, -1, -1 },
  499. .gate = { CGU_REG_CLKGR0, 23 },
  500. },
  501. [JZ4780_CLK_SMB2] = {
  502. "smb2", CGU_CLK_GATE,
  503. .parents = { JZ4780_CLK_PCLK, -1, -1, -1 },
  504. .gate = { CGU_REG_CLKGR0, 24 },
  505. },
  506. [JZ4780_CLK_CIM] = {
  507. "cim", CGU_CLK_GATE,
  508. .parents = { JZ4780_CLK_EXCLK, -1, -1, -1 },
  509. .gate = { CGU_REG_CLKGR0, 26 },
  510. },
  511. [JZ4780_CLK_LCD] = {
  512. "lcd", CGU_CLK_GATE,
  513. .parents = { JZ4780_CLK_EXCLK, -1, -1, -1 },
  514. .gate = { CGU_REG_CLKGR0, 28 },
  515. },
  516. [JZ4780_CLK_TVE] = {
  517. "tve", CGU_CLK_GATE,
  518. .parents = { JZ4780_CLK_LCD, -1, -1, -1 },
  519. .gate = { CGU_REG_CLKGR0, 27 },
  520. },
  521. [JZ4780_CLK_IPU] = {
  522. "ipu", CGU_CLK_GATE,
  523. .parents = { JZ4780_CLK_EXCLK, -1, -1, -1 },
  524. .gate = { CGU_REG_CLKGR0, 29 },
  525. },
  526. [JZ4780_CLK_DDR0] = {
  527. "ddr0", CGU_CLK_GATE,
  528. .parents = { JZ4780_CLK_DDR, -1, -1, -1 },
  529. .gate = { CGU_REG_CLKGR0, 30 },
  530. },
  531. [JZ4780_CLK_DDR1] = {
  532. "ddr1", CGU_CLK_GATE,
  533. .parents = { JZ4780_CLK_DDR, -1, -1, -1 },
  534. .gate = { CGU_REG_CLKGR0, 31 },
  535. },
  536. [JZ4780_CLK_SMB3] = {
  537. "smb3", CGU_CLK_GATE,
  538. .parents = { JZ4780_CLK_PCLK, -1, -1, -1 },
  539. .gate = { CGU_REG_CLKGR1, 0 },
  540. },
  541. [JZ4780_CLK_TSSI1] = {
  542. "tssi1", CGU_CLK_GATE,
  543. .parents = { JZ4780_CLK_EXCLK, -1, -1, -1 },
  544. .gate = { CGU_REG_CLKGR1, 1 },
  545. },
  546. [JZ4780_CLK_COMPRESS] = {
  547. "compress", CGU_CLK_GATE,
  548. .parents = { JZ4780_CLK_EXCLK, -1, -1, -1 },
  549. .gate = { CGU_REG_CLKGR1, 5 },
  550. },
  551. [JZ4780_CLK_AIC1] = {
  552. "aic1", CGU_CLK_GATE,
  553. .parents = { JZ4780_CLK_EXCLK, -1, -1, -1 },
  554. .gate = { CGU_REG_CLKGR1, 6 },
  555. },
  556. [JZ4780_CLK_GPVLC] = {
  557. "gpvlc", CGU_CLK_GATE,
  558. .parents = { JZ4780_CLK_EXCLK, -1, -1, -1 },
  559. .gate = { CGU_REG_CLKGR1, 7 },
  560. },
  561. [JZ4780_CLK_OTG1] = {
  562. "otg1", CGU_CLK_GATE,
  563. .parents = { JZ4780_CLK_EXCLK, -1, -1, -1 },
  564. .gate = { CGU_REG_CLKGR1, 8 },
  565. },
  566. [JZ4780_CLK_UART4] = {
  567. "uart4", CGU_CLK_GATE,
  568. .parents = { JZ4780_CLK_EXCLK, -1, -1, -1 },
  569. .gate = { CGU_REG_CLKGR1, 10 },
  570. },
  571. [JZ4780_CLK_AHBMON] = {
  572. "ahb_mon", CGU_CLK_GATE,
  573. .parents = { JZ4780_CLK_EXCLK, -1, -1, -1 },
  574. .gate = { CGU_REG_CLKGR1, 11 },
  575. },
  576. [JZ4780_CLK_SMB4] = {
  577. "smb4", CGU_CLK_GATE,
  578. .parents = { JZ4780_CLK_PCLK, -1, -1, -1 },
  579. .gate = { CGU_REG_CLKGR1, 12 },
  580. },
  581. [JZ4780_CLK_DES] = {
  582. "des", CGU_CLK_GATE,
  583. .parents = { JZ4780_CLK_EXCLK, -1, -1, -1 },
  584. .gate = { CGU_REG_CLKGR1, 13 },
  585. },
  586. [JZ4780_CLK_X2D] = {
  587. "x2d", CGU_CLK_GATE,
  588. .parents = { JZ4780_CLK_EXCLK, -1, -1, -1 },
  589. .gate = { CGU_REG_CLKGR1, 14 },
  590. },
  591. [JZ4780_CLK_CORE1] = {
  592. "core1", CGU_CLK_GATE,
  593. .parents = { JZ4780_CLK_CPU, -1, -1, -1 },
  594. .gate = { CGU_REG_CLKGR1, 15 },
  595. },
  596. };
  597. static void __init jz4780_cgu_init(struct device_node *np)
  598. {
  599. int retval;
  600. cgu = ingenic_cgu_new(jz4780_cgu_clocks,
  601. ARRAY_SIZE(jz4780_cgu_clocks), np);
  602. if (!cgu) {
  603. pr_err("%s: failed to initialise CGU\n", __func__);
  604. return;
  605. }
  606. retval = ingenic_cgu_register_clocks(cgu);
  607. if (retval) {
  608. pr_err("%s: failed to register CGU Clocks\n", __func__);
  609. return;
  610. }
  611. }
  612. CLK_OF_DECLARE(jz4780_cgu, "ingenic,jz4780-cgu", jz4780_cgu_init);