clk-of-mmp2.c 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338
  1. /*
  2. * mmp2 clock framework source file
  3. *
  4. * Copyright (C) 2012 Marvell
  5. * Chao Xie <xiechao.mail@gmail.com>
  6. *
  7. * This file is licensed under the terms of the GNU General Public
  8. * License version 2. This program is licensed "as is" without any
  9. * warranty of any kind, whether express or implied.
  10. */
  11. #include <linux/module.h>
  12. #include <linux/kernel.h>
  13. #include <linux/spinlock.h>
  14. #include <linux/io.h>
  15. #include <linux/delay.h>
  16. #include <linux/err.h>
  17. #include <linux/of_address.h>
  18. #include <dt-bindings/clock/marvell,mmp2.h>
  19. #include "clk.h"
  20. #include "reset.h"
  21. #define APBC_RTC 0x0
  22. #define APBC_TWSI0 0x4
  23. #define APBC_TWSI1 0x8
  24. #define APBC_TWSI2 0xc
  25. #define APBC_TWSI3 0x10
  26. #define APBC_TWSI4 0x7c
  27. #define APBC_TWSI5 0x80
  28. #define APBC_KPC 0x18
  29. #define APBC_TIMER 0x24
  30. #define APBC_UART0 0x2c
  31. #define APBC_UART1 0x30
  32. #define APBC_UART2 0x34
  33. #define APBC_UART3 0x88
  34. #define APBC_GPIO 0x38
  35. #define APBC_PWM0 0x3c
  36. #define APBC_PWM1 0x40
  37. #define APBC_PWM2 0x44
  38. #define APBC_PWM3 0x48
  39. #define APBC_SSP0 0x50
  40. #define APBC_SSP1 0x54
  41. #define APBC_SSP2 0x58
  42. #define APBC_SSP3 0x5c
  43. #define APMU_SDH0 0x54
  44. #define APMU_SDH1 0x58
  45. #define APMU_SDH2 0xe8
  46. #define APMU_SDH3 0xec
  47. #define APMU_USB 0x5c
  48. #define APMU_DISP0 0x4c
  49. #define APMU_DISP1 0x110
  50. #define APMU_CCIC0 0x50
  51. #define APMU_CCIC1 0xf4
  52. #define MPMU_UART_PLL 0x14
  53. struct mmp2_clk_unit {
  54. struct mmp_clk_unit unit;
  55. void __iomem *mpmu_base;
  56. void __iomem *apmu_base;
  57. void __iomem *apbc_base;
  58. };
  59. static struct mmp_param_fixed_rate_clk fixed_rate_clks[] = {
  60. {MMP2_CLK_CLK32, "clk32", NULL, CLK_IS_ROOT, 32768},
  61. {MMP2_CLK_VCTCXO, "vctcxo", NULL, CLK_IS_ROOT, 26000000},
  62. {MMP2_CLK_PLL1, "pll1", NULL, CLK_IS_ROOT, 800000000},
  63. {MMP2_CLK_PLL2, "pll2", NULL, CLK_IS_ROOT, 960000000},
  64. {MMP2_CLK_USB_PLL, "usb_pll", NULL, CLK_IS_ROOT, 480000000},
  65. };
  66. static struct mmp_param_fixed_factor_clk fixed_factor_clks[] = {
  67. {MMP2_CLK_PLL1_2, "pll1_2", "pll1", 1, 2, 0},
  68. {MMP2_CLK_PLL1_4, "pll1_4", "pll1_2", 1, 2, 0},
  69. {MMP2_CLK_PLL1_8, "pll1_8", "pll1_4", 1, 2, 0},
  70. {MMP2_CLK_PLL1_16, "pll1_16", "pll1_8", 1, 2, 0},
  71. {MMP2_CLK_PLL1_20, "pll1_20", "pll1_4", 1, 5, 0},
  72. {MMP2_CLK_PLL1_3, "pll1_3", "pll1", 1, 3, 0},
  73. {MMP2_CLK_PLL1_6, "pll1_6", "pll1_3", 1, 2, 0},
  74. {MMP2_CLK_PLL1_12, "pll1_12", "pll1_6", 1, 2, 0},
  75. {MMP2_CLK_PLL2_2, "pll2_2", "pll2", 1, 2, 0},
  76. {MMP2_CLK_PLL2_4, "pll2_4", "pll2_2", 1, 2, 0},
  77. {MMP2_CLK_PLL2_8, "pll2_8", "pll2_4", 1, 2, 0},
  78. {MMP2_CLK_PLL2_16, "pll2_16", "pll2_8", 1, 2, 0},
  79. {MMP2_CLK_PLL2_3, "pll2_3", "pll2", 1, 3, 0},
  80. {MMP2_CLK_PLL2_6, "pll2_6", "pll2_3", 1, 2, 0},
  81. {MMP2_CLK_PLL2_12, "pll2_12", "pll2_6", 1, 2, 0},
  82. {MMP2_CLK_VCTCXO_2, "vctcxo_2", "vctcxo", 1, 2, 0},
  83. {MMP2_CLK_VCTCXO_4, "vctcxo_4", "vctcxo_2", 1, 2, 0},
  84. };
  85. static struct mmp_clk_factor_masks uart_factor_masks = {
  86. .factor = 2,
  87. .num_mask = 0x1fff,
  88. .den_mask = 0x1fff,
  89. .num_shift = 16,
  90. .den_shift = 0,
  91. };
  92. static struct mmp_clk_factor_tbl uart_factor_tbl[] = {
  93. {.num = 8125, .den = 1536}, /*14.745MHZ */
  94. {.num = 3521, .den = 689}, /*19.23MHZ */
  95. };
  96. static void mmp2_pll_init(struct mmp2_clk_unit *pxa_unit)
  97. {
  98. struct clk *clk;
  99. struct mmp_clk_unit *unit = &pxa_unit->unit;
  100. mmp_register_fixed_rate_clks(unit, fixed_rate_clks,
  101. ARRAY_SIZE(fixed_rate_clks));
  102. mmp_register_fixed_factor_clks(unit, fixed_factor_clks,
  103. ARRAY_SIZE(fixed_factor_clks));
  104. clk = mmp_clk_register_factor("uart_pll", "pll1_4",
  105. CLK_SET_RATE_PARENT,
  106. pxa_unit->mpmu_base + MPMU_UART_PLL,
  107. &uart_factor_masks, uart_factor_tbl,
  108. ARRAY_SIZE(uart_factor_tbl), NULL);
  109. mmp_clk_add(unit, MMP2_CLK_UART_PLL, clk);
  110. }
  111. static DEFINE_SPINLOCK(uart0_lock);
  112. static DEFINE_SPINLOCK(uart1_lock);
  113. static DEFINE_SPINLOCK(uart2_lock);
  114. static const char *uart_parent_names[] = {"uart_pll", "vctcxo"};
  115. static DEFINE_SPINLOCK(ssp0_lock);
  116. static DEFINE_SPINLOCK(ssp1_lock);
  117. static DEFINE_SPINLOCK(ssp2_lock);
  118. static DEFINE_SPINLOCK(ssp3_lock);
  119. static const char *ssp_parent_names[] = {"vctcxo_4", "vctcxo_2", "vctcxo", "pll1_16"};
  120. static DEFINE_SPINLOCK(timer_lock);
  121. static const char *timer_parent_names[] = {"clk32", "vctcxo_2", "vctcxo_4", "vctcxo"};
  122. static DEFINE_SPINLOCK(reset_lock);
  123. static struct mmp_param_mux_clk apbc_mux_clks[] = {
  124. {0, "uart0_mux", uart_parent_names, ARRAY_SIZE(uart_parent_names), CLK_SET_RATE_PARENT, APBC_UART0, 4, 3, 0, &uart0_lock},
  125. {0, "uart1_mux", uart_parent_names, ARRAY_SIZE(uart_parent_names), CLK_SET_RATE_PARENT, APBC_UART1, 4, 3, 0, &uart1_lock},
  126. {0, "uart2_mux", uart_parent_names, ARRAY_SIZE(uart_parent_names), CLK_SET_RATE_PARENT, APBC_UART2, 4, 3, 0, &uart2_lock},
  127. {0, "uart3_mux", uart_parent_names, ARRAY_SIZE(uart_parent_names), CLK_SET_RATE_PARENT, APBC_UART3, 4, 3, 0, &uart2_lock},
  128. {0, "ssp0_mux", ssp_parent_names, ARRAY_SIZE(ssp_parent_names), CLK_SET_RATE_PARENT, APBC_SSP0, 4, 3, 0, &ssp0_lock},
  129. {0, "ssp1_mux", ssp_parent_names, ARRAY_SIZE(ssp_parent_names), CLK_SET_RATE_PARENT, APBC_SSP1, 4, 3, 0, &ssp1_lock},
  130. {0, "ssp2_mux", ssp_parent_names, ARRAY_SIZE(ssp_parent_names), CLK_SET_RATE_PARENT, APBC_SSP2, 4, 3, 0, &ssp2_lock},
  131. {0, "ssp3_mux", ssp_parent_names, ARRAY_SIZE(ssp_parent_names), CLK_SET_RATE_PARENT, APBC_SSP3, 4, 3, 0, &ssp3_lock},
  132. {0, "timer_mux", timer_parent_names, ARRAY_SIZE(timer_parent_names), CLK_SET_RATE_PARENT, APBC_TIMER, 4, 3, 0, &timer_lock},
  133. };
  134. static struct mmp_param_gate_clk apbc_gate_clks[] = {
  135. {MMP2_CLK_TWSI0, "twsi0_clk", "vctcxo", CLK_SET_RATE_PARENT, APBC_TWSI0, 0x7, 0x3, 0x0, 0, &reset_lock},
  136. {MMP2_CLK_TWSI1, "twsi1_clk", "vctcxo", CLK_SET_RATE_PARENT, APBC_TWSI1, 0x7, 0x3, 0x0, 0, &reset_lock},
  137. {MMP2_CLK_TWSI2, "twsi2_clk", "vctcxo", CLK_SET_RATE_PARENT, APBC_TWSI2, 0x7, 0x3, 0x0, 0, &reset_lock},
  138. {MMP2_CLK_TWSI3, "twsi3_clk", "vctcxo", CLK_SET_RATE_PARENT, APBC_TWSI3, 0x7, 0x3, 0x0, 0, &reset_lock},
  139. {MMP2_CLK_TWSI4, "twsi4_clk", "vctcxo", CLK_SET_RATE_PARENT, APBC_TWSI4, 0x7, 0x3, 0x0, 0, &reset_lock},
  140. {MMP2_CLK_TWSI5, "twsi5_clk", "vctcxo", CLK_SET_RATE_PARENT, APBC_TWSI5, 0x7, 0x3, 0x0, 0, &reset_lock},
  141. {MMP2_CLK_GPIO, "gpio_clk", "vctcxo", CLK_SET_RATE_PARENT, APBC_GPIO, 0x7, 0x3, 0x0, 0, &reset_lock},
  142. {MMP2_CLK_KPC, "kpc_clk", "clk32", CLK_SET_RATE_PARENT, APBC_KPC, 0x7, 0x3, 0x0, MMP_CLK_GATE_NEED_DELAY, &reset_lock},
  143. {MMP2_CLK_RTC, "rtc_clk", "clk32", CLK_SET_RATE_PARENT, APBC_RTC, 0x87, 0x83, 0x0, MMP_CLK_GATE_NEED_DELAY, &reset_lock},
  144. {MMP2_CLK_PWM0, "pwm0_clk", "pll1_48", CLK_SET_RATE_PARENT, APBC_PWM0, 0x7, 0x3, 0x0, 0, &reset_lock},
  145. {MMP2_CLK_PWM1, "pwm1_clk", "pll1_48", CLK_SET_RATE_PARENT, APBC_PWM1, 0x7, 0x3, 0x0, 0, &reset_lock},
  146. {MMP2_CLK_PWM2, "pwm2_clk", "pll1_48", CLK_SET_RATE_PARENT, APBC_PWM2, 0x7, 0x3, 0x0, 0, &reset_lock},
  147. {MMP2_CLK_PWM3, "pwm3_clk", "pll1_48", CLK_SET_RATE_PARENT, APBC_PWM3, 0x7, 0x3, 0x0, 0, &reset_lock},
  148. /* The gate clocks has mux parent. */
  149. {MMP2_CLK_UART0, "uart0_clk", "uart0_mux", CLK_SET_RATE_PARENT, APBC_UART0, 0x7, 0x3, 0x0, 0, &uart0_lock},
  150. {MMP2_CLK_UART1, "uart1_clk", "uart1_mux", CLK_SET_RATE_PARENT, APBC_UART1, 0x7, 0x3, 0x0, 0, &uart1_lock},
  151. {MMP2_CLK_UART2, "uart2_clk", "uart2_mux", CLK_SET_RATE_PARENT, APBC_UART2, 0x7, 0x3, 0x0, 0, &uart2_lock},
  152. {MMP2_CLK_UART3, "uart3_clk", "uart3_mux", CLK_SET_RATE_PARENT, APBC_UART3, 0x7, 0x3, 0x0, 0, &uart2_lock},
  153. {MMP2_CLK_SSP0, "ssp0_clk", "ssp0_mux", CLK_SET_RATE_PARENT, APBC_SSP0, 0x7, 0x3, 0x0, 0, &ssp0_lock},
  154. {MMP2_CLK_SSP1, "ssp1_clk", "ssp1_mux", CLK_SET_RATE_PARENT, APBC_SSP1, 0x7, 0x3, 0x0, 0, &ssp1_lock},
  155. {MMP2_CLK_SSP2, "ssp2_clk", "ssp2_mux", CLK_SET_RATE_PARENT, APBC_SSP2, 0x7, 0x3, 0x0, 0, &ssp2_lock},
  156. {MMP2_CLK_SSP3, "ssp3_clk", "ssp3_mux", CLK_SET_RATE_PARENT, APBC_SSP3, 0x7, 0x3, 0x0, 0, &ssp3_lock},
  157. {MMP2_CLK_TIMER, "timer_clk", "timer_mux", CLK_SET_RATE_PARENT, APBC_TIMER, 0x7, 0x3, 0x0, 0, &timer_lock},
  158. };
  159. static void mmp2_apb_periph_clk_init(struct mmp2_clk_unit *pxa_unit)
  160. {
  161. struct mmp_clk_unit *unit = &pxa_unit->unit;
  162. mmp_register_mux_clks(unit, apbc_mux_clks, pxa_unit->apbc_base,
  163. ARRAY_SIZE(apbc_mux_clks));
  164. mmp_register_gate_clks(unit, apbc_gate_clks, pxa_unit->apbc_base,
  165. ARRAY_SIZE(apbc_gate_clks));
  166. }
  167. static DEFINE_SPINLOCK(sdh_lock);
  168. static const char *sdh_parent_names[] = {"pll1_4", "pll2", "usb_pll", "pll1"};
  169. static struct mmp_clk_mix_config sdh_mix_config = {
  170. .reg_info = DEFINE_MIX_REG_INFO(4, 10, 2, 8, 32),
  171. };
  172. static DEFINE_SPINLOCK(usb_lock);
  173. static DEFINE_SPINLOCK(disp0_lock);
  174. static DEFINE_SPINLOCK(disp1_lock);
  175. static const char *disp_parent_names[] = {"pll1", "pll1_16", "pll2", "vctcxo"};
  176. static DEFINE_SPINLOCK(ccic0_lock);
  177. static DEFINE_SPINLOCK(ccic1_lock);
  178. static const char *ccic_parent_names[] = {"pll1_2", "pll1_16", "vctcxo"};
  179. static struct mmp_clk_mix_config ccic0_mix_config = {
  180. .reg_info = DEFINE_MIX_REG_INFO(4, 17, 2, 6, 32),
  181. };
  182. static struct mmp_clk_mix_config ccic1_mix_config = {
  183. .reg_info = DEFINE_MIX_REG_INFO(4, 16, 2, 6, 32),
  184. };
  185. static struct mmp_param_mux_clk apmu_mux_clks[] = {
  186. {MMP2_CLK_DISP0_MUX, "disp0_mux", disp_parent_names, ARRAY_SIZE(disp_parent_names), CLK_SET_RATE_PARENT, APMU_DISP0, 6, 2, 0, &disp0_lock},
  187. {MMP2_CLK_DISP1_MUX, "disp1_mux", disp_parent_names, ARRAY_SIZE(disp_parent_names), CLK_SET_RATE_PARENT, APMU_DISP1, 6, 2, 0, &disp1_lock},
  188. };
  189. static struct mmp_param_div_clk apmu_div_clks[] = {
  190. {0, "disp0_div", "disp0_mux", CLK_SET_RATE_PARENT, APMU_DISP0, 8, 4, 0, &disp0_lock},
  191. {0, "disp0_sphy_div", "disp0_mux", CLK_SET_RATE_PARENT, APMU_DISP0, 15, 5, 0, &disp0_lock},
  192. {0, "disp1_div", "disp1_mux", CLK_SET_RATE_PARENT, APMU_DISP1, 8, 4, 0, &disp1_lock},
  193. {0, "ccic0_sphy_div", "ccic0_mix_clk", CLK_SET_RATE_PARENT, APMU_CCIC0, 10, 5, 0, &ccic0_lock},
  194. {0, "ccic1_sphy_div", "ccic1_mix_clk", CLK_SET_RATE_PARENT, APMU_CCIC1, 10, 5, 0, &ccic1_lock},
  195. };
  196. static struct mmp_param_gate_clk apmu_gate_clks[] = {
  197. {MMP2_CLK_USB, "usb_clk", "usb_pll", 0, APMU_USB, 0x9, 0x9, 0x0, 0, &usb_lock},
  198. /* The gate clocks has mux parent. */
  199. {MMP2_CLK_SDH0, "sdh0_clk", "sdh_mix_clk", CLK_SET_RATE_PARENT, APMU_SDH0, 0x1b, 0x1b, 0x0, 0, &sdh_lock},
  200. {MMP2_CLK_SDH1, "sdh1_clk", "sdh_mix_clk", CLK_SET_RATE_PARENT, APMU_SDH1, 0x1b, 0x1b, 0x0, 0, &sdh_lock},
  201. {MMP2_CLK_SDH1, "sdh2_clk", "sdh_mix_clk", CLK_SET_RATE_PARENT, APMU_SDH2, 0x1b, 0x1b, 0x0, 0, &sdh_lock},
  202. {MMP2_CLK_SDH1, "sdh3_clk", "sdh_mix_clk", CLK_SET_RATE_PARENT, APMU_SDH3, 0x1b, 0x1b, 0x0, 0, &sdh_lock},
  203. {MMP2_CLK_DISP0, "disp0_clk", "disp0_div", CLK_SET_RATE_PARENT, APMU_DISP0, 0x1b, 0x1b, 0x0, 0, &disp0_lock},
  204. {MMP2_CLK_DISP0_SPHY, "disp0_sphy_clk", "disp0_sphy_div", CLK_SET_RATE_PARENT, APMU_DISP0, 0x1024, 0x1024, 0x0, 0, &disp0_lock},
  205. {MMP2_CLK_DISP1, "disp1_clk", "disp1_div", CLK_SET_RATE_PARENT, APMU_DISP1, 0x1b, 0x1b, 0x0, 0, &disp1_lock},
  206. {MMP2_CLK_CCIC_ARBITER, "ccic_arbiter", "vctcxo", CLK_SET_RATE_PARENT, APMU_CCIC0, 0x1800, 0x1800, 0x0, 0, &ccic0_lock},
  207. {MMP2_CLK_CCIC0, "ccic0_clk", "ccic0_mix_clk", CLK_SET_RATE_PARENT, APMU_CCIC0, 0x1b, 0x1b, 0x0, 0, &ccic0_lock},
  208. {MMP2_CLK_CCIC0_PHY, "ccic0_phy_clk", "ccic0_mix_clk", CLK_SET_RATE_PARENT, APMU_CCIC0, 0x24, 0x24, 0x0, 0, &ccic0_lock},
  209. {MMP2_CLK_CCIC0_SPHY, "ccic0_sphy_clk", "ccic0_sphy_div", CLK_SET_RATE_PARENT, APMU_CCIC0, 0x300, 0x300, 0x0, 0, &ccic0_lock},
  210. {MMP2_CLK_CCIC1, "ccic1_clk", "ccic1_mix_clk", CLK_SET_RATE_PARENT, APMU_CCIC1, 0x1b, 0x1b, 0x0, 0, &ccic1_lock},
  211. {MMP2_CLK_CCIC1_PHY, "ccic1_phy_clk", "ccic1_mix_clk", CLK_SET_RATE_PARENT, APMU_CCIC1, 0x24, 0x24, 0x0, 0, &ccic1_lock},
  212. {MMP2_CLK_CCIC1_SPHY, "ccic1_sphy_clk", "ccic1_sphy_div", CLK_SET_RATE_PARENT, APMU_CCIC1, 0x300, 0x300, 0x0, 0, &ccic1_lock},
  213. };
  214. static void mmp2_axi_periph_clk_init(struct mmp2_clk_unit *pxa_unit)
  215. {
  216. struct clk *clk;
  217. struct mmp_clk_unit *unit = &pxa_unit->unit;
  218. sdh_mix_config.reg_info.reg_clk_ctrl = pxa_unit->apmu_base + APMU_SDH0;
  219. clk = mmp_clk_register_mix(NULL, "sdh_mix_clk", sdh_parent_names,
  220. ARRAY_SIZE(sdh_parent_names),
  221. CLK_SET_RATE_PARENT,
  222. &sdh_mix_config, &sdh_lock);
  223. ccic0_mix_config.reg_info.reg_clk_ctrl = pxa_unit->apmu_base + APMU_CCIC0;
  224. clk = mmp_clk_register_mix(NULL, "ccic0_mix_clk", ccic_parent_names,
  225. ARRAY_SIZE(ccic_parent_names),
  226. CLK_SET_RATE_PARENT,
  227. &ccic0_mix_config, &ccic0_lock);
  228. mmp_clk_add(unit, MMP2_CLK_CCIC0_MIX, clk);
  229. ccic1_mix_config.reg_info.reg_clk_ctrl = pxa_unit->apmu_base + APMU_CCIC1;
  230. clk = mmp_clk_register_mix(NULL, "ccic1_mix_clk", ccic_parent_names,
  231. ARRAY_SIZE(ccic_parent_names),
  232. CLK_SET_RATE_PARENT,
  233. &ccic1_mix_config, &ccic1_lock);
  234. mmp_clk_add(unit, MMP2_CLK_CCIC1_MIX, clk);
  235. mmp_register_mux_clks(unit, apmu_mux_clks, pxa_unit->apmu_base,
  236. ARRAY_SIZE(apmu_mux_clks));
  237. mmp_register_div_clks(unit, apmu_div_clks, pxa_unit->apmu_base,
  238. ARRAY_SIZE(apmu_div_clks));
  239. mmp_register_gate_clks(unit, apmu_gate_clks, pxa_unit->apmu_base,
  240. ARRAY_SIZE(apmu_gate_clks));
  241. }
  242. static void mmp2_clk_reset_init(struct device_node *np,
  243. struct mmp2_clk_unit *pxa_unit)
  244. {
  245. struct mmp_clk_reset_cell *cells;
  246. int i, nr_resets;
  247. nr_resets = ARRAY_SIZE(apbc_gate_clks);
  248. cells = kcalloc(nr_resets, sizeof(*cells), GFP_KERNEL);
  249. if (!cells)
  250. return;
  251. for (i = 0; i < nr_resets; i++) {
  252. cells[i].clk_id = apbc_gate_clks[i].id;
  253. cells[i].reg = pxa_unit->apbc_base + apbc_gate_clks[i].offset;
  254. cells[i].flags = 0;
  255. cells[i].lock = apbc_gate_clks[i].lock;
  256. cells[i].bits = 0x4;
  257. }
  258. mmp_clk_reset_register(np, cells, nr_resets);
  259. }
  260. static void __init mmp2_clk_init(struct device_node *np)
  261. {
  262. struct mmp2_clk_unit *pxa_unit;
  263. pxa_unit = kzalloc(sizeof(*pxa_unit), GFP_KERNEL);
  264. if (!pxa_unit)
  265. return;
  266. pxa_unit->mpmu_base = of_iomap(np, 0);
  267. if (!pxa_unit->mpmu_base) {
  268. pr_err("failed to map mpmu registers\n");
  269. return;
  270. }
  271. pxa_unit->apmu_base = of_iomap(np, 1);
  272. if (!pxa_unit->apmu_base) {
  273. pr_err("failed to map apmu registers\n");
  274. return;
  275. }
  276. pxa_unit->apbc_base = of_iomap(np, 2);
  277. if (!pxa_unit->apbc_base) {
  278. pr_err("failed to map apbc registers\n");
  279. return;
  280. }
  281. mmp_clk_init(np, &pxa_unit->unit, MMP2_NR_CLKS);
  282. mmp2_pll_init(pxa_unit);
  283. mmp2_apb_periph_clk_init(pxa_unit);
  284. mmp2_axi_periph_clk_init(pxa_unit);
  285. mmp2_clk_reset_init(np, pxa_unit);
  286. }
  287. CLK_OF_DECLARE(mmp2_clk, "marvell,mmp2-clock", mmp2_clk_init);