clk-pxa910.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330
  1. /*
  2. * pxa910 clock framework source file
  3. *
  4. * Copyright (C) 2012 Marvell
  5. * Chao Xie <xiechao.mail@gmail.com>
  6. *
  7. * This file is licensed under the terms of the GNU General Public
  8. * License version 2. This program is licensed "as is" without any
  9. * warranty of any kind, whether express or implied.
  10. */
  11. #include <linux/clk.h>
  12. #include <linux/module.h>
  13. #include <linux/kernel.h>
  14. #include <linux/spinlock.h>
  15. #include <linux/io.h>
  16. #include <linux/delay.h>
  17. #include <linux/err.h>
  18. #include <mach/addr-map.h>
  19. #include "clk.h"
  20. #define APBC_RTC 0x28
  21. #define APBC_TWSI0 0x2c
  22. #define APBC_KPC 0x18
  23. #define APBC_UART0 0x0
  24. #define APBC_UART1 0x4
  25. #define APBC_GPIO 0x8
  26. #define APBC_PWM0 0xc
  27. #define APBC_PWM1 0x10
  28. #define APBC_PWM2 0x14
  29. #define APBC_PWM3 0x18
  30. #define APBC_SSP0 0x1c
  31. #define APBC_SSP1 0x20
  32. #define APBC_SSP2 0x4c
  33. #define APBCP_TWSI1 0x28
  34. #define APBCP_UART2 0x1c
  35. #define APMU_SDH0 0x54
  36. #define APMU_SDH1 0x58
  37. #define APMU_USB 0x5c
  38. #define APMU_DISP0 0x4c
  39. #define APMU_CCIC0 0x50
  40. #define APMU_DFC 0x60
  41. #define MPMU_UART_PLL 0x14
  42. static DEFINE_SPINLOCK(clk_lock);
  43. static struct mmp_clk_factor_masks uart_factor_masks = {
  44. .factor = 2,
  45. .num_mask = 0x1fff,
  46. .den_mask = 0x1fff,
  47. .num_shift = 16,
  48. .den_shift = 0,
  49. };
  50. static struct mmp_clk_factor_tbl uart_factor_tbl[] = {
  51. {.num = 8125, .den = 1536}, /*14.745MHZ */
  52. };
  53. static const char *uart_parent[] = {"pll1_3_16", "uart_pll"};
  54. static const char *ssp_parent[] = {"pll1_96", "pll1_48", "pll1_24", "pll1_12"};
  55. static const char *sdh_parent[] = {"pll1_12", "pll1_13"};
  56. static const char *disp_parent[] = {"pll1_2", "pll1_12"};
  57. static const char *ccic_parent[] = {"pll1_2", "pll1_12"};
  58. static const char *ccic_phy_parent[] = {"pll1_6", "pll1_12"};
  59. void __init pxa910_clk_init(void)
  60. {
  61. struct clk *clk;
  62. struct clk *uart_pll;
  63. void __iomem *mpmu_base;
  64. void __iomem *apmu_base;
  65. void __iomem *apbcp_base;
  66. void __iomem *apbc_base;
  67. mpmu_base = ioremap(APB_PHYS_BASE + 0x50000, SZ_4K);
  68. if (mpmu_base == NULL) {
  69. pr_err("error to ioremap MPMU base\n");
  70. return;
  71. }
  72. apmu_base = ioremap(AXI_PHYS_BASE + 0x82800, SZ_4K);
  73. if (apmu_base == NULL) {
  74. pr_err("error to ioremap APMU base\n");
  75. return;
  76. }
  77. apbcp_base = ioremap(APB_PHYS_BASE + 0x3b000, SZ_4K);
  78. if (apbcp_base == NULL) {
  79. pr_err("error to ioremap APBC extension base\n");
  80. return;
  81. }
  82. apbc_base = ioremap(APB_PHYS_BASE + 0x15000, SZ_4K);
  83. if (apbc_base == NULL) {
  84. pr_err("error to ioremap APBC base\n");
  85. return;
  86. }
  87. clk = clk_register_fixed_rate(NULL, "clk32", NULL, CLK_IS_ROOT, 3200);
  88. clk_register_clkdev(clk, "clk32", NULL);
  89. clk = clk_register_fixed_rate(NULL, "vctcxo", NULL, CLK_IS_ROOT,
  90. 26000000);
  91. clk_register_clkdev(clk, "vctcxo", NULL);
  92. clk = clk_register_fixed_rate(NULL, "pll1", NULL, CLK_IS_ROOT,
  93. 624000000);
  94. clk_register_clkdev(clk, "pll1", NULL);
  95. clk = clk_register_fixed_factor(NULL, "pll1_2", "pll1",
  96. CLK_SET_RATE_PARENT, 1, 2);
  97. clk_register_clkdev(clk, "pll1_2", NULL);
  98. clk = clk_register_fixed_factor(NULL, "pll1_4", "pll1_2",
  99. CLK_SET_RATE_PARENT, 1, 2);
  100. clk_register_clkdev(clk, "pll1_4", NULL);
  101. clk = clk_register_fixed_factor(NULL, "pll1_8", "pll1_4",
  102. CLK_SET_RATE_PARENT, 1, 2);
  103. clk_register_clkdev(clk, "pll1_8", NULL);
  104. clk = clk_register_fixed_factor(NULL, "pll1_16", "pll1_8",
  105. CLK_SET_RATE_PARENT, 1, 2);
  106. clk_register_clkdev(clk, "pll1_16", NULL);
  107. clk = clk_register_fixed_factor(NULL, "pll1_6", "pll1_2",
  108. CLK_SET_RATE_PARENT, 1, 3);
  109. clk_register_clkdev(clk, "pll1_6", NULL);
  110. clk = clk_register_fixed_factor(NULL, "pll1_12", "pll1_6",
  111. CLK_SET_RATE_PARENT, 1, 2);
  112. clk_register_clkdev(clk, "pll1_12", NULL);
  113. clk = clk_register_fixed_factor(NULL, "pll1_24", "pll1_12",
  114. CLK_SET_RATE_PARENT, 1, 2);
  115. clk_register_clkdev(clk, "pll1_24", NULL);
  116. clk = clk_register_fixed_factor(NULL, "pll1_48", "pll1_24",
  117. CLK_SET_RATE_PARENT, 1, 2);
  118. clk_register_clkdev(clk, "pll1_48", NULL);
  119. clk = clk_register_fixed_factor(NULL, "pll1_96", "pll1_48",
  120. CLK_SET_RATE_PARENT, 1, 2);
  121. clk_register_clkdev(clk, "pll1_96", NULL);
  122. clk = clk_register_fixed_factor(NULL, "pll1_13", "pll1",
  123. CLK_SET_RATE_PARENT, 1, 13);
  124. clk_register_clkdev(clk, "pll1_13", NULL);
  125. clk = clk_register_fixed_factor(NULL, "pll1_13_1_5", "pll1",
  126. CLK_SET_RATE_PARENT, 2, 3);
  127. clk_register_clkdev(clk, "pll1_13_1_5", NULL);
  128. clk = clk_register_fixed_factor(NULL, "pll1_2_1_5", "pll1",
  129. CLK_SET_RATE_PARENT, 2, 3);
  130. clk_register_clkdev(clk, "pll1_2_1_5", NULL);
  131. clk = clk_register_fixed_factor(NULL, "pll1_3_16", "pll1",
  132. CLK_SET_RATE_PARENT, 3, 16);
  133. clk_register_clkdev(clk, "pll1_3_16", NULL);
  134. uart_pll = mmp_clk_register_factor("uart_pll", "pll1_4", 0,
  135. mpmu_base + MPMU_UART_PLL,
  136. &uart_factor_masks, uart_factor_tbl,
  137. ARRAY_SIZE(uart_factor_tbl), &clk_lock);
  138. clk_set_rate(uart_pll, 14745600);
  139. clk_register_clkdev(uart_pll, "uart_pll", NULL);
  140. clk = mmp_clk_register_apbc("twsi0", "pll1_13_1_5",
  141. apbc_base + APBC_TWSI0, 10, 0, &clk_lock);
  142. clk_register_clkdev(clk, NULL, "pxa2xx-i2c.0");
  143. clk = mmp_clk_register_apbc("twsi1", "pll1_13_1_5",
  144. apbcp_base + APBCP_TWSI1, 10, 0, &clk_lock);
  145. clk_register_clkdev(clk, NULL, "pxa2xx-i2c.1");
  146. clk = mmp_clk_register_apbc("gpio", "vctcxo",
  147. apbc_base + APBC_GPIO, 10, 0, &clk_lock);
  148. clk_register_clkdev(clk, NULL, "mmp-gpio");
  149. clk = mmp_clk_register_apbc("kpc", "clk32",
  150. apbc_base + APBC_KPC, 10, 0, &clk_lock);
  151. clk_register_clkdev(clk, NULL, "pxa27x-keypad");
  152. clk = mmp_clk_register_apbc("rtc", "clk32",
  153. apbc_base + APBC_RTC, 10, 0, &clk_lock);
  154. clk_register_clkdev(clk, NULL, "sa1100-rtc");
  155. clk = mmp_clk_register_apbc("pwm0", "pll1_48",
  156. apbc_base + APBC_PWM0, 10, 0, &clk_lock);
  157. clk_register_clkdev(clk, NULL, "pxa910-pwm.0");
  158. clk = mmp_clk_register_apbc("pwm1", "pll1_48",
  159. apbc_base + APBC_PWM1, 10, 0, &clk_lock);
  160. clk_register_clkdev(clk, NULL, "pxa910-pwm.1");
  161. clk = mmp_clk_register_apbc("pwm2", "pll1_48",
  162. apbc_base + APBC_PWM2, 10, 0, &clk_lock);
  163. clk_register_clkdev(clk, NULL, "pxa910-pwm.2");
  164. clk = mmp_clk_register_apbc("pwm3", "pll1_48",
  165. apbc_base + APBC_PWM3, 10, 0, &clk_lock);
  166. clk_register_clkdev(clk, NULL, "pxa910-pwm.3");
  167. clk = clk_register_mux(NULL, "uart0_mux", uart_parent,
  168. ARRAY_SIZE(uart_parent),
  169. CLK_SET_RATE_PARENT | CLK_SET_RATE_NO_REPARENT,
  170. apbc_base + APBC_UART0, 4, 3, 0, &clk_lock);
  171. clk_set_parent(clk, uart_pll);
  172. clk_register_clkdev(clk, "uart_mux.0", NULL);
  173. clk = mmp_clk_register_apbc("uart0", "uart0_mux",
  174. apbc_base + APBC_UART0, 10, 0, &clk_lock);
  175. clk_register_clkdev(clk, NULL, "pxa2xx-uart.0");
  176. clk = clk_register_mux(NULL, "uart1_mux", uart_parent,
  177. ARRAY_SIZE(uart_parent),
  178. CLK_SET_RATE_PARENT | CLK_SET_RATE_NO_REPARENT,
  179. apbc_base + APBC_UART1, 4, 3, 0, &clk_lock);
  180. clk_set_parent(clk, uart_pll);
  181. clk_register_clkdev(clk, "uart_mux.1", NULL);
  182. clk = mmp_clk_register_apbc("uart1", "uart1_mux",
  183. apbc_base + APBC_UART1, 10, 0, &clk_lock);
  184. clk_register_clkdev(clk, NULL, "pxa2xx-uart.1");
  185. clk = clk_register_mux(NULL, "uart2_mux", uart_parent,
  186. ARRAY_SIZE(uart_parent),
  187. CLK_SET_RATE_PARENT | CLK_SET_RATE_NO_REPARENT,
  188. apbcp_base + APBCP_UART2, 4, 3, 0, &clk_lock);
  189. clk_set_parent(clk, uart_pll);
  190. clk_register_clkdev(clk, "uart_mux.2", NULL);
  191. clk = mmp_clk_register_apbc("uart2", "uart2_mux",
  192. apbcp_base + APBCP_UART2, 10, 0, &clk_lock);
  193. clk_register_clkdev(clk, NULL, "pxa2xx-uart.2");
  194. clk = clk_register_mux(NULL, "ssp0_mux", ssp_parent,
  195. ARRAY_SIZE(ssp_parent),
  196. CLK_SET_RATE_PARENT | CLK_SET_RATE_NO_REPARENT,
  197. apbc_base + APBC_SSP0, 4, 3, 0, &clk_lock);
  198. clk_register_clkdev(clk, "uart_mux.0", NULL);
  199. clk = mmp_clk_register_apbc("ssp0", "ssp0_mux",
  200. apbc_base + APBC_SSP0, 10, 0, &clk_lock);
  201. clk_register_clkdev(clk, NULL, "mmp-ssp.0");
  202. clk = clk_register_mux(NULL, "ssp1_mux", ssp_parent,
  203. ARRAY_SIZE(ssp_parent),
  204. CLK_SET_RATE_PARENT | CLK_SET_RATE_NO_REPARENT,
  205. apbc_base + APBC_SSP1, 4, 3, 0, &clk_lock);
  206. clk_register_clkdev(clk, "ssp_mux.1", NULL);
  207. clk = mmp_clk_register_apbc("ssp1", "ssp1_mux",
  208. apbc_base + APBC_SSP1, 10, 0, &clk_lock);
  209. clk_register_clkdev(clk, NULL, "mmp-ssp.1");
  210. clk = mmp_clk_register_apmu("dfc", "pll1_4",
  211. apmu_base + APMU_DFC, 0x19b, &clk_lock);
  212. clk_register_clkdev(clk, NULL, "pxa3xx-nand.0");
  213. clk = clk_register_mux(NULL, "sdh0_mux", sdh_parent,
  214. ARRAY_SIZE(sdh_parent),
  215. CLK_SET_RATE_PARENT | CLK_SET_RATE_NO_REPARENT,
  216. apmu_base + APMU_SDH0, 6, 1, 0, &clk_lock);
  217. clk_register_clkdev(clk, "sdh0_mux", NULL);
  218. clk = mmp_clk_register_apmu("sdh0", "sdh_mux",
  219. apmu_base + APMU_SDH0, 0x1b, &clk_lock);
  220. clk_register_clkdev(clk, NULL, "sdhci-pxa.0");
  221. clk = clk_register_mux(NULL, "sdh1_mux", sdh_parent,
  222. ARRAY_SIZE(sdh_parent),
  223. CLK_SET_RATE_PARENT | CLK_SET_RATE_NO_REPARENT,
  224. apmu_base + APMU_SDH1, 6, 1, 0, &clk_lock);
  225. clk_register_clkdev(clk, "sdh1_mux", NULL);
  226. clk = mmp_clk_register_apmu("sdh1", "sdh1_mux",
  227. apmu_base + APMU_SDH1, 0x1b, &clk_lock);
  228. clk_register_clkdev(clk, NULL, "sdhci-pxa.1");
  229. clk = mmp_clk_register_apmu("usb", "usb_pll",
  230. apmu_base + APMU_USB, 0x9, &clk_lock);
  231. clk_register_clkdev(clk, "usb_clk", NULL);
  232. clk = mmp_clk_register_apmu("sph", "usb_pll",
  233. apmu_base + APMU_USB, 0x12, &clk_lock);
  234. clk_register_clkdev(clk, "sph_clk", NULL);
  235. clk = clk_register_mux(NULL, "disp0_mux", disp_parent,
  236. ARRAY_SIZE(disp_parent),
  237. CLK_SET_RATE_PARENT | CLK_SET_RATE_NO_REPARENT,
  238. apmu_base + APMU_DISP0, 6, 1, 0, &clk_lock);
  239. clk_register_clkdev(clk, "disp_mux.0", NULL);
  240. clk = mmp_clk_register_apmu("disp0", "disp0_mux",
  241. apmu_base + APMU_DISP0, 0x1b, &clk_lock);
  242. clk_register_clkdev(clk, NULL, "mmp-disp.0");
  243. clk = clk_register_mux(NULL, "ccic0_mux", ccic_parent,
  244. ARRAY_SIZE(ccic_parent),
  245. CLK_SET_RATE_PARENT | CLK_SET_RATE_NO_REPARENT,
  246. apmu_base + APMU_CCIC0, 6, 1, 0, &clk_lock);
  247. clk_register_clkdev(clk, "ccic_mux.0", NULL);
  248. clk = mmp_clk_register_apmu("ccic0", "ccic0_mux",
  249. apmu_base + APMU_CCIC0, 0x1b, &clk_lock);
  250. clk_register_clkdev(clk, "fnclk", "mmp-ccic.0");
  251. clk = clk_register_mux(NULL, "ccic0_phy_mux", ccic_phy_parent,
  252. ARRAY_SIZE(ccic_phy_parent),
  253. CLK_SET_RATE_PARENT | CLK_SET_RATE_NO_REPARENT,
  254. apmu_base + APMU_CCIC0, 7, 1, 0, &clk_lock);
  255. clk_register_clkdev(clk, "ccic_phy_mux.0", NULL);
  256. clk = mmp_clk_register_apmu("ccic0_phy", "ccic0_phy_mux",
  257. apmu_base + APMU_CCIC0, 0x24, &clk_lock);
  258. clk_register_clkdev(clk, "phyclk", "mmp-ccic.0");
  259. clk = clk_register_divider(NULL, "ccic0_sphy_div", "ccic0_mux",
  260. CLK_SET_RATE_PARENT, apmu_base + APMU_CCIC0,
  261. 10, 5, 0, &clk_lock);
  262. clk_register_clkdev(clk, "sphyclk_div", NULL);
  263. clk = mmp_clk_register_apmu("ccic0_sphy", "ccic0_sphy_div",
  264. apmu_base + APMU_CCIC0, 0x300, &clk_lock);
  265. clk_register_clkdev(clk, "sphyclk", "mmp-ccic.0");
  266. }