gcc-apq8084.c 89 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648
  1. /*
  2. * Copyright (c) 2014, The Linux Foundation. All rights reserved.
  3. *
  4. * This software is licensed under the terms of the GNU General Public
  5. * License version 2, as published by the Free Software Foundation, and
  6. * may be copied, distributed, and modified under those terms.
  7. *
  8. * This program is distributed in the hope that it will be useful,
  9. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. * GNU General Public License for more details.
  12. */
  13. #include <linux/kernel.h>
  14. #include <linux/bitops.h>
  15. #include <linux/err.h>
  16. #include <linux/platform_device.h>
  17. #include <linux/module.h>
  18. #include <linux/of.h>
  19. #include <linux/of_device.h>
  20. #include <linux/clk-provider.h>
  21. #include <linux/regmap.h>
  22. #include <linux/reset-controller.h>
  23. #include <dt-bindings/clock/qcom,gcc-apq8084.h>
  24. #include <dt-bindings/reset/qcom,gcc-apq8084.h>
  25. #include "common.h"
  26. #include "clk-regmap.h"
  27. #include "clk-pll.h"
  28. #include "clk-rcg.h"
  29. #include "clk-branch.h"
  30. #include "reset.h"
  31. #include "gdsc.h"
  32. enum {
  33. P_XO,
  34. P_GPLL0,
  35. P_GPLL1,
  36. P_GPLL4,
  37. P_PCIE_0_1_PIPE_CLK,
  38. P_SATA_ASIC0_CLK,
  39. P_SATA_RX_CLK,
  40. P_SLEEP_CLK,
  41. };
  42. static const struct parent_map gcc_xo_gpll0_map[] = {
  43. { P_XO, 0 },
  44. { P_GPLL0, 1 }
  45. };
  46. static const char * const gcc_xo_gpll0[] = {
  47. "xo",
  48. "gpll0_vote",
  49. };
  50. static const struct parent_map gcc_xo_gpll0_gpll4_map[] = {
  51. { P_XO, 0 },
  52. { P_GPLL0, 1 },
  53. { P_GPLL4, 5 }
  54. };
  55. static const char * const gcc_xo_gpll0_gpll4[] = {
  56. "xo",
  57. "gpll0_vote",
  58. "gpll4_vote",
  59. };
  60. static const struct parent_map gcc_xo_sata_asic0_map[] = {
  61. { P_XO, 0 },
  62. { P_SATA_ASIC0_CLK, 2 }
  63. };
  64. static const char * const gcc_xo_sata_asic0[] = {
  65. "xo",
  66. "sata_asic0_clk",
  67. };
  68. static const struct parent_map gcc_xo_sata_rx_map[] = {
  69. { P_XO, 0 },
  70. { P_SATA_RX_CLK, 2}
  71. };
  72. static const char * const gcc_xo_sata_rx[] = {
  73. "xo",
  74. "sata_rx_clk",
  75. };
  76. static const struct parent_map gcc_xo_pcie_map[] = {
  77. { P_XO, 0 },
  78. { P_PCIE_0_1_PIPE_CLK, 2 }
  79. };
  80. static const char * const gcc_xo_pcie[] = {
  81. "xo",
  82. "pcie_pipe",
  83. };
  84. static const struct parent_map gcc_xo_pcie_sleep_map[] = {
  85. { P_XO, 0 },
  86. { P_SLEEP_CLK, 6 }
  87. };
  88. static const char * const gcc_xo_pcie_sleep[] = {
  89. "xo",
  90. "sleep_clk_src",
  91. };
  92. #define F(f, s, h, m, n) { (f), (s), (2 * (h) - 1), (m), (n) }
  93. static struct clk_pll gpll0 = {
  94. .l_reg = 0x0004,
  95. .m_reg = 0x0008,
  96. .n_reg = 0x000c,
  97. .config_reg = 0x0014,
  98. .mode_reg = 0x0000,
  99. .status_reg = 0x001c,
  100. .status_bit = 17,
  101. .clkr.hw.init = &(struct clk_init_data){
  102. .name = "gpll0",
  103. .parent_names = (const char *[]){ "xo" },
  104. .num_parents = 1,
  105. .ops = &clk_pll_ops,
  106. },
  107. };
  108. static struct clk_regmap gpll0_vote = {
  109. .enable_reg = 0x1480,
  110. .enable_mask = BIT(0),
  111. .hw.init = &(struct clk_init_data){
  112. .name = "gpll0_vote",
  113. .parent_names = (const char *[]){ "gpll0" },
  114. .num_parents = 1,
  115. .ops = &clk_pll_vote_ops,
  116. },
  117. };
  118. static struct clk_rcg2 config_noc_clk_src = {
  119. .cmd_rcgr = 0x0150,
  120. .hid_width = 5,
  121. .parent_map = gcc_xo_gpll0_map,
  122. .clkr.hw.init = &(struct clk_init_data){
  123. .name = "config_noc_clk_src",
  124. .parent_names = gcc_xo_gpll0,
  125. .num_parents = 2,
  126. .ops = &clk_rcg2_ops,
  127. },
  128. };
  129. static struct clk_rcg2 periph_noc_clk_src = {
  130. .cmd_rcgr = 0x0190,
  131. .hid_width = 5,
  132. .parent_map = gcc_xo_gpll0_map,
  133. .clkr.hw.init = &(struct clk_init_data){
  134. .name = "periph_noc_clk_src",
  135. .parent_names = gcc_xo_gpll0,
  136. .num_parents = 2,
  137. .ops = &clk_rcg2_ops,
  138. },
  139. };
  140. static struct clk_rcg2 system_noc_clk_src = {
  141. .cmd_rcgr = 0x0120,
  142. .hid_width = 5,
  143. .parent_map = gcc_xo_gpll0_map,
  144. .clkr.hw.init = &(struct clk_init_data){
  145. .name = "system_noc_clk_src",
  146. .parent_names = gcc_xo_gpll0,
  147. .num_parents = 2,
  148. .ops = &clk_rcg2_ops,
  149. },
  150. };
  151. static struct clk_pll gpll1 = {
  152. .l_reg = 0x0044,
  153. .m_reg = 0x0048,
  154. .n_reg = 0x004c,
  155. .config_reg = 0x0054,
  156. .mode_reg = 0x0040,
  157. .status_reg = 0x005c,
  158. .status_bit = 17,
  159. .clkr.hw.init = &(struct clk_init_data){
  160. .name = "gpll1",
  161. .parent_names = (const char *[]){ "xo" },
  162. .num_parents = 1,
  163. .ops = &clk_pll_ops,
  164. },
  165. };
  166. static struct clk_regmap gpll1_vote = {
  167. .enable_reg = 0x1480,
  168. .enable_mask = BIT(1),
  169. .hw.init = &(struct clk_init_data){
  170. .name = "gpll1_vote",
  171. .parent_names = (const char *[]){ "gpll1" },
  172. .num_parents = 1,
  173. .ops = &clk_pll_vote_ops,
  174. },
  175. };
  176. static struct clk_pll gpll4 = {
  177. .l_reg = 0x1dc4,
  178. .m_reg = 0x1dc8,
  179. .n_reg = 0x1dcc,
  180. .config_reg = 0x1dd4,
  181. .mode_reg = 0x1dc0,
  182. .status_reg = 0x1ddc,
  183. .status_bit = 17,
  184. .clkr.hw.init = &(struct clk_init_data){
  185. .name = "gpll4",
  186. .parent_names = (const char *[]){ "xo" },
  187. .num_parents = 1,
  188. .ops = &clk_pll_ops,
  189. },
  190. };
  191. static struct clk_regmap gpll4_vote = {
  192. .enable_reg = 0x1480,
  193. .enable_mask = BIT(4),
  194. .hw.init = &(struct clk_init_data){
  195. .name = "gpll4_vote",
  196. .parent_names = (const char *[]){ "gpll4" },
  197. .num_parents = 1,
  198. .ops = &clk_pll_vote_ops,
  199. },
  200. };
  201. static const struct freq_tbl ftbl_gcc_ufs_axi_clk[] = {
  202. F(100000000, P_GPLL0, 6, 0, 0),
  203. F(200000000, P_GPLL0, 3, 0, 0),
  204. F(240000000, P_GPLL0, 2.5, 0, 0),
  205. { }
  206. };
  207. static struct clk_rcg2 ufs_axi_clk_src = {
  208. .cmd_rcgr = 0x1d64,
  209. .mnd_width = 8,
  210. .hid_width = 5,
  211. .parent_map = gcc_xo_gpll0_map,
  212. .freq_tbl = ftbl_gcc_ufs_axi_clk,
  213. .clkr.hw.init = &(struct clk_init_data){
  214. .name = "ufs_axi_clk_src",
  215. .parent_names = gcc_xo_gpll0,
  216. .num_parents = 2,
  217. .ops = &clk_rcg2_ops,
  218. },
  219. };
  220. static const struct freq_tbl ftbl_gcc_usb30_master_clk[] = {
  221. F(125000000, P_GPLL0, 1, 5, 24),
  222. { }
  223. };
  224. static struct clk_rcg2 usb30_master_clk_src = {
  225. .cmd_rcgr = 0x03d4,
  226. .mnd_width = 8,
  227. .hid_width = 5,
  228. .parent_map = gcc_xo_gpll0_map,
  229. .freq_tbl = ftbl_gcc_usb30_master_clk,
  230. .clkr.hw.init = &(struct clk_init_data){
  231. .name = "usb30_master_clk_src",
  232. .parent_names = gcc_xo_gpll0,
  233. .num_parents = 2,
  234. .ops = &clk_rcg2_ops,
  235. },
  236. };
  237. static const struct freq_tbl ftbl_gcc_usb30_sec_master_clk[] = {
  238. F(125000000, P_GPLL0, 1, 5, 24),
  239. { }
  240. };
  241. static struct clk_rcg2 usb30_sec_master_clk_src = {
  242. .cmd_rcgr = 0x1bd4,
  243. .mnd_width = 8,
  244. .hid_width = 5,
  245. .parent_map = gcc_xo_gpll0_map,
  246. .freq_tbl = ftbl_gcc_usb30_sec_master_clk,
  247. .clkr.hw.init = &(struct clk_init_data){
  248. .name = "usb30_sec_master_clk_src",
  249. .parent_names = gcc_xo_gpll0,
  250. .num_parents = 2,
  251. .ops = &clk_rcg2_ops,
  252. },
  253. };
  254. static struct clk_branch gcc_usb30_sec_mock_utmi_clk = {
  255. .halt_reg = 0x1bd0,
  256. .clkr = {
  257. .enable_reg = 0x1bd0,
  258. .enable_mask = BIT(0),
  259. .hw.init = &(struct clk_init_data){
  260. .name = "gcc_usb30_sec_mock_utmi_clk",
  261. .parent_names = (const char *[]){
  262. "usb30_sec_mock_utmi_clk_src",
  263. },
  264. .num_parents = 1,
  265. .flags = CLK_SET_RATE_PARENT,
  266. .ops = &clk_branch2_ops,
  267. },
  268. },
  269. };
  270. static struct clk_branch gcc_usb30_sec_sleep_clk = {
  271. .halt_reg = 0x1bcc,
  272. .clkr = {
  273. .enable_reg = 0x1bcc,
  274. .enable_mask = BIT(0),
  275. .hw.init = &(struct clk_init_data){
  276. .name = "gcc_usb30_sec_sleep_clk",
  277. .parent_names = (const char *[]){
  278. "sleep_clk_src",
  279. },
  280. .num_parents = 1,
  281. .flags = CLK_SET_RATE_PARENT,
  282. .ops = &clk_branch2_ops,
  283. },
  284. },
  285. };
  286. static const struct freq_tbl ftbl_gcc_blsp1_2_qup1_6_i2c_apps_clk[] = {
  287. F(19200000, P_XO, 1, 0, 0),
  288. F(50000000, P_GPLL0, 12, 0, 0),
  289. { }
  290. };
  291. static struct clk_rcg2 blsp1_qup1_i2c_apps_clk_src = {
  292. .cmd_rcgr = 0x0660,
  293. .hid_width = 5,
  294. .parent_map = gcc_xo_gpll0_map,
  295. .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_i2c_apps_clk,
  296. .clkr.hw.init = &(struct clk_init_data){
  297. .name = "blsp1_qup1_i2c_apps_clk_src",
  298. .parent_names = gcc_xo_gpll0,
  299. .num_parents = 2,
  300. .ops = &clk_rcg2_ops,
  301. },
  302. };
  303. static const struct freq_tbl ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk[] = {
  304. F(960000, P_XO, 10, 1, 2),
  305. F(4800000, P_XO, 4, 0, 0),
  306. F(9600000, P_XO, 2, 0, 0),
  307. F(15000000, P_GPLL0, 10, 1, 4),
  308. F(19200000, P_XO, 1, 0, 0),
  309. F(25000000, P_GPLL0, 12, 1, 2),
  310. F(50000000, P_GPLL0, 12, 0, 0),
  311. { }
  312. };
  313. static struct clk_rcg2 blsp1_qup1_spi_apps_clk_src = {
  314. .cmd_rcgr = 0x064c,
  315. .mnd_width = 8,
  316. .hid_width = 5,
  317. .parent_map = gcc_xo_gpll0_map,
  318. .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
  319. .clkr.hw.init = &(struct clk_init_data){
  320. .name = "blsp1_qup1_spi_apps_clk_src",
  321. .parent_names = gcc_xo_gpll0,
  322. .num_parents = 2,
  323. .ops = &clk_rcg2_ops,
  324. },
  325. };
  326. static struct clk_rcg2 blsp1_qup2_i2c_apps_clk_src = {
  327. .cmd_rcgr = 0x06e0,
  328. .hid_width = 5,
  329. .parent_map = gcc_xo_gpll0_map,
  330. .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_i2c_apps_clk,
  331. .clkr.hw.init = &(struct clk_init_data){
  332. .name = "blsp1_qup2_i2c_apps_clk_src",
  333. .parent_names = gcc_xo_gpll0,
  334. .num_parents = 2,
  335. .ops = &clk_rcg2_ops,
  336. },
  337. };
  338. static struct clk_rcg2 blsp1_qup2_spi_apps_clk_src = {
  339. .cmd_rcgr = 0x06cc,
  340. .mnd_width = 8,
  341. .hid_width = 5,
  342. .parent_map = gcc_xo_gpll0_map,
  343. .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
  344. .clkr.hw.init = &(struct clk_init_data){
  345. .name = "blsp1_qup2_spi_apps_clk_src",
  346. .parent_names = gcc_xo_gpll0,
  347. .num_parents = 2,
  348. .ops = &clk_rcg2_ops,
  349. },
  350. };
  351. static struct clk_rcg2 blsp1_qup3_i2c_apps_clk_src = {
  352. .cmd_rcgr = 0x0760,
  353. .hid_width = 5,
  354. .parent_map = gcc_xo_gpll0_map,
  355. .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_i2c_apps_clk,
  356. .clkr.hw.init = &(struct clk_init_data){
  357. .name = "blsp1_qup3_i2c_apps_clk_src",
  358. .parent_names = gcc_xo_gpll0,
  359. .num_parents = 2,
  360. .ops = &clk_rcg2_ops,
  361. },
  362. };
  363. static struct clk_rcg2 blsp1_qup3_spi_apps_clk_src = {
  364. .cmd_rcgr = 0x074c,
  365. .mnd_width = 8,
  366. .hid_width = 5,
  367. .parent_map = gcc_xo_gpll0_map,
  368. .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
  369. .clkr.hw.init = &(struct clk_init_data){
  370. .name = "blsp1_qup3_spi_apps_clk_src",
  371. .parent_names = gcc_xo_gpll0,
  372. .num_parents = 2,
  373. .ops = &clk_rcg2_ops,
  374. },
  375. };
  376. static struct clk_rcg2 blsp1_qup4_i2c_apps_clk_src = {
  377. .cmd_rcgr = 0x07e0,
  378. .hid_width = 5,
  379. .parent_map = gcc_xo_gpll0_map,
  380. .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_i2c_apps_clk,
  381. .clkr.hw.init = &(struct clk_init_data){
  382. .name = "blsp1_qup4_i2c_apps_clk_src",
  383. .parent_names = gcc_xo_gpll0,
  384. .num_parents = 2,
  385. .ops = &clk_rcg2_ops,
  386. },
  387. };
  388. static struct clk_rcg2 blsp1_qup4_spi_apps_clk_src = {
  389. .cmd_rcgr = 0x07cc,
  390. .mnd_width = 8,
  391. .hid_width = 5,
  392. .parent_map = gcc_xo_gpll0_map,
  393. .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
  394. .clkr.hw.init = &(struct clk_init_data){
  395. .name = "blsp1_qup4_spi_apps_clk_src",
  396. .parent_names = gcc_xo_gpll0,
  397. .num_parents = 2,
  398. .ops = &clk_rcg2_ops,
  399. },
  400. };
  401. static struct clk_rcg2 blsp1_qup5_i2c_apps_clk_src = {
  402. .cmd_rcgr = 0x0860,
  403. .hid_width = 5,
  404. .parent_map = gcc_xo_gpll0_map,
  405. .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_i2c_apps_clk,
  406. .clkr.hw.init = &(struct clk_init_data){
  407. .name = "blsp1_qup5_i2c_apps_clk_src",
  408. .parent_names = gcc_xo_gpll0,
  409. .num_parents = 2,
  410. .ops = &clk_rcg2_ops,
  411. },
  412. };
  413. static struct clk_rcg2 blsp1_qup5_spi_apps_clk_src = {
  414. .cmd_rcgr = 0x084c,
  415. .mnd_width = 8,
  416. .hid_width = 5,
  417. .parent_map = gcc_xo_gpll0_map,
  418. .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
  419. .clkr.hw.init = &(struct clk_init_data){
  420. .name = "blsp1_qup5_spi_apps_clk_src",
  421. .parent_names = gcc_xo_gpll0,
  422. .num_parents = 2,
  423. .ops = &clk_rcg2_ops,
  424. },
  425. };
  426. static struct clk_rcg2 blsp1_qup6_i2c_apps_clk_src = {
  427. .cmd_rcgr = 0x08e0,
  428. .hid_width = 5,
  429. .parent_map = gcc_xo_gpll0_map,
  430. .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_i2c_apps_clk,
  431. .clkr.hw.init = &(struct clk_init_data){
  432. .name = "blsp1_qup6_i2c_apps_clk_src",
  433. .parent_names = gcc_xo_gpll0,
  434. .num_parents = 2,
  435. .ops = &clk_rcg2_ops,
  436. },
  437. };
  438. static struct clk_rcg2 blsp1_qup6_spi_apps_clk_src = {
  439. .cmd_rcgr = 0x08cc,
  440. .mnd_width = 8,
  441. .hid_width = 5,
  442. .parent_map = gcc_xo_gpll0_map,
  443. .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
  444. .clkr.hw.init = &(struct clk_init_data){
  445. .name = "blsp1_qup6_spi_apps_clk_src",
  446. .parent_names = gcc_xo_gpll0,
  447. .num_parents = 2,
  448. .ops = &clk_rcg2_ops,
  449. },
  450. };
  451. static const struct freq_tbl ftbl_gcc_blsp1_2_uart1_6_apps_clk[] = {
  452. F(3686400, P_GPLL0, 1, 96, 15625),
  453. F(7372800, P_GPLL0, 1, 192, 15625),
  454. F(14745600, P_GPLL0, 1, 384, 15625),
  455. F(16000000, P_GPLL0, 5, 2, 15),
  456. F(19200000, P_XO, 1, 0, 0),
  457. F(24000000, P_GPLL0, 5, 1, 5),
  458. F(32000000, P_GPLL0, 1, 4, 75),
  459. F(40000000, P_GPLL0, 15, 0, 0),
  460. F(46400000, P_GPLL0, 1, 29, 375),
  461. F(48000000, P_GPLL0, 12.5, 0, 0),
  462. F(51200000, P_GPLL0, 1, 32, 375),
  463. F(56000000, P_GPLL0, 1, 7, 75),
  464. F(58982400, P_GPLL0, 1, 1536, 15625),
  465. F(60000000, P_GPLL0, 10, 0, 0),
  466. F(63160000, P_GPLL0, 9.5, 0, 0),
  467. { }
  468. };
  469. static struct clk_rcg2 blsp1_uart1_apps_clk_src = {
  470. .cmd_rcgr = 0x068c,
  471. .mnd_width = 16,
  472. .hid_width = 5,
  473. .parent_map = gcc_xo_gpll0_map,
  474. .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
  475. .clkr.hw.init = &(struct clk_init_data){
  476. .name = "blsp1_uart1_apps_clk_src",
  477. .parent_names = gcc_xo_gpll0,
  478. .num_parents = 2,
  479. .ops = &clk_rcg2_ops,
  480. },
  481. };
  482. static struct clk_rcg2 blsp1_uart2_apps_clk_src = {
  483. .cmd_rcgr = 0x070c,
  484. .mnd_width = 16,
  485. .hid_width = 5,
  486. .parent_map = gcc_xo_gpll0_map,
  487. .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
  488. .clkr.hw.init = &(struct clk_init_data){
  489. .name = "blsp1_uart2_apps_clk_src",
  490. .parent_names = gcc_xo_gpll0,
  491. .num_parents = 2,
  492. .ops = &clk_rcg2_ops,
  493. },
  494. };
  495. static struct clk_rcg2 blsp1_uart3_apps_clk_src = {
  496. .cmd_rcgr = 0x078c,
  497. .mnd_width = 16,
  498. .hid_width = 5,
  499. .parent_map = gcc_xo_gpll0_map,
  500. .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
  501. .clkr.hw.init = &(struct clk_init_data){
  502. .name = "blsp1_uart3_apps_clk_src",
  503. .parent_names = gcc_xo_gpll0,
  504. .num_parents = 2,
  505. .ops = &clk_rcg2_ops,
  506. },
  507. };
  508. static struct clk_rcg2 blsp1_uart4_apps_clk_src = {
  509. .cmd_rcgr = 0x080c,
  510. .mnd_width = 16,
  511. .hid_width = 5,
  512. .parent_map = gcc_xo_gpll0_map,
  513. .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
  514. .clkr.hw.init = &(struct clk_init_data){
  515. .name = "blsp1_uart4_apps_clk_src",
  516. .parent_names = gcc_xo_gpll0,
  517. .num_parents = 2,
  518. .ops = &clk_rcg2_ops,
  519. },
  520. };
  521. static struct clk_rcg2 blsp1_uart5_apps_clk_src = {
  522. .cmd_rcgr = 0x088c,
  523. .mnd_width = 16,
  524. .hid_width = 5,
  525. .parent_map = gcc_xo_gpll0_map,
  526. .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
  527. .clkr.hw.init = &(struct clk_init_data){
  528. .name = "blsp1_uart5_apps_clk_src",
  529. .parent_names = gcc_xo_gpll0,
  530. .num_parents = 2,
  531. .ops = &clk_rcg2_ops,
  532. },
  533. };
  534. static struct clk_rcg2 blsp1_uart6_apps_clk_src = {
  535. .cmd_rcgr = 0x090c,
  536. .mnd_width = 16,
  537. .hid_width = 5,
  538. .parent_map = gcc_xo_gpll0_map,
  539. .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
  540. .clkr.hw.init = &(struct clk_init_data){
  541. .name = "blsp1_uart6_apps_clk_src",
  542. .parent_names = gcc_xo_gpll0,
  543. .num_parents = 2,
  544. .ops = &clk_rcg2_ops,
  545. },
  546. };
  547. static struct clk_rcg2 blsp2_qup1_i2c_apps_clk_src = {
  548. .cmd_rcgr = 0x09a0,
  549. .hid_width = 5,
  550. .parent_map = gcc_xo_gpll0_map,
  551. .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_i2c_apps_clk,
  552. .clkr.hw.init = &(struct clk_init_data){
  553. .name = "blsp2_qup1_i2c_apps_clk_src",
  554. .parent_names = gcc_xo_gpll0,
  555. .num_parents = 2,
  556. .ops = &clk_rcg2_ops,
  557. },
  558. };
  559. static struct clk_rcg2 blsp2_qup1_spi_apps_clk_src = {
  560. .cmd_rcgr = 0x098c,
  561. .mnd_width = 8,
  562. .hid_width = 5,
  563. .parent_map = gcc_xo_gpll0_map,
  564. .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
  565. .clkr.hw.init = &(struct clk_init_data){
  566. .name = "blsp2_qup1_spi_apps_clk_src",
  567. .parent_names = gcc_xo_gpll0,
  568. .num_parents = 2,
  569. .ops = &clk_rcg2_ops,
  570. },
  571. };
  572. static struct clk_rcg2 blsp2_qup2_i2c_apps_clk_src = {
  573. .cmd_rcgr = 0x0a20,
  574. .hid_width = 5,
  575. .parent_map = gcc_xo_gpll0_map,
  576. .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_i2c_apps_clk,
  577. .clkr.hw.init = &(struct clk_init_data){
  578. .name = "blsp2_qup2_i2c_apps_clk_src",
  579. .parent_names = gcc_xo_gpll0,
  580. .num_parents = 2,
  581. .ops = &clk_rcg2_ops,
  582. },
  583. };
  584. static struct clk_rcg2 blsp2_qup2_spi_apps_clk_src = {
  585. .cmd_rcgr = 0x0a0c,
  586. .mnd_width = 8,
  587. .hid_width = 5,
  588. .parent_map = gcc_xo_gpll0_map,
  589. .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
  590. .clkr.hw.init = &(struct clk_init_data){
  591. .name = "blsp2_qup2_spi_apps_clk_src",
  592. .parent_names = gcc_xo_gpll0,
  593. .num_parents = 2,
  594. .ops = &clk_rcg2_ops,
  595. },
  596. };
  597. static struct clk_rcg2 blsp2_qup3_i2c_apps_clk_src = {
  598. .cmd_rcgr = 0x0aa0,
  599. .hid_width = 5,
  600. .parent_map = gcc_xo_gpll0_map,
  601. .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_i2c_apps_clk,
  602. .clkr.hw.init = &(struct clk_init_data){
  603. .name = "blsp2_qup3_i2c_apps_clk_src",
  604. .parent_names = gcc_xo_gpll0,
  605. .num_parents = 2,
  606. .ops = &clk_rcg2_ops,
  607. },
  608. };
  609. static struct clk_rcg2 blsp2_qup3_spi_apps_clk_src = {
  610. .cmd_rcgr = 0x0a8c,
  611. .mnd_width = 8,
  612. .hid_width = 5,
  613. .parent_map = gcc_xo_gpll0_map,
  614. .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
  615. .clkr.hw.init = &(struct clk_init_data){
  616. .name = "blsp2_qup3_spi_apps_clk_src",
  617. .parent_names = gcc_xo_gpll0,
  618. .num_parents = 2,
  619. .ops = &clk_rcg2_ops,
  620. },
  621. };
  622. static struct clk_rcg2 blsp2_qup4_i2c_apps_clk_src = {
  623. .cmd_rcgr = 0x0b20,
  624. .hid_width = 5,
  625. .parent_map = gcc_xo_gpll0_map,
  626. .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_i2c_apps_clk,
  627. .clkr.hw.init = &(struct clk_init_data){
  628. .name = "blsp2_qup4_i2c_apps_clk_src",
  629. .parent_names = gcc_xo_gpll0,
  630. .num_parents = 2,
  631. .ops = &clk_rcg2_ops,
  632. },
  633. };
  634. static struct clk_rcg2 blsp2_qup4_spi_apps_clk_src = {
  635. .cmd_rcgr = 0x0b0c,
  636. .mnd_width = 8,
  637. .hid_width = 5,
  638. .parent_map = gcc_xo_gpll0_map,
  639. .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
  640. .clkr.hw.init = &(struct clk_init_data){
  641. .name = "blsp2_qup4_spi_apps_clk_src",
  642. .parent_names = gcc_xo_gpll0,
  643. .num_parents = 2,
  644. .ops = &clk_rcg2_ops,
  645. },
  646. };
  647. static struct clk_rcg2 blsp2_qup5_i2c_apps_clk_src = {
  648. .cmd_rcgr = 0x0ba0,
  649. .hid_width = 5,
  650. .parent_map = gcc_xo_gpll0_map,
  651. .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_i2c_apps_clk,
  652. .clkr.hw.init = &(struct clk_init_data){
  653. .name = "blsp2_qup5_i2c_apps_clk_src",
  654. .parent_names = gcc_xo_gpll0,
  655. .num_parents = 2,
  656. .ops = &clk_rcg2_ops,
  657. },
  658. };
  659. static struct clk_rcg2 blsp2_qup5_spi_apps_clk_src = {
  660. .cmd_rcgr = 0x0b8c,
  661. .mnd_width = 8,
  662. .hid_width = 5,
  663. .parent_map = gcc_xo_gpll0_map,
  664. .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
  665. .clkr.hw.init = &(struct clk_init_data){
  666. .name = "blsp2_qup5_spi_apps_clk_src",
  667. .parent_names = gcc_xo_gpll0,
  668. .num_parents = 2,
  669. .ops = &clk_rcg2_ops,
  670. },
  671. };
  672. static struct clk_rcg2 blsp2_qup6_i2c_apps_clk_src = {
  673. .cmd_rcgr = 0x0c20,
  674. .hid_width = 5,
  675. .parent_map = gcc_xo_gpll0_map,
  676. .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_i2c_apps_clk,
  677. .clkr.hw.init = &(struct clk_init_data){
  678. .name = "blsp2_qup6_i2c_apps_clk_src",
  679. .parent_names = gcc_xo_gpll0,
  680. .num_parents = 2,
  681. .ops = &clk_rcg2_ops,
  682. },
  683. };
  684. static struct clk_rcg2 blsp2_qup6_spi_apps_clk_src = {
  685. .cmd_rcgr = 0x0c0c,
  686. .mnd_width = 8,
  687. .hid_width = 5,
  688. .parent_map = gcc_xo_gpll0_map,
  689. .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
  690. .clkr.hw.init = &(struct clk_init_data){
  691. .name = "blsp2_qup6_spi_apps_clk_src",
  692. .parent_names = gcc_xo_gpll0,
  693. .num_parents = 2,
  694. .ops = &clk_rcg2_ops,
  695. },
  696. };
  697. static struct clk_rcg2 blsp2_uart1_apps_clk_src = {
  698. .cmd_rcgr = 0x09cc,
  699. .mnd_width = 16,
  700. .hid_width = 5,
  701. .parent_map = gcc_xo_gpll0_map,
  702. .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
  703. .clkr.hw.init = &(struct clk_init_data){
  704. .name = "blsp2_uart1_apps_clk_src",
  705. .parent_names = gcc_xo_gpll0,
  706. .num_parents = 2,
  707. .ops = &clk_rcg2_ops,
  708. },
  709. };
  710. static struct clk_rcg2 blsp2_uart2_apps_clk_src = {
  711. .cmd_rcgr = 0x0a4c,
  712. .mnd_width = 16,
  713. .hid_width = 5,
  714. .parent_map = gcc_xo_gpll0_map,
  715. .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
  716. .clkr.hw.init = &(struct clk_init_data){
  717. .name = "blsp2_uart2_apps_clk_src",
  718. .parent_names = gcc_xo_gpll0,
  719. .num_parents = 2,
  720. .ops = &clk_rcg2_ops,
  721. },
  722. };
  723. static struct clk_rcg2 blsp2_uart3_apps_clk_src = {
  724. .cmd_rcgr = 0x0acc,
  725. .mnd_width = 16,
  726. .hid_width = 5,
  727. .parent_map = gcc_xo_gpll0_map,
  728. .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
  729. .clkr.hw.init = &(struct clk_init_data){
  730. .name = "blsp2_uart3_apps_clk_src",
  731. .parent_names = gcc_xo_gpll0,
  732. .num_parents = 2,
  733. .ops = &clk_rcg2_ops,
  734. },
  735. };
  736. static struct clk_rcg2 blsp2_uart4_apps_clk_src = {
  737. .cmd_rcgr = 0x0b4c,
  738. .mnd_width = 16,
  739. .hid_width = 5,
  740. .parent_map = gcc_xo_gpll0_map,
  741. .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
  742. .clkr.hw.init = &(struct clk_init_data){
  743. .name = "blsp2_uart4_apps_clk_src",
  744. .parent_names = gcc_xo_gpll0,
  745. .num_parents = 2,
  746. .ops = &clk_rcg2_ops,
  747. },
  748. };
  749. static struct clk_rcg2 blsp2_uart5_apps_clk_src = {
  750. .cmd_rcgr = 0x0bcc,
  751. .mnd_width = 16,
  752. .hid_width = 5,
  753. .parent_map = gcc_xo_gpll0_map,
  754. .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
  755. .clkr.hw.init = &(struct clk_init_data){
  756. .name = "blsp2_uart5_apps_clk_src",
  757. .parent_names = gcc_xo_gpll0,
  758. .num_parents = 2,
  759. .ops = &clk_rcg2_ops,
  760. },
  761. };
  762. static struct clk_rcg2 blsp2_uart6_apps_clk_src = {
  763. .cmd_rcgr = 0x0c4c,
  764. .mnd_width = 16,
  765. .hid_width = 5,
  766. .parent_map = gcc_xo_gpll0_map,
  767. .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
  768. .clkr.hw.init = &(struct clk_init_data){
  769. .name = "blsp2_uart6_apps_clk_src",
  770. .parent_names = gcc_xo_gpll0,
  771. .num_parents = 2,
  772. .ops = &clk_rcg2_ops,
  773. },
  774. };
  775. static const struct freq_tbl ftbl_gcc_ce1_clk[] = {
  776. F(50000000, P_GPLL0, 12, 0, 0),
  777. F(85710000, P_GPLL0, 7, 0, 0),
  778. F(100000000, P_GPLL0, 6, 0, 0),
  779. F(171430000, P_GPLL0, 3.5, 0, 0),
  780. { }
  781. };
  782. static struct clk_rcg2 ce1_clk_src = {
  783. .cmd_rcgr = 0x1050,
  784. .hid_width = 5,
  785. .parent_map = gcc_xo_gpll0_map,
  786. .freq_tbl = ftbl_gcc_ce1_clk,
  787. .clkr.hw.init = &(struct clk_init_data){
  788. .name = "ce1_clk_src",
  789. .parent_names = gcc_xo_gpll0,
  790. .num_parents = 2,
  791. .ops = &clk_rcg2_ops,
  792. },
  793. };
  794. static const struct freq_tbl ftbl_gcc_ce2_clk[] = {
  795. F(50000000, P_GPLL0, 12, 0, 0),
  796. F(85710000, P_GPLL0, 7, 0, 0),
  797. F(100000000, P_GPLL0, 6, 0, 0),
  798. F(171430000, P_GPLL0, 3.5, 0, 0),
  799. { }
  800. };
  801. static struct clk_rcg2 ce2_clk_src = {
  802. .cmd_rcgr = 0x1090,
  803. .hid_width = 5,
  804. .parent_map = gcc_xo_gpll0_map,
  805. .freq_tbl = ftbl_gcc_ce2_clk,
  806. .clkr.hw.init = &(struct clk_init_data){
  807. .name = "ce2_clk_src",
  808. .parent_names = gcc_xo_gpll0,
  809. .num_parents = 2,
  810. .ops = &clk_rcg2_ops,
  811. },
  812. };
  813. static const struct freq_tbl ftbl_gcc_ce3_clk[] = {
  814. F(50000000, P_GPLL0, 12, 0, 0),
  815. F(85710000, P_GPLL0, 7, 0, 0),
  816. F(100000000, P_GPLL0, 6, 0, 0),
  817. F(171430000, P_GPLL0, 3.5, 0, 0),
  818. { }
  819. };
  820. static struct clk_rcg2 ce3_clk_src = {
  821. .cmd_rcgr = 0x1d10,
  822. .hid_width = 5,
  823. .parent_map = gcc_xo_gpll0_map,
  824. .freq_tbl = ftbl_gcc_ce3_clk,
  825. .clkr.hw.init = &(struct clk_init_data){
  826. .name = "ce3_clk_src",
  827. .parent_names = gcc_xo_gpll0,
  828. .num_parents = 2,
  829. .ops = &clk_rcg2_ops,
  830. },
  831. };
  832. static const struct freq_tbl ftbl_gcc_gp_clk[] = {
  833. F(19200000, P_XO, 1, 0, 0),
  834. F(100000000, P_GPLL0, 6, 0, 0),
  835. F(200000000, P_GPLL0, 3, 0, 0),
  836. { }
  837. };
  838. static struct clk_rcg2 gp1_clk_src = {
  839. .cmd_rcgr = 0x1904,
  840. .mnd_width = 8,
  841. .hid_width = 5,
  842. .parent_map = gcc_xo_gpll0_map,
  843. .freq_tbl = ftbl_gcc_gp_clk,
  844. .clkr.hw.init = &(struct clk_init_data){
  845. .name = "gp1_clk_src",
  846. .parent_names = gcc_xo_gpll0,
  847. .num_parents = 2,
  848. .ops = &clk_rcg2_ops,
  849. },
  850. };
  851. static struct clk_rcg2 gp2_clk_src = {
  852. .cmd_rcgr = 0x1944,
  853. .mnd_width = 8,
  854. .hid_width = 5,
  855. .parent_map = gcc_xo_gpll0_map,
  856. .freq_tbl = ftbl_gcc_gp_clk,
  857. .clkr.hw.init = &(struct clk_init_data){
  858. .name = "gp2_clk_src",
  859. .parent_names = gcc_xo_gpll0,
  860. .num_parents = 2,
  861. .ops = &clk_rcg2_ops,
  862. },
  863. };
  864. static struct clk_rcg2 gp3_clk_src = {
  865. .cmd_rcgr = 0x1984,
  866. .mnd_width = 8,
  867. .hid_width = 5,
  868. .parent_map = gcc_xo_gpll0_map,
  869. .freq_tbl = ftbl_gcc_gp_clk,
  870. .clkr.hw.init = &(struct clk_init_data){
  871. .name = "gp3_clk_src",
  872. .parent_names = gcc_xo_gpll0,
  873. .num_parents = 2,
  874. .ops = &clk_rcg2_ops,
  875. },
  876. };
  877. static const struct freq_tbl ftbl_gcc_pcie_0_1_aux_clk[] = {
  878. F(1010000, P_XO, 1, 1, 19),
  879. { }
  880. };
  881. static struct clk_rcg2 pcie_0_aux_clk_src = {
  882. .cmd_rcgr = 0x1b2c,
  883. .mnd_width = 16,
  884. .hid_width = 5,
  885. .parent_map = gcc_xo_pcie_sleep_map,
  886. .freq_tbl = ftbl_gcc_pcie_0_1_aux_clk,
  887. .clkr.hw.init = &(struct clk_init_data){
  888. .name = "pcie_0_aux_clk_src",
  889. .parent_names = gcc_xo_pcie_sleep,
  890. .num_parents = 2,
  891. .ops = &clk_rcg2_ops,
  892. },
  893. };
  894. static struct clk_rcg2 pcie_1_aux_clk_src = {
  895. .cmd_rcgr = 0x1bac,
  896. .mnd_width = 16,
  897. .hid_width = 5,
  898. .parent_map = gcc_xo_pcie_sleep_map,
  899. .freq_tbl = ftbl_gcc_pcie_0_1_aux_clk,
  900. .clkr.hw.init = &(struct clk_init_data){
  901. .name = "pcie_1_aux_clk_src",
  902. .parent_names = gcc_xo_pcie_sleep,
  903. .num_parents = 2,
  904. .ops = &clk_rcg2_ops,
  905. },
  906. };
  907. static const struct freq_tbl ftbl_gcc_pcie_0_1_pipe_clk[] = {
  908. F(125000000, P_PCIE_0_1_PIPE_CLK, 1, 0, 0),
  909. F(250000000, P_PCIE_0_1_PIPE_CLK, 1, 0, 0),
  910. { }
  911. };
  912. static struct clk_rcg2 pcie_0_pipe_clk_src = {
  913. .cmd_rcgr = 0x1b18,
  914. .hid_width = 5,
  915. .parent_map = gcc_xo_pcie_map,
  916. .freq_tbl = ftbl_gcc_pcie_0_1_pipe_clk,
  917. .clkr.hw.init = &(struct clk_init_data){
  918. .name = "pcie_0_pipe_clk_src",
  919. .parent_names = gcc_xo_pcie,
  920. .num_parents = 2,
  921. .ops = &clk_rcg2_ops,
  922. },
  923. };
  924. static struct clk_rcg2 pcie_1_pipe_clk_src = {
  925. .cmd_rcgr = 0x1b98,
  926. .hid_width = 5,
  927. .parent_map = gcc_xo_pcie_map,
  928. .freq_tbl = ftbl_gcc_pcie_0_1_pipe_clk,
  929. .clkr.hw.init = &(struct clk_init_data){
  930. .name = "pcie_1_pipe_clk_src",
  931. .parent_names = gcc_xo_pcie,
  932. .num_parents = 2,
  933. .ops = &clk_rcg2_ops,
  934. },
  935. };
  936. static const struct freq_tbl ftbl_gcc_pdm2_clk[] = {
  937. F(60000000, P_GPLL0, 10, 0, 0),
  938. { }
  939. };
  940. static struct clk_rcg2 pdm2_clk_src = {
  941. .cmd_rcgr = 0x0cd0,
  942. .hid_width = 5,
  943. .parent_map = gcc_xo_gpll0_map,
  944. .freq_tbl = ftbl_gcc_pdm2_clk,
  945. .clkr.hw.init = &(struct clk_init_data){
  946. .name = "pdm2_clk_src",
  947. .parent_names = gcc_xo_gpll0,
  948. .num_parents = 2,
  949. .ops = &clk_rcg2_ops,
  950. },
  951. };
  952. static const struct freq_tbl ftbl_gcc_sata_asic0_clk[] = {
  953. F(75000000, P_SATA_ASIC0_CLK, 1, 0, 0),
  954. F(150000000, P_SATA_ASIC0_CLK, 1, 0, 0),
  955. F(300000000, P_SATA_ASIC0_CLK, 1, 0, 0),
  956. { }
  957. };
  958. static struct clk_rcg2 sata_asic0_clk_src = {
  959. .cmd_rcgr = 0x1c94,
  960. .hid_width = 5,
  961. .parent_map = gcc_xo_sata_asic0_map,
  962. .freq_tbl = ftbl_gcc_sata_asic0_clk,
  963. .clkr.hw.init = &(struct clk_init_data){
  964. .name = "sata_asic0_clk_src",
  965. .parent_names = gcc_xo_sata_asic0,
  966. .num_parents = 2,
  967. .ops = &clk_rcg2_ops,
  968. },
  969. };
  970. static const struct freq_tbl ftbl_gcc_sata_pmalive_clk[] = {
  971. F(19200000, P_XO, 1, 0, 0),
  972. F(50000000, P_GPLL0, 12, 0, 0),
  973. F(100000000, P_GPLL0, 6, 0, 0),
  974. { }
  975. };
  976. static struct clk_rcg2 sata_pmalive_clk_src = {
  977. .cmd_rcgr = 0x1c80,
  978. .hid_width = 5,
  979. .parent_map = gcc_xo_gpll0_map,
  980. .freq_tbl = ftbl_gcc_sata_pmalive_clk,
  981. .clkr.hw.init = &(struct clk_init_data){
  982. .name = "sata_pmalive_clk_src",
  983. .parent_names = gcc_xo_gpll0,
  984. .num_parents = 2,
  985. .ops = &clk_rcg2_ops,
  986. },
  987. };
  988. static const struct freq_tbl ftbl_gcc_sata_rx_clk[] = {
  989. F(75000000, P_SATA_RX_CLK, 1, 0, 0),
  990. F(150000000, P_SATA_RX_CLK, 1, 0, 0),
  991. F(300000000, P_SATA_RX_CLK, 1, 0, 0),
  992. { }
  993. };
  994. static struct clk_rcg2 sata_rx_clk_src = {
  995. .cmd_rcgr = 0x1ca8,
  996. .hid_width = 5,
  997. .parent_map = gcc_xo_sata_rx_map,
  998. .freq_tbl = ftbl_gcc_sata_rx_clk,
  999. .clkr.hw.init = &(struct clk_init_data){
  1000. .name = "sata_rx_clk_src",
  1001. .parent_names = gcc_xo_sata_rx,
  1002. .num_parents = 2,
  1003. .ops = &clk_rcg2_ops,
  1004. },
  1005. };
  1006. static const struct freq_tbl ftbl_gcc_sata_rx_oob_clk[] = {
  1007. F(100000000, P_GPLL0, 6, 0, 0),
  1008. { }
  1009. };
  1010. static struct clk_rcg2 sata_rx_oob_clk_src = {
  1011. .cmd_rcgr = 0x1c5c,
  1012. .hid_width = 5,
  1013. .parent_map = gcc_xo_gpll0_map,
  1014. .freq_tbl = ftbl_gcc_sata_rx_oob_clk,
  1015. .clkr.hw.init = &(struct clk_init_data){
  1016. .name = "sata_rx_oob_clk_src",
  1017. .parent_names = gcc_xo_gpll0,
  1018. .num_parents = 2,
  1019. .ops = &clk_rcg2_ops,
  1020. },
  1021. };
  1022. static const struct freq_tbl ftbl_gcc_sdcc1_4_apps_clk[] = {
  1023. F(144000, P_XO, 16, 3, 25),
  1024. F(400000, P_XO, 12, 1, 4),
  1025. F(20000000, P_GPLL0, 15, 1, 2),
  1026. F(25000000, P_GPLL0, 12, 1, 2),
  1027. F(50000000, P_GPLL0, 12, 0, 0),
  1028. F(100000000, P_GPLL0, 6, 0, 0),
  1029. F(192000000, P_GPLL4, 4, 0, 0),
  1030. F(200000000, P_GPLL0, 3, 0, 0),
  1031. F(384000000, P_GPLL4, 2, 0, 0),
  1032. { }
  1033. };
  1034. static struct clk_rcg2 sdcc1_apps_clk_src = {
  1035. .cmd_rcgr = 0x04d0,
  1036. .mnd_width = 8,
  1037. .hid_width = 5,
  1038. .parent_map = gcc_xo_gpll0_gpll4_map,
  1039. .freq_tbl = ftbl_gcc_sdcc1_4_apps_clk,
  1040. .clkr.hw.init = &(struct clk_init_data){
  1041. .name = "sdcc1_apps_clk_src",
  1042. .parent_names = gcc_xo_gpll0_gpll4,
  1043. .num_parents = 3,
  1044. .ops = &clk_rcg2_ops,
  1045. },
  1046. };
  1047. static struct clk_rcg2 sdcc2_apps_clk_src = {
  1048. .cmd_rcgr = 0x0510,
  1049. .mnd_width = 8,
  1050. .hid_width = 5,
  1051. .parent_map = gcc_xo_gpll0_map,
  1052. .freq_tbl = ftbl_gcc_sdcc1_4_apps_clk,
  1053. .clkr.hw.init = &(struct clk_init_data){
  1054. .name = "sdcc2_apps_clk_src",
  1055. .parent_names = gcc_xo_gpll0,
  1056. .num_parents = 2,
  1057. .ops = &clk_rcg2_ops,
  1058. },
  1059. };
  1060. static struct clk_rcg2 sdcc3_apps_clk_src = {
  1061. .cmd_rcgr = 0x0550,
  1062. .mnd_width = 8,
  1063. .hid_width = 5,
  1064. .parent_map = gcc_xo_gpll0_map,
  1065. .freq_tbl = ftbl_gcc_sdcc1_4_apps_clk,
  1066. .clkr.hw.init = &(struct clk_init_data){
  1067. .name = "sdcc3_apps_clk_src",
  1068. .parent_names = gcc_xo_gpll0,
  1069. .num_parents = 2,
  1070. .ops = &clk_rcg2_ops,
  1071. },
  1072. };
  1073. static struct clk_rcg2 sdcc4_apps_clk_src = {
  1074. .cmd_rcgr = 0x0590,
  1075. .mnd_width = 8,
  1076. .hid_width = 5,
  1077. .parent_map = gcc_xo_gpll0_map,
  1078. .freq_tbl = ftbl_gcc_sdcc1_4_apps_clk,
  1079. .clkr.hw.init = &(struct clk_init_data){
  1080. .name = "sdcc4_apps_clk_src",
  1081. .parent_names = gcc_xo_gpll0,
  1082. .num_parents = 2,
  1083. .ops = &clk_rcg2_ops,
  1084. },
  1085. };
  1086. static const struct freq_tbl ftbl_gcc_tsif_ref_clk[] = {
  1087. F(105000, P_XO, 2, 1, 91),
  1088. { }
  1089. };
  1090. static struct clk_rcg2 tsif_ref_clk_src = {
  1091. .cmd_rcgr = 0x0d90,
  1092. .mnd_width = 8,
  1093. .hid_width = 5,
  1094. .parent_map = gcc_xo_gpll0_map,
  1095. .freq_tbl = ftbl_gcc_tsif_ref_clk,
  1096. .clkr.hw.init = &(struct clk_init_data){
  1097. .name = "tsif_ref_clk_src",
  1098. .parent_names = gcc_xo_gpll0,
  1099. .num_parents = 2,
  1100. .ops = &clk_rcg2_ops,
  1101. },
  1102. };
  1103. static const struct freq_tbl ftbl_gcc_usb30_mock_utmi_clk[] = {
  1104. F(60000000, P_GPLL0, 10, 0, 0),
  1105. { }
  1106. };
  1107. static struct clk_rcg2 usb30_mock_utmi_clk_src = {
  1108. .cmd_rcgr = 0x03e8,
  1109. .hid_width = 5,
  1110. .parent_map = gcc_xo_gpll0_map,
  1111. .freq_tbl = ftbl_gcc_usb30_mock_utmi_clk,
  1112. .clkr.hw.init = &(struct clk_init_data){
  1113. .name = "usb30_mock_utmi_clk_src",
  1114. .parent_names = gcc_xo_gpll0,
  1115. .num_parents = 2,
  1116. .ops = &clk_rcg2_ops,
  1117. },
  1118. };
  1119. static const struct freq_tbl ftbl_gcc_usb30_sec_mock_utmi_clk[] = {
  1120. F(125000000, P_GPLL0, 1, 5, 24),
  1121. { }
  1122. };
  1123. static struct clk_rcg2 usb30_sec_mock_utmi_clk_src = {
  1124. .cmd_rcgr = 0x1be8,
  1125. .hid_width = 5,
  1126. .parent_map = gcc_xo_gpll0_map,
  1127. .freq_tbl = ftbl_gcc_usb30_sec_mock_utmi_clk,
  1128. .clkr.hw.init = &(struct clk_init_data){
  1129. .name = "usb30_sec_mock_utmi_clk_src",
  1130. .parent_names = gcc_xo_gpll0,
  1131. .num_parents = 2,
  1132. .ops = &clk_rcg2_ops,
  1133. },
  1134. };
  1135. static const struct freq_tbl ftbl_gcc_usb_hs_system_clk[] = {
  1136. F(75000000, P_GPLL0, 8, 0, 0),
  1137. { }
  1138. };
  1139. static struct clk_rcg2 usb_hs_system_clk_src = {
  1140. .cmd_rcgr = 0x0490,
  1141. .hid_width = 5,
  1142. .parent_map = gcc_xo_gpll0_map,
  1143. .freq_tbl = ftbl_gcc_usb_hs_system_clk,
  1144. .clkr.hw.init = &(struct clk_init_data){
  1145. .name = "usb_hs_system_clk_src",
  1146. .parent_names = gcc_xo_gpll0,
  1147. .num_parents = 2,
  1148. .ops = &clk_rcg2_ops,
  1149. },
  1150. };
  1151. static const struct freq_tbl ftbl_gcc_usb_hsic_clk[] = {
  1152. F(480000000, P_GPLL1, 1, 0, 0),
  1153. { }
  1154. };
  1155. static const struct parent_map usb_hsic_clk_src_map[] = {
  1156. { P_XO, 0 },
  1157. { P_GPLL1, 4 }
  1158. };
  1159. static struct clk_rcg2 usb_hsic_clk_src = {
  1160. .cmd_rcgr = 0x0440,
  1161. .hid_width = 5,
  1162. .parent_map = usb_hsic_clk_src_map,
  1163. .freq_tbl = ftbl_gcc_usb_hsic_clk,
  1164. .clkr.hw.init = &(struct clk_init_data){
  1165. .name = "usb_hsic_clk_src",
  1166. .parent_names = (const char *[]){
  1167. "xo",
  1168. "gpll1_vote",
  1169. },
  1170. .num_parents = 2,
  1171. .ops = &clk_rcg2_ops,
  1172. },
  1173. };
  1174. static const struct freq_tbl ftbl_gcc_usb_hsic_ahb_clk_src[] = {
  1175. F(60000000, P_GPLL1, 8, 0, 0),
  1176. { }
  1177. };
  1178. static struct clk_rcg2 usb_hsic_ahb_clk_src = {
  1179. .cmd_rcgr = 0x046c,
  1180. .mnd_width = 8,
  1181. .hid_width = 5,
  1182. .parent_map = usb_hsic_clk_src_map,
  1183. .freq_tbl = ftbl_gcc_usb_hsic_ahb_clk_src,
  1184. .clkr.hw.init = &(struct clk_init_data){
  1185. .name = "usb_hsic_ahb_clk_src",
  1186. .parent_names = (const char *[]){
  1187. "xo",
  1188. "gpll1_vote",
  1189. },
  1190. .num_parents = 2,
  1191. .ops = &clk_rcg2_ops,
  1192. },
  1193. };
  1194. static const struct freq_tbl ftbl_gcc_usb_hsic_io_cal_clk[] = {
  1195. F(9600000, P_XO, 2, 0, 0),
  1196. { }
  1197. };
  1198. static struct clk_rcg2 usb_hsic_io_cal_clk_src = {
  1199. .cmd_rcgr = 0x0458,
  1200. .hid_width = 5,
  1201. .parent_map = gcc_xo_gpll0_map,
  1202. .freq_tbl = ftbl_gcc_usb_hsic_io_cal_clk,
  1203. .clkr.hw.init = &(struct clk_init_data){
  1204. .name = "usb_hsic_io_cal_clk_src",
  1205. .parent_names = gcc_xo_gpll0,
  1206. .num_parents = 1,
  1207. .ops = &clk_rcg2_ops,
  1208. },
  1209. };
  1210. static struct clk_branch gcc_usb_hsic_mock_utmi_clk = {
  1211. .halt_reg = 0x1f14,
  1212. .clkr = {
  1213. .enable_reg = 0x1f14,
  1214. .enable_mask = BIT(0),
  1215. .hw.init = &(struct clk_init_data){
  1216. .name = "gcc_usb_hsic_mock_utmi_clk",
  1217. .parent_names = (const char *[]){
  1218. "usb_hsic_mock_utmi_clk_src",
  1219. },
  1220. .num_parents = 1,
  1221. .flags = CLK_SET_RATE_PARENT,
  1222. .ops = &clk_branch2_ops,
  1223. },
  1224. },
  1225. };
  1226. static const struct freq_tbl ftbl_gcc_usb_hsic_mock_utmi_clk[] = {
  1227. F(60000000, P_GPLL0, 10, 0, 0),
  1228. { }
  1229. };
  1230. static struct clk_rcg2 usb_hsic_mock_utmi_clk_src = {
  1231. .cmd_rcgr = 0x1f00,
  1232. .hid_width = 5,
  1233. .parent_map = gcc_xo_gpll0_map,
  1234. .freq_tbl = ftbl_gcc_usb_hsic_mock_utmi_clk,
  1235. .clkr.hw.init = &(struct clk_init_data){
  1236. .name = "usb_hsic_mock_utmi_clk_src",
  1237. .parent_names = gcc_xo_gpll0,
  1238. .num_parents = 1,
  1239. .ops = &clk_rcg2_ops,
  1240. },
  1241. };
  1242. static const struct freq_tbl ftbl_gcc_usb_hsic_system_clk[] = {
  1243. F(75000000, P_GPLL0, 8, 0, 0),
  1244. { }
  1245. };
  1246. static struct clk_rcg2 usb_hsic_system_clk_src = {
  1247. .cmd_rcgr = 0x041c,
  1248. .hid_width = 5,
  1249. .parent_map = gcc_xo_gpll0_map,
  1250. .freq_tbl = ftbl_gcc_usb_hsic_system_clk,
  1251. .clkr.hw.init = &(struct clk_init_data){
  1252. .name = "usb_hsic_system_clk_src",
  1253. .parent_names = gcc_xo_gpll0,
  1254. .num_parents = 2,
  1255. .ops = &clk_rcg2_ops,
  1256. },
  1257. };
  1258. static struct clk_branch gcc_bam_dma_ahb_clk = {
  1259. .halt_reg = 0x0d44,
  1260. .halt_check = BRANCH_HALT_VOTED,
  1261. .clkr = {
  1262. .enable_reg = 0x1484,
  1263. .enable_mask = BIT(12),
  1264. .hw.init = &(struct clk_init_data){
  1265. .name = "gcc_bam_dma_ahb_clk",
  1266. .parent_names = (const char *[]){
  1267. "periph_noc_clk_src",
  1268. },
  1269. .num_parents = 1,
  1270. .ops = &clk_branch2_ops,
  1271. },
  1272. },
  1273. };
  1274. static struct clk_branch gcc_blsp1_ahb_clk = {
  1275. .halt_reg = 0x05c4,
  1276. .halt_check = BRANCH_HALT_VOTED,
  1277. .clkr = {
  1278. .enable_reg = 0x1484,
  1279. .enable_mask = BIT(17),
  1280. .hw.init = &(struct clk_init_data){
  1281. .name = "gcc_blsp1_ahb_clk",
  1282. .parent_names = (const char *[]){
  1283. "periph_noc_clk_src",
  1284. },
  1285. .num_parents = 1,
  1286. .ops = &clk_branch2_ops,
  1287. },
  1288. },
  1289. };
  1290. static struct clk_branch gcc_blsp1_qup1_i2c_apps_clk = {
  1291. .halt_reg = 0x0648,
  1292. .clkr = {
  1293. .enable_reg = 0x0648,
  1294. .enable_mask = BIT(0),
  1295. .hw.init = &(struct clk_init_data){
  1296. .name = "gcc_blsp1_qup1_i2c_apps_clk",
  1297. .parent_names = (const char *[]){
  1298. "blsp1_qup1_i2c_apps_clk_src",
  1299. },
  1300. .num_parents = 1,
  1301. .flags = CLK_SET_RATE_PARENT,
  1302. .ops = &clk_branch2_ops,
  1303. },
  1304. },
  1305. };
  1306. static struct clk_branch gcc_blsp1_qup1_spi_apps_clk = {
  1307. .halt_reg = 0x0644,
  1308. .clkr = {
  1309. .enable_reg = 0x0644,
  1310. .enable_mask = BIT(0),
  1311. .hw.init = &(struct clk_init_data){
  1312. .name = "gcc_blsp1_qup1_spi_apps_clk",
  1313. .parent_names = (const char *[]){
  1314. "blsp1_qup1_spi_apps_clk_src",
  1315. },
  1316. .num_parents = 1,
  1317. .flags = CLK_SET_RATE_PARENT,
  1318. .ops = &clk_branch2_ops,
  1319. },
  1320. },
  1321. };
  1322. static struct clk_branch gcc_blsp1_qup2_i2c_apps_clk = {
  1323. .halt_reg = 0x06c8,
  1324. .clkr = {
  1325. .enable_reg = 0x06c8,
  1326. .enable_mask = BIT(0),
  1327. .hw.init = &(struct clk_init_data){
  1328. .name = "gcc_blsp1_qup2_i2c_apps_clk",
  1329. .parent_names = (const char *[]){
  1330. "blsp1_qup2_i2c_apps_clk_src",
  1331. },
  1332. .num_parents = 1,
  1333. .flags = CLK_SET_RATE_PARENT,
  1334. .ops = &clk_branch2_ops,
  1335. },
  1336. },
  1337. };
  1338. static struct clk_branch gcc_blsp1_qup2_spi_apps_clk = {
  1339. .halt_reg = 0x06c4,
  1340. .clkr = {
  1341. .enable_reg = 0x06c4,
  1342. .enable_mask = BIT(0),
  1343. .hw.init = &(struct clk_init_data){
  1344. .name = "gcc_blsp1_qup2_spi_apps_clk",
  1345. .parent_names = (const char *[]){
  1346. "blsp1_qup2_spi_apps_clk_src",
  1347. },
  1348. .num_parents = 1,
  1349. .flags = CLK_SET_RATE_PARENT,
  1350. .ops = &clk_branch2_ops,
  1351. },
  1352. },
  1353. };
  1354. static struct clk_branch gcc_blsp1_qup3_i2c_apps_clk = {
  1355. .halt_reg = 0x0748,
  1356. .clkr = {
  1357. .enable_reg = 0x0748,
  1358. .enable_mask = BIT(0),
  1359. .hw.init = &(struct clk_init_data){
  1360. .name = "gcc_blsp1_qup3_i2c_apps_clk",
  1361. .parent_names = (const char *[]){
  1362. "blsp1_qup3_i2c_apps_clk_src",
  1363. },
  1364. .num_parents = 1,
  1365. .flags = CLK_SET_RATE_PARENT,
  1366. .ops = &clk_branch2_ops,
  1367. },
  1368. },
  1369. };
  1370. static struct clk_branch gcc_blsp1_qup3_spi_apps_clk = {
  1371. .halt_reg = 0x0744,
  1372. .clkr = {
  1373. .enable_reg = 0x0744,
  1374. .enable_mask = BIT(0),
  1375. .hw.init = &(struct clk_init_data){
  1376. .name = "gcc_blsp1_qup3_spi_apps_clk",
  1377. .parent_names = (const char *[]){
  1378. "blsp1_qup3_spi_apps_clk_src",
  1379. },
  1380. .num_parents = 1,
  1381. .flags = CLK_SET_RATE_PARENT,
  1382. .ops = &clk_branch2_ops,
  1383. },
  1384. },
  1385. };
  1386. static struct clk_branch gcc_blsp1_qup4_i2c_apps_clk = {
  1387. .halt_reg = 0x07c8,
  1388. .clkr = {
  1389. .enable_reg = 0x07c8,
  1390. .enable_mask = BIT(0),
  1391. .hw.init = &(struct clk_init_data){
  1392. .name = "gcc_blsp1_qup4_i2c_apps_clk",
  1393. .parent_names = (const char *[]){
  1394. "blsp1_qup4_i2c_apps_clk_src",
  1395. },
  1396. .num_parents = 1,
  1397. .flags = CLK_SET_RATE_PARENT,
  1398. .ops = &clk_branch2_ops,
  1399. },
  1400. },
  1401. };
  1402. static struct clk_branch gcc_blsp1_qup4_spi_apps_clk = {
  1403. .halt_reg = 0x07c4,
  1404. .clkr = {
  1405. .enable_reg = 0x07c4,
  1406. .enable_mask = BIT(0),
  1407. .hw.init = &(struct clk_init_data){
  1408. .name = "gcc_blsp1_qup4_spi_apps_clk",
  1409. .parent_names = (const char *[]){
  1410. "blsp1_qup4_spi_apps_clk_src",
  1411. },
  1412. .num_parents = 1,
  1413. .flags = CLK_SET_RATE_PARENT,
  1414. .ops = &clk_branch2_ops,
  1415. },
  1416. },
  1417. };
  1418. static struct clk_branch gcc_blsp1_qup5_i2c_apps_clk = {
  1419. .halt_reg = 0x0848,
  1420. .clkr = {
  1421. .enable_reg = 0x0848,
  1422. .enable_mask = BIT(0),
  1423. .hw.init = &(struct clk_init_data){
  1424. .name = "gcc_blsp1_qup5_i2c_apps_clk",
  1425. .parent_names = (const char *[]){
  1426. "blsp1_qup5_i2c_apps_clk_src",
  1427. },
  1428. .num_parents = 1,
  1429. .flags = CLK_SET_RATE_PARENT,
  1430. .ops = &clk_branch2_ops,
  1431. },
  1432. },
  1433. };
  1434. static struct clk_branch gcc_blsp1_qup5_spi_apps_clk = {
  1435. .halt_reg = 0x0844,
  1436. .clkr = {
  1437. .enable_reg = 0x0844,
  1438. .enable_mask = BIT(0),
  1439. .hw.init = &(struct clk_init_data){
  1440. .name = "gcc_blsp1_qup5_spi_apps_clk",
  1441. .parent_names = (const char *[]){
  1442. "blsp1_qup5_spi_apps_clk_src",
  1443. },
  1444. .num_parents = 1,
  1445. .flags = CLK_SET_RATE_PARENT,
  1446. .ops = &clk_branch2_ops,
  1447. },
  1448. },
  1449. };
  1450. static struct clk_branch gcc_blsp1_qup6_i2c_apps_clk = {
  1451. .halt_reg = 0x08c8,
  1452. .clkr = {
  1453. .enable_reg = 0x08c8,
  1454. .enable_mask = BIT(0),
  1455. .hw.init = &(struct clk_init_data){
  1456. .name = "gcc_blsp1_qup6_i2c_apps_clk",
  1457. .parent_names = (const char *[]){
  1458. "blsp1_qup6_i2c_apps_clk_src",
  1459. },
  1460. .num_parents = 1,
  1461. .flags = CLK_SET_RATE_PARENT,
  1462. .ops = &clk_branch2_ops,
  1463. },
  1464. },
  1465. };
  1466. static struct clk_branch gcc_blsp1_qup6_spi_apps_clk = {
  1467. .halt_reg = 0x08c4,
  1468. .clkr = {
  1469. .enable_reg = 0x08c4,
  1470. .enable_mask = BIT(0),
  1471. .hw.init = &(struct clk_init_data){
  1472. .name = "gcc_blsp1_qup6_spi_apps_clk",
  1473. .parent_names = (const char *[]){
  1474. "blsp1_qup6_spi_apps_clk_src",
  1475. },
  1476. .num_parents = 1,
  1477. .flags = CLK_SET_RATE_PARENT,
  1478. .ops = &clk_branch2_ops,
  1479. },
  1480. },
  1481. };
  1482. static struct clk_branch gcc_blsp1_uart1_apps_clk = {
  1483. .halt_reg = 0x0684,
  1484. .clkr = {
  1485. .enable_reg = 0x0684,
  1486. .enable_mask = BIT(0),
  1487. .hw.init = &(struct clk_init_data){
  1488. .name = "gcc_blsp1_uart1_apps_clk",
  1489. .parent_names = (const char *[]){
  1490. "blsp1_uart1_apps_clk_src",
  1491. },
  1492. .num_parents = 1,
  1493. .flags = CLK_SET_RATE_PARENT,
  1494. .ops = &clk_branch2_ops,
  1495. },
  1496. },
  1497. };
  1498. static struct clk_branch gcc_blsp1_uart2_apps_clk = {
  1499. .halt_reg = 0x0704,
  1500. .clkr = {
  1501. .enable_reg = 0x0704,
  1502. .enable_mask = BIT(0),
  1503. .hw.init = &(struct clk_init_data){
  1504. .name = "gcc_blsp1_uart2_apps_clk",
  1505. .parent_names = (const char *[]){
  1506. "blsp1_uart2_apps_clk_src",
  1507. },
  1508. .num_parents = 1,
  1509. .flags = CLK_SET_RATE_PARENT,
  1510. .ops = &clk_branch2_ops,
  1511. },
  1512. },
  1513. };
  1514. static struct clk_branch gcc_blsp1_uart3_apps_clk = {
  1515. .halt_reg = 0x0784,
  1516. .clkr = {
  1517. .enable_reg = 0x0784,
  1518. .enable_mask = BIT(0),
  1519. .hw.init = &(struct clk_init_data){
  1520. .name = "gcc_blsp1_uart3_apps_clk",
  1521. .parent_names = (const char *[]){
  1522. "blsp1_uart3_apps_clk_src",
  1523. },
  1524. .num_parents = 1,
  1525. .flags = CLK_SET_RATE_PARENT,
  1526. .ops = &clk_branch2_ops,
  1527. },
  1528. },
  1529. };
  1530. static struct clk_branch gcc_blsp1_uart4_apps_clk = {
  1531. .halt_reg = 0x0804,
  1532. .clkr = {
  1533. .enable_reg = 0x0804,
  1534. .enable_mask = BIT(0),
  1535. .hw.init = &(struct clk_init_data){
  1536. .name = "gcc_blsp1_uart4_apps_clk",
  1537. .parent_names = (const char *[]){
  1538. "blsp1_uart4_apps_clk_src",
  1539. },
  1540. .num_parents = 1,
  1541. .flags = CLK_SET_RATE_PARENT,
  1542. .ops = &clk_branch2_ops,
  1543. },
  1544. },
  1545. };
  1546. static struct clk_branch gcc_blsp1_uart5_apps_clk = {
  1547. .halt_reg = 0x0884,
  1548. .clkr = {
  1549. .enable_reg = 0x0884,
  1550. .enable_mask = BIT(0),
  1551. .hw.init = &(struct clk_init_data){
  1552. .name = "gcc_blsp1_uart5_apps_clk",
  1553. .parent_names = (const char *[]){
  1554. "blsp1_uart5_apps_clk_src",
  1555. },
  1556. .num_parents = 1,
  1557. .flags = CLK_SET_RATE_PARENT,
  1558. .ops = &clk_branch2_ops,
  1559. },
  1560. },
  1561. };
  1562. static struct clk_branch gcc_blsp1_uart6_apps_clk = {
  1563. .halt_reg = 0x0904,
  1564. .clkr = {
  1565. .enable_reg = 0x0904,
  1566. .enable_mask = BIT(0),
  1567. .hw.init = &(struct clk_init_data){
  1568. .name = "gcc_blsp1_uart6_apps_clk",
  1569. .parent_names = (const char *[]){
  1570. "blsp1_uart6_apps_clk_src",
  1571. },
  1572. .num_parents = 1,
  1573. .flags = CLK_SET_RATE_PARENT,
  1574. .ops = &clk_branch2_ops,
  1575. },
  1576. },
  1577. };
  1578. static struct clk_branch gcc_blsp2_ahb_clk = {
  1579. .halt_reg = 0x0944,
  1580. .halt_check = BRANCH_HALT_VOTED,
  1581. .clkr = {
  1582. .enable_reg = 0x1484,
  1583. .enable_mask = BIT(15),
  1584. .hw.init = &(struct clk_init_data){
  1585. .name = "gcc_blsp2_ahb_clk",
  1586. .parent_names = (const char *[]){
  1587. "periph_noc_clk_src",
  1588. },
  1589. .num_parents = 1,
  1590. .ops = &clk_branch2_ops,
  1591. },
  1592. },
  1593. };
  1594. static struct clk_branch gcc_blsp2_qup1_i2c_apps_clk = {
  1595. .halt_reg = 0x0988,
  1596. .clkr = {
  1597. .enable_reg = 0x0988,
  1598. .enable_mask = BIT(0),
  1599. .hw.init = &(struct clk_init_data){
  1600. .name = "gcc_blsp2_qup1_i2c_apps_clk",
  1601. .parent_names = (const char *[]){
  1602. "blsp2_qup1_i2c_apps_clk_src",
  1603. },
  1604. .num_parents = 1,
  1605. .flags = CLK_SET_RATE_PARENT,
  1606. .ops = &clk_branch2_ops,
  1607. },
  1608. },
  1609. };
  1610. static struct clk_branch gcc_blsp2_qup1_spi_apps_clk = {
  1611. .halt_reg = 0x0984,
  1612. .clkr = {
  1613. .enable_reg = 0x0984,
  1614. .enable_mask = BIT(0),
  1615. .hw.init = &(struct clk_init_data){
  1616. .name = "gcc_blsp2_qup1_spi_apps_clk",
  1617. .parent_names = (const char *[]){
  1618. "blsp2_qup1_spi_apps_clk_src",
  1619. },
  1620. .num_parents = 1,
  1621. .flags = CLK_SET_RATE_PARENT,
  1622. .ops = &clk_branch2_ops,
  1623. },
  1624. },
  1625. };
  1626. static struct clk_branch gcc_blsp2_qup2_i2c_apps_clk = {
  1627. .halt_reg = 0x0a08,
  1628. .clkr = {
  1629. .enable_reg = 0x0a08,
  1630. .enable_mask = BIT(0),
  1631. .hw.init = &(struct clk_init_data){
  1632. .name = "gcc_blsp2_qup2_i2c_apps_clk",
  1633. .parent_names = (const char *[]){
  1634. "blsp2_qup2_i2c_apps_clk_src",
  1635. },
  1636. .num_parents = 1,
  1637. .flags = CLK_SET_RATE_PARENT,
  1638. .ops = &clk_branch2_ops,
  1639. },
  1640. },
  1641. };
  1642. static struct clk_branch gcc_blsp2_qup2_spi_apps_clk = {
  1643. .halt_reg = 0x0a04,
  1644. .clkr = {
  1645. .enable_reg = 0x0a04,
  1646. .enable_mask = BIT(0),
  1647. .hw.init = &(struct clk_init_data){
  1648. .name = "gcc_blsp2_qup2_spi_apps_clk",
  1649. .parent_names = (const char *[]){
  1650. "blsp2_qup2_spi_apps_clk_src",
  1651. },
  1652. .num_parents = 1,
  1653. .flags = CLK_SET_RATE_PARENT,
  1654. .ops = &clk_branch2_ops,
  1655. },
  1656. },
  1657. };
  1658. static struct clk_branch gcc_blsp2_qup3_i2c_apps_clk = {
  1659. .halt_reg = 0x0a88,
  1660. .clkr = {
  1661. .enable_reg = 0x0a88,
  1662. .enable_mask = BIT(0),
  1663. .hw.init = &(struct clk_init_data){
  1664. .name = "gcc_blsp2_qup3_i2c_apps_clk",
  1665. .parent_names = (const char *[]){
  1666. "blsp2_qup3_i2c_apps_clk_src",
  1667. },
  1668. .num_parents = 1,
  1669. .flags = CLK_SET_RATE_PARENT,
  1670. .ops = &clk_branch2_ops,
  1671. },
  1672. },
  1673. };
  1674. static struct clk_branch gcc_blsp2_qup3_spi_apps_clk = {
  1675. .halt_reg = 0x0a84,
  1676. .clkr = {
  1677. .enable_reg = 0x0a84,
  1678. .enable_mask = BIT(0),
  1679. .hw.init = &(struct clk_init_data){
  1680. .name = "gcc_blsp2_qup3_spi_apps_clk",
  1681. .parent_names = (const char *[]){
  1682. "blsp2_qup3_spi_apps_clk_src",
  1683. },
  1684. .num_parents = 1,
  1685. .flags = CLK_SET_RATE_PARENT,
  1686. .ops = &clk_branch2_ops,
  1687. },
  1688. },
  1689. };
  1690. static struct clk_branch gcc_blsp2_qup4_i2c_apps_clk = {
  1691. .halt_reg = 0x0b08,
  1692. .clkr = {
  1693. .enable_reg = 0x0b08,
  1694. .enable_mask = BIT(0),
  1695. .hw.init = &(struct clk_init_data){
  1696. .name = "gcc_blsp2_qup4_i2c_apps_clk",
  1697. .parent_names = (const char *[]){
  1698. "blsp2_qup4_i2c_apps_clk_src",
  1699. },
  1700. .num_parents = 1,
  1701. .flags = CLK_SET_RATE_PARENT,
  1702. .ops = &clk_branch2_ops,
  1703. },
  1704. },
  1705. };
  1706. static struct clk_branch gcc_blsp2_qup4_spi_apps_clk = {
  1707. .halt_reg = 0x0b04,
  1708. .clkr = {
  1709. .enable_reg = 0x0b04,
  1710. .enable_mask = BIT(0),
  1711. .hw.init = &(struct clk_init_data){
  1712. .name = "gcc_blsp2_qup4_spi_apps_clk",
  1713. .parent_names = (const char *[]){
  1714. "blsp2_qup4_spi_apps_clk_src",
  1715. },
  1716. .num_parents = 1,
  1717. .flags = CLK_SET_RATE_PARENT,
  1718. .ops = &clk_branch2_ops,
  1719. },
  1720. },
  1721. };
  1722. static struct clk_branch gcc_blsp2_qup5_i2c_apps_clk = {
  1723. .halt_reg = 0x0b88,
  1724. .clkr = {
  1725. .enable_reg = 0x0b88,
  1726. .enable_mask = BIT(0),
  1727. .hw.init = &(struct clk_init_data){
  1728. .name = "gcc_blsp2_qup5_i2c_apps_clk",
  1729. .parent_names = (const char *[]){
  1730. "blsp2_qup5_i2c_apps_clk_src",
  1731. },
  1732. .num_parents = 1,
  1733. .flags = CLK_SET_RATE_PARENT,
  1734. .ops = &clk_branch2_ops,
  1735. },
  1736. },
  1737. };
  1738. static struct clk_branch gcc_blsp2_qup5_spi_apps_clk = {
  1739. .halt_reg = 0x0b84,
  1740. .clkr = {
  1741. .enable_reg = 0x0b84,
  1742. .enable_mask = BIT(0),
  1743. .hw.init = &(struct clk_init_data){
  1744. .name = "gcc_blsp2_qup5_spi_apps_clk",
  1745. .parent_names = (const char *[]){
  1746. "blsp2_qup5_spi_apps_clk_src",
  1747. },
  1748. .num_parents = 1,
  1749. .flags = CLK_SET_RATE_PARENT,
  1750. .ops = &clk_branch2_ops,
  1751. },
  1752. },
  1753. };
  1754. static struct clk_branch gcc_blsp2_qup6_i2c_apps_clk = {
  1755. .halt_reg = 0x0c08,
  1756. .clkr = {
  1757. .enable_reg = 0x0c08,
  1758. .enable_mask = BIT(0),
  1759. .hw.init = &(struct clk_init_data){
  1760. .name = "gcc_blsp2_qup6_i2c_apps_clk",
  1761. .parent_names = (const char *[]){
  1762. "blsp2_qup6_i2c_apps_clk_src",
  1763. },
  1764. .num_parents = 1,
  1765. .flags = CLK_SET_RATE_PARENT,
  1766. .ops = &clk_branch2_ops,
  1767. },
  1768. },
  1769. };
  1770. static struct clk_branch gcc_blsp2_qup6_spi_apps_clk = {
  1771. .halt_reg = 0x0c04,
  1772. .clkr = {
  1773. .enable_reg = 0x0c04,
  1774. .enable_mask = BIT(0),
  1775. .hw.init = &(struct clk_init_data){
  1776. .name = "gcc_blsp2_qup6_spi_apps_clk",
  1777. .parent_names = (const char *[]){
  1778. "blsp2_qup6_spi_apps_clk_src",
  1779. },
  1780. .num_parents = 1,
  1781. .flags = CLK_SET_RATE_PARENT,
  1782. .ops = &clk_branch2_ops,
  1783. },
  1784. },
  1785. };
  1786. static struct clk_branch gcc_blsp2_uart1_apps_clk = {
  1787. .halt_reg = 0x09c4,
  1788. .clkr = {
  1789. .enable_reg = 0x09c4,
  1790. .enable_mask = BIT(0),
  1791. .hw.init = &(struct clk_init_data){
  1792. .name = "gcc_blsp2_uart1_apps_clk",
  1793. .parent_names = (const char *[]){
  1794. "blsp2_uart1_apps_clk_src",
  1795. },
  1796. .num_parents = 1,
  1797. .flags = CLK_SET_RATE_PARENT,
  1798. .ops = &clk_branch2_ops,
  1799. },
  1800. },
  1801. };
  1802. static struct clk_branch gcc_blsp2_uart2_apps_clk = {
  1803. .halt_reg = 0x0a44,
  1804. .clkr = {
  1805. .enable_reg = 0x0a44,
  1806. .enable_mask = BIT(0),
  1807. .hw.init = &(struct clk_init_data){
  1808. .name = "gcc_blsp2_uart2_apps_clk",
  1809. .parent_names = (const char *[]){
  1810. "blsp2_uart2_apps_clk_src",
  1811. },
  1812. .num_parents = 1,
  1813. .flags = CLK_SET_RATE_PARENT,
  1814. .ops = &clk_branch2_ops,
  1815. },
  1816. },
  1817. };
  1818. static struct clk_branch gcc_blsp2_uart3_apps_clk = {
  1819. .halt_reg = 0x0ac4,
  1820. .clkr = {
  1821. .enable_reg = 0x0ac4,
  1822. .enable_mask = BIT(0),
  1823. .hw.init = &(struct clk_init_data){
  1824. .name = "gcc_blsp2_uart3_apps_clk",
  1825. .parent_names = (const char *[]){
  1826. "blsp2_uart3_apps_clk_src",
  1827. },
  1828. .num_parents = 1,
  1829. .flags = CLK_SET_RATE_PARENT,
  1830. .ops = &clk_branch2_ops,
  1831. },
  1832. },
  1833. };
  1834. static struct clk_branch gcc_blsp2_uart4_apps_clk = {
  1835. .halt_reg = 0x0b44,
  1836. .clkr = {
  1837. .enable_reg = 0x0b44,
  1838. .enable_mask = BIT(0),
  1839. .hw.init = &(struct clk_init_data){
  1840. .name = "gcc_blsp2_uart4_apps_clk",
  1841. .parent_names = (const char *[]){
  1842. "blsp2_uart4_apps_clk_src",
  1843. },
  1844. .num_parents = 1,
  1845. .flags = CLK_SET_RATE_PARENT,
  1846. .ops = &clk_branch2_ops,
  1847. },
  1848. },
  1849. };
  1850. static struct clk_branch gcc_blsp2_uart5_apps_clk = {
  1851. .halt_reg = 0x0bc4,
  1852. .clkr = {
  1853. .enable_reg = 0x0bc4,
  1854. .enable_mask = BIT(0),
  1855. .hw.init = &(struct clk_init_data){
  1856. .name = "gcc_blsp2_uart5_apps_clk",
  1857. .parent_names = (const char *[]){
  1858. "blsp2_uart5_apps_clk_src",
  1859. },
  1860. .num_parents = 1,
  1861. .flags = CLK_SET_RATE_PARENT,
  1862. .ops = &clk_branch2_ops,
  1863. },
  1864. },
  1865. };
  1866. static struct clk_branch gcc_blsp2_uart6_apps_clk = {
  1867. .halt_reg = 0x0c44,
  1868. .clkr = {
  1869. .enable_reg = 0x0c44,
  1870. .enable_mask = BIT(0),
  1871. .hw.init = &(struct clk_init_data){
  1872. .name = "gcc_blsp2_uart6_apps_clk",
  1873. .parent_names = (const char *[]){
  1874. "blsp2_uart6_apps_clk_src",
  1875. },
  1876. .num_parents = 1,
  1877. .flags = CLK_SET_RATE_PARENT,
  1878. .ops = &clk_branch2_ops,
  1879. },
  1880. },
  1881. };
  1882. static struct clk_branch gcc_boot_rom_ahb_clk = {
  1883. .halt_reg = 0x0e04,
  1884. .halt_check = BRANCH_HALT_VOTED,
  1885. .clkr = {
  1886. .enable_reg = 0x1484,
  1887. .enable_mask = BIT(10),
  1888. .hw.init = &(struct clk_init_data){
  1889. .name = "gcc_boot_rom_ahb_clk",
  1890. .parent_names = (const char *[]){
  1891. "config_noc_clk_src",
  1892. },
  1893. .num_parents = 1,
  1894. .ops = &clk_branch2_ops,
  1895. },
  1896. },
  1897. };
  1898. static struct clk_branch gcc_ce1_ahb_clk = {
  1899. .halt_reg = 0x104c,
  1900. .halt_check = BRANCH_HALT_VOTED,
  1901. .clkr = {
  1902. .enable_reg = 0x1484,
  1903. .enable_mask = BIT(3),
  1904. .hw.init = &(struct clk_init_data){
  1905. .name = "gcc_ce1_ahb_clk",
  1906. .parent_names = (const char *[]){
  1907. "config_noc_clk_src",
  1908. },
  1909. .num_parents = 1,
  1910. .ops = &clk_branch2_ops,
  1911. },
  1912. },
  1913. };
  1914. static struct clk_branch gcc_ce1_axi_clk = {
  1915. .halt_reg = 0x1048,
  1916. .halt_check = BRANCH_HALT_VOTED,
  1917. .clkr = {
  1918. .enable_reg = 0x1484,
  1919. .enable_mask = BIT(4),
  1920. .hw.init = &(struct clk_init_data){
  1921. .name = "gcc_ce1_axi_clk",
  1922. .parent_names = (const char *[]){
  1923. "system_noc_clk_src",
  1924. },
  1925. .num_parents = 1,
  1926. .ops = &clk_branch2_ops,
  1927. },
  1928. },
  1929. };
  1930. static struct clk_branch gcc_ce1_clk = {
  1931. .halt_reg = 0x1050,
  1932. .halt_check = BRANCH_HALT_VOTED,
  1933. .clkr = {
  1934. .enable_reg = 0x1484,
  1935. .enable_mask = BIT(5),
  1936. .hw.init = &(struct clk_init_data){
  1937. .name = "gcc_ce1_clk",
  1938. .parent_names = (const char *[]){
  1939. "ce1_clk_src",
  1940. },
  1941. .num_parents = 1,
  1942. .flags = CLK_SET_RATE_PARENT,
  1943. .ops = &clk_branch2_ops,
  1944. },
  1945. },
  1946. };
  1947. static struct clk_branch gcc_ce2_ahb_clk = {
  1948. .halt_reg = 0x108c,
  1949. .halt_check = BRANCH_HALT_VOTED,
  1950. .clkr = {
  1951. .enable_reg = 0x1484,
  1952. .enable_mask = BIT(0),
  1953. .hw.init = &(struct clk_init_data){
  1954. .name = "gcc_ce2_ahb_clk",
  1955. .parent_names = (const char *[]){
  1956. "config_noc_clk_src",
  1957. },
  1958. .num_parents = 1,
  1959. .ops = &clk_branch2_ops,
  1960. },
  1961. },
  1962. };
  1963. static struct clk_branch gcc_ce2_axi_clk = {
  1964. .halt_reg = 0x1088,
  1965. .halt_check = BRANCH_HALT_VOTED,
  1966. .clkr = {
  1967. .enable_reg = 0x1484,
  1968. .enable_mask = BIT(1),
  1969. .hw.init = &(struct clk_init_data){
  1970. .name = "gcc_ce2_axi_clk",
  1971. .parent_names = (const char *[]){
  1972. "system_noc_clk_src",
  1973. },
  1974. .num_parents = 1,
  1975. .ops = &clk_branch2_ops,
  1976. },
  1977. },
  1978. };
  1979. static struct clk_branch gcc_ce2_clk = {
  1980. .halt_reg = 0x1090,
  1981. .halt_check = BRANCH_HALT_VOTED,
  1982. .clkr = {
  1983. .enable_reg = 0x1484,
  1984. .enable_mask = BIT(2),
  1985. .hw.init = &(struct clk_init_data){
  1986. .name = "gcc_ce2_clk",
  1987. .parent_names = (const char *[]){
  1988. "ce2_clk_src",
  1989. },
  1990. .num_parents = 1,
  1991. .flags = CLK_SET_RATE_PARENT,
  1992. .ops = &clk_branch2_ops,
  1993. },
  1994. },
  1995. };
  1996. static struct clk_branch gcc_ce3_ahb_clk = {
  1997. .halt_reg = 0x1d0c,
  1998. .halt_check = BRANCH_HALT_VOTED,
  1999. .clkr = {
  2000. .enable_reg = 0x1d0c,
  2001. .enable_mask = BIT(0),
  2002. .hw.init = &(struct clk_init_data){
  2003. .name = "gcc_ce3_ahb_clk",
  2004. .parent_names = (const char *[]){
  2005. "config_noc_clk_src",
  2006. },
  2007. .num_parents = 1,
  2008. .ops = &clk_branch2_ops,
  2009. },
  2010. },
  2011. };
  2012. static struct clk_branch gcc_ce3_axi_clk = {
  2013. .halt_reg = 0x1088,
  2014. .halt_check = BRANCH_HALT_VOTED,
  2015. .clkr = {
  2016. .enable_reg = 0x1d08,
  2017. .enable_mask = BIT(0),
  2018. .hw.init = &(struct clk_init_data){
  2019. .name = "gcc_ce3_axi_clk",
  2020. .parent_names = (const char *[]){
  2021. "system_noc_clk_src",
  2022. },
  2023. .num_parents = 1,
  2024. .ops = &clk_branch2_ops,
  2025. },
  2026. },
  2027. };
  2028. static struct clk_branch gcc_ce3_clk = {
  2029. .halt_reg = 0x1090,
  2030. .halt_check = BRANCH_HALT_VOTED,
  2031. .clkr = {
  2032. .enable_reg = 0x1d04,
  2033. .enable_mask = BIT(0),
  2034. .hw.init = &(struct clk_init_data){
  2035. .name = "gcc_ce3_clk",
  2036. .parent_names = (const char *[]){
  2037. "ce3_clk_src",
  2038. },
  2039. .num_parents = 1,
  2040. .flags = CLK_SET_RATE_PARENT,
  2041. .ops = &clk_branch2_ops,
  2042. },
  2043. },
  2044. };
  2045. static struct clk_branch gcc_gp1_clk = {
  2046. .halt_reg = 0x1900,
  2047. .clkr = {
  2048. .enable_reg = 0x1900,
  2049. .enable_mask = BIT(0),
  2050. .hw.init = &(struct clk_init_data){
  2051. .name = "gcc_gp1_clk",
  2052. .parent_names = (const char *[]){
  2053. "gp1_clk_src",
  2054. },
  2055. .num_parents = 1,
  2056. .flags = CLK_SET_RATE_PARENT,
  2057. .ops = &clk_branch2_ops,
  2058. },
  2059. },
  2060. };
  2061. static struct clk_branch gcc_gp2_clk = {
  2062. .halt_reg = 0x1940,
  2063. .clkr = {
  2064. .enable_reg = 0x1940,
  2065. .enable_mask = BIT(0),
  2066. .hw.init = &(struct clk_init_data){
  2067. .name = "gcc_gp2_clk",
  2068. .parent_names = (const char *[]){
  2069. "gp2_clk_src",
  2070. },
  2071. .num_parents = 1,
  2072. .flags = CLK_SET_RATE_PARENT,
  2073. .ops = &clk_branch2_ops,
  2074. },
  2075. },
  2076. };
  2077. static struct clk_branch gcc_gp3_clk = {
  2078. .halt_reg = 0x1980,
  2079. .clkr = {
  2080. .enable_reg = 0x1980,
  2081. .enable_mask = BIT(0),
  2082. .hw.init = &(struct clk_init_data){
  2083. .name = "gcc_gp3_clk",
  2084. .parent_names = (const char *[]){
  2085. "gp3_clk_src",
  2086. },
  2087. .num_parents = 1,
  2088. .flags = CLK_SET_RATE_PARENT,
  2089. .ops = &clk_branch2_ops,
  2090. },
  2091. },
  2092. };
  2093. static struct clk_branch gcc_ocmem_noc_cfg_ahb_clk = {
  2094. .halt_reg = 0x0248,
  2095. .clkr = {
  2096. .enable_reg = 0x0248,
  2097. .enable_mask = BIT(0),
  2098. .hw.init = &(struct clk_init_data){
  2099. .name = "gcc_ocmem_noc_cfg_ahb_clk",
  2100. .parent_names = (const char *[]){
  2101. "config_noc_clk_src",
  2102. },
  2103. .num_parents = 1,
  2104. .ops = &clk_branch2_ops,
  2105. },
  2106. },
  2107. };
  2108. static struct clk_branch gcc_pcie_0_aux_clk = {
  2109. .halt_reg = 0x1b10,
  2110. .clkr = {
  2111. .enable_reg = 0x1b10,
  2112. .enable_mask = BIT(0),
  2113. .hw.init = &(struct clk_init_data){
  2114. .name = "gcc_pcie_0_aux_clk",
  2115. .parent_names = (const char *[]){
  2116. "pcie_0_aux_clk_src",
  2117. },
  2118. .num_parents = 1,
  2119. .flags = CLK_SET_RATE_PARENT,
  2120. .ops = &clk_branch2_ops,
  2121. },
  2122. },
  2123. };
  2124. static struct clk_branch gcc_pcie_0_cfg_ahb_clk = {
  2125. .halt_reg = 0x1b0c,
  2126. .clkr = {
  2127. .enable_reg = 0x1b0c,
  2128. .enable_mask = BIT(0),
  2129. .hw.init = &(struct clk_init_data){
  2130. .name = "gcc_pcie_0_cfg_ahb_clk",
  2131. .parent_names = (const char *[]){
  2132. "config_noc_clk_src",
  2133. },
  2134. .num_parents = 1,
  2135. .flags = CLK_SET_RATE_PARENT,
  2136. .ops = &clk_branch2_ops,
  2137. },
  2138. },
  2139. };
  2140. static struct clk_branch gcc_pcie_0_mstr_axi_clk = {
  2141. .halt_reg = 0x1b08,
  2142. .clkr = {
  2143. .enable_reg = 0x1b08,
  2144. .enable_mask = BIT(0),
  2145. .hw.init = &(struct clk_init_data){
  2146. .name = "gcc_pcie_0_mstr_axi_clk",
  2147. .parent_names = (const char *[]){
  2148. "config_noc_clk_src",
  2149. },
  2150. .num_parents = 1,
  2151. .flags = CLK_SET_RATE_PARENT,
  2152. .ops = &clk_branch2_ops,
  2153. },
  2154. },
  2155. };
  2156. static struct clk_branch gcc_pcie_0_pipe_clk = {
  2157. .halt_reg = 0x1b14,
  2158. .clkr = {
  2159. .enable_reg = 0x1b14,
  2160. .enable_mask = BIT(0),
  2161. .hw.init = &(struct clk_init_data){
  2162. .name = "gcc_pcie_0_pipe_clk",
  2163. .parent_names = (const char *[]){
  2164. "pcie_0_pipe_clk_src",
  2165. },
  2166. .num_parents = 1,
  2167. .flags = CLK_SET_RATE_PARENT,
  2168. .ops = &clk_branch2_ops,
  2169. },
  2170. },
  2171. };
  2172. static struct clk_branch gcc_pcie_0_slv_axi_clk = {
  2173. .halt_reg = 0x1b04,
  2174. .clkr = {
  2175. .enable_reg = 0x1b04,
  2176. .enable_mask = BIT(0),
  2177. .hw.init = &(struct clk_init_data){
  2178. .name = "gcc_pcie_0_slv_axi_clk",
  2179. .parent_names = (const char *[]){
  2180. "config_noc_clk_src",
  2181. },
  2182. .num_parents = 1,
  2183. .flags = CLK_SET_RATE_PARENT,
  2184. .ops = &clk_branch2_ops,
  2185. },
  2186. },
  2187. };
  2188. static struct clk_branch gcc_pcie_1_aux_clk = {
  2189. .halt_reg = 0x1b90,
  2190. .clkr = {
  2191. .enable_reg = 0x1b90,
  2192. .enable_mask = BIT(0),
  2193. .hw.init = &(struct clk_init_data){
  2194. .name = "gcc_pcie_1_aux_clk",
  2195. .parent_names = (const char *[]){
  2196. "pcie_1_aux_clk_src",
  2197. },
  2198. .num_parents = 1,
  2199. .flags = CLK_SET_RATE_PARENT,
  2200. .ops = &clk_branch2_ops,
  2201. },
  2202. },
  2203. };
  2204. static struct clk_branch gcc_pcie_1_cfg_ahb_clk = {
  2205. .halt_reg = 0x1b8c,
  2206. .clkr = {
  2207. .enable_reg = 0x1b8c,
  2208. .enable_mask = BIT(0),
  2209. .hw.init = &(struct clk_init_data){
  2210. .name = "gcc_pcie_1_cfg_ahb_clk",
  2211. .parent_names = (const char *[]){
  2212. "config_noc_clk_src",
  2213. },
  2214. .num_parents = 1,
  2215. .flags = CLK_SET_RATE_PARENT,
  2216. .ops = &clk_branch2_ops,
  2217. },
  2218. },
  2219. };
  2220. static struct clk_branch gcc_pcie_1_mstr_axi_clk = {
  2221. .halt_reg = 0x1b88,
  2222. .clkr = {
  2223. .enable_reg = 0x1b88,
  2224. .enable_mask = BIT(0),
  2225. .hw.init = &(struct clk_init_data){
  2226. .name = "gcc_pcie_1_mstr_axi_clk",
  2227. .parent_names = (const char *[]){
  2228. "config_noc_clk_src",
  2229. },
  2230. .num_parents = 1,
  2231. .flags = CLK_SET_RATE_PARENT,
  2232. .ops = &clk_branch2_ops,
  2233. },
  2234. },
  2235. };
  2236. static struct clk_branch gcc_pcie_1_pipe_clk = {
  2237. .halt_reg = 0x1b94,
  2238. .clkr = {
  2239. .enable_reg = 0x1b94,
  2240. .enable_mask = BIT(0),
  2241. .hw.init = &(struct clk_init_data){
  2242. .name = "gcc_pcie_1_pipe_clk",
  2243. .parent_names = (const char *[]){
  2244. "pcie_1_pipe_clk_src",
  2245. },
  2246. .num_parents = 1,
  2247. .flags = CLK_SET_RATE_PARENT,
  2248. .ops = &clk_branch2_ops,
  2249. },
  2250. },
  2251. };
  2252. static struct clk_branch gcc_pcie_1_slv_axi_clk = {
  2253. .halt_reg = 0x1b84,
  2254. .clkr = {
  2255. .enable_reg = 0x1b84,
  2256. .enable_mask = BIT(0),
  2257. .hw.init = &(struct clk_init_data){
  2258. .name = "gcc_pcie_1_slv_axi_clk",
  2259. .parent_names = (const char *[]){
  2260. "config_noc_clk_src",
  2261. },
  2262. .num_parents = 1,
  2263. .flags = CLK_SET_RATE_PARENT,
  2264. .ops = &clk_branch2_ops,
  2265. },
  2266. },
  2267. };
  2268. static struct clk_branch gcc_pdm2_clk = {
  2269. .halt_reg = 0x0ccc,
  2270. .clkr = {
  2271. .enable_reg = 0x0ccc,
  2272. .enable_mask = BIT(0),
  2273. .hw.init = &(struct clk_init_data){
  2274. .name = "gcc_pdm2_clk",
  2275. .parent_names = (const char *[]){
  2276. "pdm2_clk_src",
  2277. },
  2278. .num_parents = 1,
  2279. .flags = CLK_SET_RATE_PARENT,
  2280. .ops = &clk_branch2_ops,
  2281. },
  2282. },
  2283. };
  2284. static struct clk_branch gcc_pdm_ahb_clk = {
  2285. .halt_reg = 0x0cc4,
  2286. .clkr = {
  2287. .enable_reg = 0x0cc4,
  2288. .enable_mask = BIT(0),
  2289. .hw.init = &(struct clk_init_data){
  2290. .name = "gcc_pdm_ahb_clk",
  2291. .parent_names = (const char *[]){
  2292. "periph_noc_clk_src",
  2293. },
  2294. .num_parents = 1,
  2295. .ops = &clk_branch2_ops,
  2296. },
  2297. },
  2298. };
  2299. static struct clk_branch gcc_periph_noc_usb_hsic_ahb_clk = {
  2300. .halt_reg = 0x01a4,
  2301. .clkr = {
  2302. .enable_reg = 0x01a4,
  2303. .enable_mask = BIT(0),
  2304. .hw.init = &(struct clk_init_data){
  2305. .name = "gcc_periph_noc_usb_hsic_ahb_clk",
  2306. .parent_names = (const char *[]){
  2307. "usb_hsic_ahb_clk_src",
  2308. },
  2309. .num_parents = 1,
  2310. .flags = CLK_SET_RATE_PARENT,
  2311. .ops = &clk_branch2_ops,
  2312. },
  2313. },
  2314. };
  2315. static struct clk_branch gcc_prng_ahb_clk = {
  2316. .halt_reg = 0x0d04,
  2317. .halt_check = BRANCH_HALT_VOTED,
  2318. .clkr = {
  2319. .enable_reg = 0x1484,
  2320. .enable_mask = BIT(13),
  2321. .hw.init = &(struct clk_init_data){
  2322. .name = "gcc_prng_ahb_clk",
  2323. .parent_names = (const char *[]){
  2324. "periph_noc_clk_src",
  2325. },
  2326. .num_parents = 1,
  2327. .ops = &clk_branch2_ops,
  2328. },
  2329. },
  2330. };
  2331. static struct clk_branch gcc_sata_asic0_clk = {
  2332. .halt_reg = 0x1c54,
  2333. .clkr = {
  2334. .enable_reg = 0x1c54,
  2335. .enable_mask = BIT(0),
  2336. .hw.init = &(struct clk_init_data){
  2337. .name = "gcc_sata_asic0_clk",
  2338. .parent_names = (const char *[]){
  2339. "sata_asic0_clk_src",
  2340. },
  2341. .num_parents = 1,
  2342. .flags = CLK_SET_RATE_PARENT,
  2343. .ops = &clk_branch2_ops,
  2344. },
  2345. },
  2346. };
  2347. static struct clk_branch gcc_sata_axi_clk = {
  2348. .halt_reg = 0x1c44,
  2349. .clkr = {
  2350. .enable_reg = 0x1c44,
  2351. .enable_mask = BIT(0),
  2352. .hw.init = &(struct clk_init_data){
  2353. .name = "gcc_sata_axi_clk",
  2354. .parent_names = (const char *[]){
  2355. "config_noc_clk_src",
  2356. },
  2357. .num_parents = 1,
  2358. .flags = CLK_SET_RATE_PARENT,
  2359. .ops = &clk_branch2_ops,
  2360. },
  2361. },
  2362. };
  2363. static struct clk_branch gcc_sata_cfg_ahb_clk = {
  2364. .halt_reg = 0x1c48,
  2365. .clkr = {
  2366. .enable_reg = 0x1c48,
  2367. .enable_mask = BIT(0),
  2368. .hw.init = &(struct clk_init_data){
  2369. .name = "gcc_sata_cfg_ahb_clk",
  2370. .parent_names = (const char *[]){
  2371. "config_noc_clk_src",
  2372. },
  2373. .num_parents = 1,
  2374. .flags = CLK_SET_RATE_PARENT,
  2375. .ops = &clk_branch2_ops,
  2376. },
  2377. },
  2378. };
  2379. static struct clk_branch gcc_sata_pmalive_clk = {
  2380. .halt_reg = 0x1c50,
  2381. .clkr = {
  2382. .enable_reg = 0x1c50,
  2383. .enable_mask = BIT(0),
  2384. .hw.init = &(struct clk_init_data){
  2385. .name = "gcc_sata_pmalive_clk",
  2386. .parent_names = (const char *[]){
  2387. "sata_pmalive_clk_src",
  2388. },
  2389. .num_parents = 1,
  2390. .flags = CLK_SET_RATE_PARENT,
  2391. .ops = &clk_branch2_ops,
  2392. },
  2393. },
  2394. };
  2395. static struct clk_branch gcc_sata_rx_clk = {
  2396. .halt_reg = 0x1c58,
  2397. .clkr = {
  2398. .enable_reg = 0x1c58,
  2399. .enable_mask = BIT(0),
  2400. .hw.init = &(struct clk_init_data){
  2401. .name = "gcc_sata_rx_clk",
  2402. .parent_names = (const char *[]){
  2403. "sata_rx_clk_src",
  2404. },
  2405. .num_parents = 1,
  2406. .flags = CLK_SET_RATE_PARENT,
  2407. .ops = &clk_branch2_ops,
  2408. },
  2409. },
  2410. };
  2411. static struct clk_branch gcc_sata_rx_oob_clk = {
  2412. .halt_reg = 0x1c4c,
  2413. .clkr = {
  2414. .enable_reg = 0x1c4c,
  2415. .enable_mask = BIT(0),
  2416. .hw.init = &(struct clk_init_data){
  2417. .name = "gcc_sata_rx_oob_clk",
  2418. .parent_names = (const char *[]){
  2419. "sata_rx_oob_clk_src",
  2420. },
  2421. .num_parents = 1,
  2422. .flags = CLK_SET_RATE_PARENT,
  2423. .ops = &clk_branch2_ops,
  2424. },
  2425. },
  2426. };
  2427. static struct clk_branch gcc_sdcc1_ahb_clk = {
  2428. .halt_reg = 0x04c8,
  2429. .clkr = {
  2430. .enable_reg = 0x04c8,
  2431. .enable_mask = BIT(0),
  2432. .hw.init = &(struct clk_init_data){
  2433. .name = "gcc_sdcc1_ahb_clk",
  2434. .parent_names = (const char *[]){
  2435. "periph_noc_clk_src",
  2436. },
  2437. .num_parents = 1,
  2438. .ops = &clk_branch2_ops,
  2439. },
  2440. },
  2441. };
  2442. static struct clk_branch gcc_sdcc1_apps_clk = {
  2443. .halt_reg = 0x04c4,
  2444. .clkr = {
  2445. .enable_reg = 0x04c4,
  2446. .enable_mask = BIT(0),
  2447. .hw.init = &(struct clk_init_data){
  2448. .name = "gcc_sdcc1_apps_clk",
  2449. .parent_names = (const char *[]){
  2450. "sdcc1_apps_clk_src",
  2451. },
  2452. .num_parents = 1,
  2453. .flags = CLK_SET_RATE_PARENT,
  2454. .ops = &clk_branch2_ops,
  2455. },
  2456. },
  2457. };
  2458. static struct clk_branch gcc_sdcc1_cdccal_ff_clk = {
  2459. .halt_reg = 0x04e8,
  2460. .clkr = {
  2461. .enable_reg = 0x04e8,
  2462. .enable_mask = BIT(0),
  2463. .hw.init = &(struct clk_init_data){
  2464. .name = "gcc_sdcc1_cdccal_ff_clk",
  2465. .parent_names = (const char *[]){
  2466. "xo"
  2467. },
  2468. .num_parents = 1,
  2469. .ops = &clk_branch2_ops,
  2470. },
  2471. },
  2472. };
  2473. static struct clk_branch gcc_sdcc1_cdccal_sleep_clk = {
  2474. .halt_reg = 0x04e4,
  2475. .clkr = {
  2476. .enable_reg = 0x04e4,
  2477. .enable_mask = BIT(0),
  2478. .hw.init = &(struct clk_init_data){
  2479. .name = "gcc_sdcc1_cdccal_sleep_clk",
  2480. .parent_names = (const char *[]){
  2481. "sleep_clk_src"
  2482. },
  2483. .num_parents = 1,
  2484. .ops = &clk_branch2_ops,
  2485. },
  2486. },
  2487. };
  2488. static struct clk_branch gcc_sdcc2_ahb_clk = {
  2489. .halt_reg = 0x0508,
  2490. .clkr = {
  2491. .enable_reg = 0x0508,
  2492. .enable_mask = BIT(0),
  2493. .hw.init = &(struct clk_init_data){
  2494. .name = "gcc_sdcc2_ahb_clk",
  2495. .parent_names = (const char *[]){
  2496. "periph_noc_clk_src",
  2497. },
  2498. .num_parents = 1,
  2499. .ops = &clk_branch2_ops,
  2500. },
  2501. },
  2502. };
  2503. static struct clk_branch gcc_sdcc2_apps_clk = {
  2504. .halt_reg = 0x0504,
  2505. .clkr = {
  2506. .enable_reg = 0x0504,
  2507. .enable_mask = BIT(0),
  2508. .hw.init = &(struct clk_init_data){
  2509. .name = "gcc_sdcc2_apps_clk",
  2510. .parent_names = (const char *[]){
  2511. "sdcc2_apps_clk_src",
  2512. },
  2513. .num_parents = 1,
  2514. .flags = CLK_SET_RATE_PARENT,
  2515. .ops = &clk_branch2_ops,
  2516. },
  2517. },
  2518. };
  2519. static struct clk_branch gcc_sdcc3_ahb_clk = {
  2520. .halt_reg = 0x0548,
  2521. .clkr = {
  2522. .enable_reg = 0x0548,
  2523. .enable_mask = BIT(0),
  2524. .hw.init = &(struct clk_init_data){
  2525. .name = "gcc_sdcc3_ahb_clk",
  2526. .parent_names = (const char *[]){
  2527. "periph_noc_clk_src",
  2528. },
  2529. .num_parents = 1,
  2530. .ops = &clk_branch2_ops,
  2531. },
  2532. },
  2533. };
  2534. static struct clk_branch gcc_sdcc3_apps_clk = {
  2535. .halt_reg = 0x0544,
  2536. .clkr = {
  2537. .enable_reg = 0x0544,
  2538. .enable_mask = BIT(0),
  2539. .hw.init = &(struct clk_init_data){
  2540. .name = "gcc_sdcc3_apps_clk",
  2541. .parent_names = (const char *[]){
  2542. "sdcc3_apps_clk_src",
  2543. },
  2544. .num_parents = 1,
  2545. .flags = CLK_SET_RATE_PARENT,
  2546. .ops = &clk_branch2_ops,
  2547. },
  2548. },
  2549. };
  2550. static struct clk_branch gcc_sdcc4_ahb_clk = {
  2551. .halt_reg = 0x0588,
  2552. .clkr = {
  2553. .enable_reg = 0x0588,
  2554. .enable_mask = BIT(0),
  2555. .hw.init = &(struct clk_init_data){
  2556. .name = "gcc_sdcc4_ahb_clk",
  2557. .parent_names = (const char *[]){
  2558. "periph_noc_clk_src",
  2559. },
  2560. .num_parents = 1,
  2561. .ops = &clk_branch2_ops,
  2562. },
  2563. },
  2564. };
  2565. static struct clk_branch gcc_sdcc4_apps_clk = {
  2566. .halt_reg = 0x0584,
  2567. .clkr = {
  2568. .enable_reg = 0x0584,
  2569. .enable_mask = BIT(0),
  2570. .hw.init = &(struct clk_init_data){
  2571. .name = "gcc_sdcc4_apps_clk",
  2572. .parent_names = (const char *[]){
  2573. "sdcc4_apps_clk_src",
  2574. },
  2575. .num_parents = 1,
  2576. .flags = CLK_SET_RATE_PARENT,
  2577. .ops = &clk_branch2_ops,
  2578. },
  2579. },
  2580. };
  2581. static struct clk_branch gcc_sys_noc_ufs_axi_clk = {
  2582. .halt_reg = 0x013c,
  2583. .clkr = {
  2584. .enable_reg = 0x013c,
  2585. .enable_mask = BIT(0),
  2586. .hw.init = &(struct clk_init_data){
  2587. .name = "gcc_sys_noc_ufs_axi_clk",
  2588. .parent_names = (const char *[]){
  2589. "ufs_axi_clk_src",
  2590. },
  2591. .num_parents = 1,
  2592. .flags = CLK_SET_RATE_PARENT,
  2593. .ops = &clk_branch2_ops,
  2594. },
  2595. },
  2596. };
  2597. static struct clk_branch gcc_sys_noc_usb3_axi_clk = {
  2598. .halt_reg = 0x0108,
  2599. .clkr = {
  2600. .enable_reg = 0x0108,
  2601. .enable_mask = BIT(0),
  2602. .hw.init = &(struct clk_init_data){
  2603. .name = "gcc_sys_noc_usb3_axi_clk",
  2604. .parent_names = (const char *[]){
  2605. "usb30_master_clk_src",
  2606. },
  2607. .num_parents = 1,
  2608. .flags = CLK_SET_RATE_PARENT,
  2609. .ops = &clk_branch2_ops,
  2610. },
  2611. },
  2612. };
  2613. static struct clk_branch gcc_sys_noc_usb3_sec_axi_clk = {
  2614. .halt_reg = 0x0138,
  2615. .clkr = {
  2616. .enable_reg = 0x0138,
  2617. .enable_mask = BIT(0),
  2618. .hw.init = &(struct clk_init_data){
  2619. .name = "gcc_sys_noc_usb3_sec_axi_clk",
  2620. .parent_names = (const char *[]){
  2621. "usb30_sec_master_clk_src",
  2622. },
  2623. .num_parents = 1,
  2624. .flags = CLK_SET_RATE_PARENT,
  2625. .ops = &clk_branch2_ops,
  2626. },
  2627. },
  2628. };
  2629. static struct clk_branch gcc_tsif_ahb_clk = {
  2630. .halt_reg = 0x0d84,
  2631. .clkr = {
  2632. .enable_reg = 0x0d84,
  2633. .enable_mask = BIT(0),
  2634. .hw.init = &(struct clk_init_data){
  2635. .name = "gcc_tsif_ahb_clk",
  2636. .parent_names = (const char *[]){
  2637. "periph_noc_clk_src",
  2638. },
  2639. .num_parents = 1,
  2640. .ops = &clk_branch2_ops,
  2641. },
  2642. },
  2643. };
  2644. static struct clk_branch gcc_tsif_inactivity_timers_clk = {
  2645. .halt_reg = 0x0d8c,
  2646. .clkr = {
  2647. .enable_reg = 0x0d8c,
  2648. .enable_mask = BIT(0),
  2649. .hw.init = &(struct clk_init_data){
  2650. .name = "gcc_tsif_inactivity_timers_clk",
  2651. .parent_names = (const char *[]){
  2652. "sleep_clk_src",
  2653. },
  2654. .num_parents = 1,
  2655. .flags = CLK_SET_RATE_PARENT,
  2656. .ops = &clk_branch2_ops,
  2657. },
  2658. },
  2659. };
  2660. static struct clk_branch gcc_tsif_ref_clk = {
  2661. .halt_reg = 0x0d88,
  2662. .clkr = {
  2663. .enable_reg = 0x0d88,
  2664. .enable_mask = BIT(0),
  2665. .hw.init = &(struct clk_init_data){
  2666. .name = "gcc_tsif_ref_clk",
  2667. .parent_names = (const char *[]){
  2668. "tsif_ref_clk_src",
  2669. },
  2670. .num_parents = 1,
  2671. .flags = CLK_SET_RATE_PARENT,
  2672. .ops = &clk_branch2_ops,
  2673. },
  2674. },
  2675. };
  2676. static struct clk_branch gcc_ufs_ahb_clk = {
  2677. .halt_reg = 0x1d48,
  2678. .clkr = {
  2679. .enable_reg = 0x1d48,
  2680. .enable_mask = BIT(0),
  2681. .hw.init = &(struct clk_init_data){
  2682. .name = "gcc_ufs_ahb_clk",
  2683. .parent_names = (const char *[]){
  2684. "config_noc_clk_src",
  2685. },
  2686. .num_parents = 1,
  2687. .flags = CLK_SET_RATE_PARENT,
  2688. .ops = &clk_branch2_ops,
  2689. },
  2690. },
  2691. };
  2692. static struct clk_branch gcc_ufs_axi_clk = {
  2693. .halt_reg = 0x1d44,
  2694. .clkr = {
  2695. .enable_reg = 0x1d44,
  2696. .enable_mask = BIT(0),
  2697. .hw.init = &(struct clk_init_data){
  2698. .name = "gcc_ufs_axi_clk",
  2699. .parent_names = (const char *[]){
  2700. "ufs_axi_clk_src",
  2701. },
  2702. .num_parents = 1,
  2703. .flags = CLK_SET_RATE_PARENT,
  2704. .ops = &clk_branch2_ops,
  2705. },
  2706. },
  2707. };
  2708. static struct clk_branch gcc_ufs_rx_cfg_clk = {
  2709. .halt_reg = 0x1d50,
  2710. .clkr = {
  2711. .enable_reg = 0x1d50,
  2712. .enable_mask = BIT(0),
  2713. .hw.init = &(struct clk_init_data){
  2714. .name = "gcc_ufs_rx_cfg_clk",
  2715. .parent_names = (const char *[]){
  2716. "ufs_axi_clk_src",
  2717. },
  2718. .num_parents = 1,
  2719. .flags = CLK_SET_RATE_PARENT,
  2720. .ops = &clk_branch2_ops,
  2721. },
  2722. },
  2723. };
  2724. static struct clk_branch gcc_ufs_rx_symbol_0_clk = {
  2725. .halt_reg = 0x1d5c,
  2726. .clkr = {
  2727. .enable_reg = 0x1d5c,
  2728. .enable_mask = BIT(0),
  2729. .hw.init = &(struct clk_init_data){
  2730. .name = "gcc_ufs_rx_symbol_0_clk",
  2731. .parent_names = (const char *[]){
  2732. "ufs_rx_symbol_0_clk_src",
  2733. },
  2734. .num_parents = 1,
  2735. .flags = CLK_SET_RATE_PARENT,
  2736. .ops = &clk_branch2_ops,
  2737. },
  2738. },
  2739. };
  2740. static struct clk_branch gcc_ufs_rx_symbol_1_clk = {
  2741. .halt_reg = 0x1d60,
  2742. .clkr = {
  2743. .enable_reg = 0x1d60,
  2744. .enable_mask = BIT(0),
  2745. .hw.init = &(struct clk_init_data){
  2746. .name = "gcc_ufs_rx_symbol_1_clk",
  2747. .parent_names = (const char *[]){
  2748. "ufs_rx_symbol_1_clk_src",
  2749. },
  2750. .num_parents = 1,
  2751. .flags = CLK_SET_RATE_PARENT,
  2752. .ops = &clk_branch2_ops,
  2753. },
  2754. },
  2755. };
  2756. static struct clk_branch gcc_ufs_tx_cfg_clk = {
  2757. .halt_reg = 0x1d4c,
  2758. .clkr = {
  2759. .enable_reg = 0x1d4c,
  2760. .enable_mask = BIT(0),
  2761. .hw.init = &(struct clk_init_data){
  2762. .name = "gcc_ufs_tx_cfg_clk",
  2763. .parent_names = (const char *[]){
  2764. "ufs_axi_clk_src",
  2765. },
  2766. .num_parents = 1,
  2767. .flags = CLK_SET_RATE_PARENT,
  2768. .ops = &clk_branch2_ops,
  2769. },
  2770. },
  2771. };
  2772. static struct clk_branch gcc_ufs_tx_symbol_0_clk = {
  2773. .halt_reg = 0x1d54,
  2774. .clkr = {
  2775. .enable_reg = 0x1d54,
  2776. .enable_mask = BIT(0),
  2777. .hw.init = &(struct clk_init_data){
  2778. .name = "gcc_ufs_tx_symbol_0_clk",
  2779. .parent_names = (const char *[]){
  2780. "ufs_tx_symbol_0_clk_src",
  2781. },
  2782. .num_parents = 1,
  2783. .flags = CLK_SET_RATE_PARENT,
  2784. .ops = &clk_branch2_ops,
  2785. },
  2786. },
  2787. };
  2788. static struct clk_branch gcc_ufs_tx_symbol_1_clk = {
  2789. .halt_reg = 0x1d58,
  2790. .clkr = {
  2791. .enable_reg = 0x1d58,
  2792. .enable_mask = BIT(0),
  2793. .hw.init = &(struct clk_init_data){
  2794. .name = "gcc_ufs_tx_symbol_1_clk",
  2795. .parent_names = (const char *[]){
  2796. "ufs_tx_symbol_1_clk_src",
  2797. },
  2798. .num_parents = 1,
  2799. .flags = CLK_SET_RATE_PARENT,
  2800. .ops = &clk_branch2_ops,
  2801. },
  2802. },
  2803. };
  2804. static struct clk_branch gcc_usb2a_phy_sleep_clk = {
  2805. .halt_reg = 0x04ac,
  2806. .clkr = {
  2807. .enable_reg = 0x04ac,
  2808. .enable_mask = BIT(0),
  2809. .hw.init = &(struct clk_init_data){
  2810. .name = "gcc_usb2a_phy_sleep_clk",
  2811. .parent_names = (const char *[]){
  2812. "sleep_clk_src",
  2813. },
  2814. .num_parents = 1,
  2815. .ops = &clk_branch2_ops,
  2816. },
  2817. },
  2818. };
  2819. static struct clk_branch gcc_usb2b_phy_sleep_clk = {
  2820. .halt_reg = 0x04b4,
  2821. .clkr = {
  2822. .enable_reg = 0x04b4,
  2823. .enable_mask = BIT(0),
  2824. .hw.init = &(struct clk_init_data){
  2825. .name = "gcc_usb2b_phy_sleep_clk",
  2826. .parent_names = (const char *[]){
  2827. "sleep_clk_src",
  2828. },
  2829. .num_parents = 1,
  2830. .ops = &clk_branch2_ops,
  2831. },
  2832. },
  2833. };
  2834. static struct clk_branch gcc_usb30_master_clk = {
  2835. .halt_reg = 0x03c8,
  2836. .clkr = {
  2837. .enable_reg = 0x03c8,
  2838. .enable_mask = BIT(0),
  2839. .hw.init = &(struct clk_init_data){
  2840. .name = "gcc_usb30_master_clk",
  2841. .parent_names = (const char *[]){
  2842. "usb30_master_clk_src",
  2843. },
  2844. .num_parents = 1,
  2845. .flags = CLK_SET_RATE_PARENT,
  2846. .ops = &clk_branch2_ops,
  2847. },
  2848. },
  2849. };
  2850. static struct clk_branch gcc_usb30_sec_master_clk = {
  2851. .halt_reg = 0x1bc8,
  2852. .clkr = {
  2853. .enable_reg = 0x1bc8,
  2854. .enable_mask = BIT(0),
  2855. .hw.init = &(struct clk_init_data){
  2856. .name = "gcc_usb30_sec_master_clk",
  2857. .parent_names = (const char *[]){
  2858. "usb30_sec_master_clk_src",
  2859. },
  2860. .num_parents = 1,
  2861. .flags = CLK_SET_RATE_PARENT,
  2862. .ops = &clk_branch2_ops,
  2863. },
  2864. },
  2865. };
  2866. static struct clk_branch gcc_usb30_mock_utmi_clk = {
  2867. .halt_reg = 0x03d0,
  2868. .clkr = {
  2869. .enable_reg = 0x03d0,
  2870. .enable_mask = BIT(0),
  2871. .hw.init = &(struct clk_init_data){
  2872. .name = "gcc_usb30_mock_utmi_clk",
  2873. .parent_names = (const char *[]){
  2874. "usb30_mock_utmi_clk_src",
  2875. },
  2876. .num_parents = 1,
  2877. .flags = CLK_SET_RATE_PARENT,
  2878. .ops = &clk_branch2_ops,
  2879. },
  2880. },
  2881. };
  2882. static struct clk_branch gcc_usb30_sleep_clk = {
  2883. .halt_reg = 0x03cc,
  2884. .clkr = {
  2885. .enable_reg = 0x03cc,
  2886. .enable_mask = BIT(0),
  2887. .hw.init = &(struct clk_init_data){
  2888. .name = "gcc_usb30_sleep_clk",
  2889. .parent_names = (const char *[]){
  2890. "sleep_clk_src",
  2891. },
  2892. .num_parents = 1,
  2893. .ops = &clk_branch2_ops,
  2894. },
  2895. },
  2896. };
  2897. static struct clk_branch gcc_usb_hs_ahb_clk = {
  2898. .halt_reg = 0x0488,
  2899. .clkr = {
  2900. .enable_reg = 0x0488,
  2901. .enable_mask = BIT(0),
  2902. .hw.init = &(struct clk_init_data){
  2903. .name = "gcc_usb_hs_ahb_clk",
  2904. .parent_names = (const char *[]){
  2905. "periph_noc_clk_src",
  2906. },
  2907. .num_parents = 1,
  2908. .ops = &clk_branch2_ops,
  2909. },
  2910. },
  2911. };
  2912. static struct clk_branch gcc_usb_hs_inactivity_timers_clk = {
  2913. .halt_reg = 0x048c,
  2914. .clkr = {
  2915. .enable_reg = 0x048c,
  2916. .enable_mask = BIT(0),
  2917. .hw.init = &(struct clk_init_data){
  2918. .name = "gcc_usb_hs_inactivity_timers_clk",
  2919. .parent_names = (const char *[]){
  2920. "sleep_clk_src",
  2921. },
  2922. .num_parents = 1,
  2923. .flags = CLK_SET_RATE_PARENT,
  2924. .ops = &clk_branch2_ops,
  2925. },
  2926. },
  2927. };
  2928. static struct clk_branch gcc_usb_hs_system_clk = {
  2929. .halt_reg = 0x0484,
  2930. .clkr = {
  2931. .enable_reg = 0x0484,
  2932. .enable_mask = BIT(0),
  2933. .hw.init = &(struct clk_init_data){
  2934. .name = "gcc_usb_hs_system_clk",
  2935. .parent_names = (const char *[]){
  2936. "usb_hs_system_clk_src",
  2937. },
  2938. .num_parents = 1,
  2939. .flags = CLK_SET_RATE_PARENT,
  2940. .ops = &clk_branch2_ops,
  2941. },
  2942. },
  2943. };
  2944. static struct clk_branch gcc_usb_hsic_ahb_clk = {
  2945. .halt_reg = 0x0408,
  2946. .clkr = {
  2947. .enable_reg = 0x0408,
  2948. .enable_mask = BIT(0),
  2949. .hw.init = &(struct clk_init_data){
  2950. .name = "gcc_usb_hsic_ahb_clk",
  2951. .parent_names = (const char *[]){
  2952. "periph_noc_clk_src",
  2953. },
  2954. .num_parents = 1,
  2955. .ops = &clk_branch2_ops,
  2956. },
  2957. },
  2958. };
  2959. static struct clk_branch gcc_usb_hsic_clk = {
  2960. .halt_reg = 0x0410,
  2961. .clkr = {
  2962. .enable_reg = 0x0410,
  2963. .enable_mask = BIT(0),
  2964. .hw.init = &(struct clk_init_data){
  2965. .name = "gcc_usb_hsic_clk",
  2966. .parent_names = (const char *[]){
  2967. "usb_hsic_clk_src",
  2968. },
  2969. .num_parents = 1,
  2970. .flags = CLK_SET_RATE_PARENT,
  2971. .ops = &clk_branch2_ops,
  2972. },
  2973. },
  2974. };
  2975. static struct clk_branch gcc_usb_hsic_io_cal_clk = {
  2976. .halt_reg = 0x0414,
  2977. .clkr = {
  2978. .enable_reg = 0x0414,
  2979. .enable_mask = BIT(0),
  2980. .hw.init = &(struct clk_init_data){
  2981. .name = "gcc_usb_hsic_io_cal_clk",
  2982. .parent_names = (const char *[]){
  2983. "usb_hsic_io_cal_clk_src",
  2984. },
  2985. .num_parents = 1,
  2986. .flags = CLK_SET_RATE_PARENT,
  2987. .ops = &clk_branch2_ops,
  2988. },
  2989. },
  2990. };
  2991. static struct clk_branch gcc_usb_hsic_io_cal_sleep_clk = {
  2992. .halt_reg = 0x0418,
  2993. .clkr = {
  2994. .enable_reg = 0x0418,
  2995. .enable_mask = BIT(0),
  2996. .hw.init = &(struct clk_init_data){
  2997. .name = "gcc_usb_hsic_io_cal_sleep_clk",
  2998. .parent_names = (const char *[]){
  2999. "sleep_clk_src",
  3000. },
  3001. .num_parents = 1,
  3002. .ops = &clk_branch2_ops,
  3003. },
  3004. },
  3005. };
  3006. static struct clk_branch gcc_usb_hsic_system_clk = {
  3007. .halt_reg = 0x040c,
  3008. .clkr = {
  3009. .enable_reg = 0x040c,
  3010. .enable_mask = BIT(0),
  3011. .hw.init = &(struct clk_init_data){
  3012. .name = "gcc_usb_hsic_system_clk",
  3013. .parent_names = (const char *[]){
  3014. "usb_hsic_system_clk_src",
  3015. },
  3016. .num_parents = 1,
  3017. .flags = CLK_SET_RATE_PARENT,
  3018. .ops = &clk_branch2_ops,
  3019. },
  3020. },
  3021. };
  3022. static struct gdsc usb_hs_hsic_gdsc = {
  3023. .gdscr = 0x404,
  3024. .pd = {
  3025. .name = "usb_hs_hsic",
  3026. },
  3027. .pwrsts = PWRSTS_OFF_ON,
  3028. };
  3029. static struct gdsc pcie0_gdsc = {
  3030. .gdscr = 0x1ac4,
  3031. .pd = {
  3032. .name = "pcie0",
  3033. },
  3034. .pwrsts = PWRSTS_OFF_ON,
  3035. };
  3036. static struct gdsc pcie1_gdsc = {
  3037. .gdscr = 0x1b44,
  3038. .pd = {
  3039. .name = "pcie1",
  3040. },
  3041. .pwrsts = PWRSTS_OFF_ON,
  3042. };
  3043. static struct gdsc usb30_gdsc = {
  3044. .gdscr = 0x1e84,
  3045. .pd = {
  3046. .name = "usb30",
  3047. },
  3048. .pwrsts = PWRSTS_OFF_ON,
  3049. };
  3050. static struct clk_regmap *gcc_apq8084_clocks[] = {
  3051. [GPLL0] = &gpll0.clkr,
  3052. [GPLL0_VOTE] = &gpll0_vote,
  3053. [GPLL1] = &gpll1.clkr,
  3054. [GPLL1_VOTE] = &gpll1_vote,
  3055. [GPLL4] = &gpll4.clkr,
  3056. [GPLL4_VOTE] = &gpll4_vote,
  3057. [CONFIG_NOC_CLK_SRC] = &config_noc_clk_src.clkr,
  3058. [PERIPH_NOC_CLK_SRC] = &periph_noc_clk_src.clkr,
  3059. [SYSTEM_NOC_CLK_SRC] = &system_noc_clk_src.clkr,
  3060. [UFS_AXI_CLK_SRC] = &ufs_axi_clk_src.clkr,
  3061. [USB30_MASTER_CLK_SRC] = &usb30_master_clk_src.clkr,
  3062. [USB30_SEC_MASTER_CLK_SRC] = &usb30_sec_master_clk_src.clkr,
  3063. [USB_HSIC_AHB_CLK_SRC] = &usb_hsic_ahb_clk_src.clkr,
  3064. [BLSP1_QUP1_I2C_APPS_CLK_SRC] = &blsp1_qup1_i2c_apps_clk_src.clkr,
  3065. [BLSP1_QUP1_SPI_APPS_CLK_SRC] = &blsp1_qup1_spi_apps_clk_src.clkr,
  3066. [BLSP1_QUP2_I2C_APPS_CLK_SRC] = &blsp1_qup2_i2c_apps_clk_src.clkr,
  3067. [BLSP1_QUP2_SPI_APPS_CLK_SRC] = &blsp1_qup2_spi_apps_clk_src.clkr,
  3068. [BLSP1_QUP3_I2C_APPS_CLK_SRC] = &blsp1_qup3_i2c_apps_clk_src.clkr,
  3069. [BLSP1_QUP3_SPI_APPS_CLK_SRC] = &blsp1_qup3_spi_apps_clk_src.clkr,
  3070. [BLSP1_QUP4_I2C_APPS_CLK_SRC] = &blsp1_qup4_i2c_apps_clk_src.clkr,
  3071. [BLSP1_QUP4_SPI_APPS_CLK_SRC] = &blsp1_qup4_spi_apps_clk_src.clkr,
  3072. [BLSP1_QUP5_I2C_APPS_CLK_SRC] = &blsp1_qup5_i2c_apps_clk_src.clkr,
  3073. [BLSP1_QUP5_SPI_APPS_CLK_SRC] = &blsp1_qup5_spi_apps_clk_src.clkr,
  3074. [BLSP1_QUP6_I2C_APPS_CLK_SRC] = &blsp1_qup6_i2c_apps_clk_src.clkr,
  3075. [BLSP1_QUP6_SPI_APPS_CLK_SRC] = &blsp1_qup6_spi_apps_clk_src.clkr,
  3076. [BLSP1_UART1_APPS_CLK_SRC] = &blsp1_uart1_apps_clk_src.clkr,
  3077. [BLSP1_UART2_APPS_CLK_SRC] = &blsp1_uart2_apps_clk_src.clkr,
  3078. [BLSP1_UART3_APPS_CLK_SRC] = &blsp1_uart3_apps_clk_src.clkr,
  3079. [BLSP1_UART4_APPS_CLK_SRC] = &blsp1_uart4_apps_clk_src.clkr,
  3080. [BLSP1_UART5_APPS_CLK_SRC] = &blsp1_uart5_apps_clk_src.clkr,
  3081. [BLSP1_UART6_APPS_CLK_SRC] = &blsp1_uart6_apps_clk_src.clkr,
  3082. [BLSP2_QUP1_I2C_APPS_CLK_SRC] = &blsp2_qup1_i2c_apps_clk_src.clkr,
  3083. [BLSP2_QUP1_SPI_APPS_CLK_SRC] = &blsp2_qup1_spi_apps_clk_src.clkr,
  3084. [BLSP2_QUP2_I2C_APPS_CLK_SRC] = &blsp2_qup2_i2c_apps_clk_src.clkr,
  3085. [BLSP2_QUP2_SPI_APPS_CLK_SRC] = &blsp2_qup2_spi_apps_clk_src.clkr,
  3086. [BLSP2_QUP3_I2C_APPS_CLK_SRC] = &blsp2_qup3_i2c_apps_clk_src.clkr,
  3087. [BLSP2_QUP3_SPI_APPS_CLK_SRC] = &blsp2_qup3_spi_apps_clk_src.clkr,
  3088. [BLSP2_QUP4_I2C_APPS_CLK_SRC] = &blsp2_qup4_i2c_apps_clk_src.clkr,
  3089. [BLSP2_QUP4_SPI_APPS_CLK_SRC] = &blsp2_qup4_spi_apps_clk_src.clkr,
  3090. [BLSP2_QUP5_I2C_APPS_CLK_SRC] = &blsp2_qup5_i2c_apps_clk_src.clkr,
  3091. [BLSP2_QUP5_SPI_APPS_CLK_SRC] = &blsp2_qup5_spi_apps_clk_src.clkr,
  3092. [BLSP2_QUP6_I2C_APPS_CLK_SRC] = &blsp2_qup6_i2c_apps_clk_src.clkr,
  3093. [BLSP2_QUP6_SPI_APPS_CLK_SRC] = &blsp2_qup6_spi_apps_clk_src.clkr,
  3094. [BLSP2_UART1_APPS_CLK_SRC] = &blsp2_uart1_apps_clk_src.clkr,
  3095. [BLSP2_UART2_APPS_CLK_SRC] = &blsp2_uart2_apps_clk_src.clkr,
  3096. [BLSP2_UART3_APPS_CLK_SRC] = &blsp2_uart3_apps_clk_src.clkr,
  3097. [BLSP2_UART4_APPS_CLK_SRC] = &blsp2_uart4_apps_clk_src.clkr,
  3098. [BLSP2_UART5_APPS_CLK_SRC] = &blsp2_uart5_apps_clk_src.clkr,
  3099. [BLSP2_UART6_APPS_CLK_SRC] = &blsp2_uart6_apps_clk_src.clkr,
  3100. [CE1_CLK_SRC] = &ce1_clk_src.clkr,
  3101. [CE2_CLK_SRC] = &ce2_clk_src.clkr,
  3102. [CE3_CLK_SRC] = &ce3_clk_src.clkr,
  3103. [GP1_CLK_SRC] = &gp1_clk_src.clkr,
  3104. [GP2_CLK_SRC] = &gp2_clk_src.clkr,
  3105. [GP3_CLK_SRC] = &gp3_clk_src.clkr,
  3106. [PCIE_0_AUX_CLK_SRC] = &pcie_0_aux_clk_src.clkr,
  3107. [PCIE_0_PIPE_CLK_SRC] = &pcie_0_pipe_clk_src.clkr,
  3108. [PCIE_1_AUX_CLK_SRC] = &pcie_1_aux_clk_src.clkr,
  3109. [PCIE_1_PIPE_CLK_SRC] = &pcie_1_pipe_clk_src.clkr,
  3110. [PDM2_CLK_SRC] = &pdm2_clk_src.clkr,
  3111. [SATA_ASIC0_CLK_SRC] = &sata_asic0_clk_src.clkr,
  3112. [SATA_PMALIVE_CLK_SRC] = &sata_pmalive_clk_src.clkr,
  3113. [SATA_RX_CLK_SRC] = &sata_rx_clk_src.clkr,
  3114. [SATA_RX_OOB_CLK_SRC] = &sata_rx_oob_clk_src.clkr,
  3115. [SDCC1_APPS_CLK_SRC] = &sdcc1_apps_clk_src.clkr,
  3116. [SDCC2_APPS_CLK_SRC] = &sdcc2_apps_clk_src.clkr,
  3117. [SDCC3_APPS_CLK_SRC] = &sdcc3_apps_clk_src.clkr,
  3118. [SDCC4_APPS_CLK_SRC] = &sdcc4_apps_clk_src.clkr,
  3119. [TSIF_REF_CLK_SRC] = &tsif_ref_clk_src.clkr,
  3120. [USB30_MOCK_UTMI_CLK_SRC] = &usb30_mock_utmi_clk_src.clkr,
  3121. [USB30_SEC_MOCK_UTMI_CLK_SRC] = &usb30_sec_mock_utmi_clk_src.clkr,
  3122. [USB_HS_SYSTEM_CLK_SRC] = &usb_hs_system_clk_src.clkr,
  3123. [USB_HSIC_CLK_SRC] = &usb_hsic_clk_src.clkr,
  3124. [USB_HSIC_IO_CAL_CLK_SRC] = &usb_hsic_io_cal_clk_src.clkr,
  3125. [USB_HSIC_MOCK_UTMI_CLK_SRC] = &usb_hsic_mock_utmi_clk_src.clkr,
  3126. [USB_HSIC_SYSTEM_CLK_SRC] = &usb_hsic_system_clk_src.clkr,
  3127. [GCC_BAM_DMA_AHB_CLK] = &gcc_bam_dma_ahb_clk.clkr,
  3128. [GCC_BLSP1_AHB_CLK] = &gcc_blsp1_ahb_clk.clkr,
  3129. [GCC_BLSP1_QUP1_I2C_APPS_CLK] = &gcc_blsp1_qup1_i2c_apps_clk.clkr,
  3130. [GCC_BLSP1_QUP1_SPI_APPS_CLK] = &gcc_blsp1_qup1_spi_apps_clk.clkr,
  3131. [GCC_BLSP1_QUP2_I2C_APPS_CLK] = &gcc_blsp1_qup2_i2c_apps_clk.clkr,
  3132. [GCC_BLSP1_QUP2_SPI_APPS_CLK] = &gcc_blsp1_qup2_spi_apps_clk.clkr,
  3133. [GCC_BLSP1_QUP3_I2C_APPS_CLK] = &gcc_blsp1_qup3_i2c_apps_clk.clkr,
  3134. [GCC_BLSP1_QUP3_SPI_APPS_CLK] = &gcc_blsp1_qup3_spi_apps_clk.clkr,
  3135. [GCC_BLSP1_QUP4_I2C_APPS_CLK] = &gcc_blsp1_qup4_i2c_apps_clk.clkr,
  3136. [GCC_BLSP1_QUP4_SPI_APPS_CLK] = &gcc_blsp1_qup4_spi_apps_clk.clkr,
  3137. [GCC_BLSP1_QUP5_I2C_APPS_CLK] = &gcc_blsp1_qup5_i2c_apps_clk.clkr,
  3138. [GCC_BLSP1_QUP5_SPI_APPS_CLK] = &gcc_blsp1_qup5_spi_apps_clk.clkr,
  3139. [GCC_BLSP1_QUP6_I2C_APPS_CLK] = &gcc_blsp1_qup6_i2c_apps_clk.clkr,
  3140. [GCC_BLSP1_QUP6_SPI_APPS_CLK] = &gcc_blsp1_qup6_spi_apps_clk.clkr,
  3141. [GCC_BLSP1_UART1_APPS_CLK] = &gcc_blsp1_uart1_apps_clk.clkr,
  3142. [GCC_BLSP1_UART2_APPS_CLK] = &gcc_blsp1_uart2_apps_clk.clkr,
  3143. [GCC_BLSP1_UART3_APPS_CLK] = &gcc_blsp1_uart3_apps_clk.clkr,
  3144. [GCC_BLSP1_UART4_APPS_CLK] = &gcc_blsp1_uart4_apps_clk.clkr,
  3145. [GCC_BLSP1_UART5_APPS_CLK] = &gcc_blsp1_uart5_apps_clk.clkr,
  3146. [GCC_BLSP1_UART6_APPS_CLK] = &gcc_blsp1_uart6_apps_clk.clkr,
  3147. [GCC_BLSP2_AHB_CLK] = &gcc_blsp2_ahb_clk.clkr,
  3148. [GCC_BLSP2_QUP1_I2C_APPS_CLK] = &gcc_blsp2_qup1_i2c_apps_clk.clkr,
  3149. [GCC_BLSP2_QUP1_SPI_APPS_CLK] = &gcc_blsp2_qup1_spi_apps_clk.clkr,
  3150. [GCC_BLSP2_QUP2_I2C_APPS_CLK] = &gcc_blsp2_qup2_i2c_apps_clk.clkr,
  3151. [GCC_BLSP2_QUP2_SPI_APPS_CLK] = &gcc_blsp2_qup2_spi_apps_clk.clkr,
  3152. [GCC_BLSP2_QUP3_I2C_APPS_CLK] = &gcc_blsp2_qup3_i2c_apps_clk.clkr,
  3153. [GCC_BLSP2_QUP3_SPI_APPS_CLK] = &gcc_blsp2_qup3_spi_apps_clk.clkr,
  3154. [GCC_BLSP2_QUP4_I2C_APPS_CLK] = &gcc_blsp2_qup4_i2c_apps_clk.clkr,
  3155. [GCC_BLSP2_QUP4_SPI_APPS_CLK] = &gcc_blsp2_qup4_spi_apps_clk.clkr,
  3156. [GCC_BLSP2_QUP5_I2C_APPS_CLK] = &gcc_blsp2_qup5_i2c_apps_clk.clkr,
  3157. [GCC_BLSP2_QUP5_SPI_APPS_CLK] = &gcc_blsp2_qup5_spi_apps_clk.clkr,
  3158. [GCC_BLSP2_QUP6_I2C_APPS_CLK] = &gcc_blsp2_qup6_i2c_apps_clk.clkr,
  3159. [GCC_BLSP2_QUP6_SPI_APPS_CLK] = &gcc_blsp2_qup6_spi_apps_clk.clkr,
  3160. [GCC_BLSP2_UART1_APPS_CLK] = &gcc_blsp2_uart1_apps_clk.clkr,
  3161. [GCC_BLSP2_UART2_APPS_CLK] = &gcc_blsp2_uart2_apps_clk.clkr,
  3162. [GCC_BLSP2_UART3_APPS_CLK] = &gcc_blsp2_uart3_apps_clk.clkr,
  3163. [GCC_BLSP2_UART4_APPS_CLK] = &gcc_blsp2_uart4_apps_clk.clkr,
  3164. [GCC_BLSP2_UART5_APPS_CLK] = &gcc_blsp2_uart5_apps_clk.clkr,
  3165. [GCC_BLSP2_UART6_APPS_CLK] = &gcc_blsp2_uart6_apps_clk.clkr,
  3166. [GCC_BOOT_ROM_AHB_CLK] = &gcc_boot_rom_ahb_clk.clkr,
  3167. [GCC_CE1_AHB_CLK] = &gcc_ce1_ahb_clk.clkr,
  3168. [GCC_CE1_AXI_CLK] = &gcc_ce1_axi_clk.clkr,
  3169. [GCC_CE1_CLK] = &gcc_ce1_clk.clkr,
  3170. [GCC_CE2_AHB_CLK] = &gcc_ce2_ahb_clk.clkr,
  3171. [GCC_CE2_AXI_CLK] = &gcc_ce2_axi_clk.clkr,
  3172. [GCC_CE2_CLK] = &gcc_ce2_clk.clkr,
  3173. [GCC_CE3_AHB_CLK] = &gcc_ce3_ahb_clk.clkr,
  3174. [GCC_CE3_AXI_CLK] = &gcc_ce3_axi_clk.clkr,
  3175. [GCC_CE3_CLK] = &gcc_ce3_clk.clkr,
  3176. [GCC_GP1_CLK] = &gcc_gp1_clk.clkr,
  3177. [GCC_GP2_CLK] = &gcc_gp2_clk.clkr,
  3178. [GCC_GP3_CLK] = &gcc_gp3_clk.clkr,
  3179. [GCC_OCMEM_NOC_CFG_AHB_CLK] = &gcc_ocmem_noc_cfg_ahb_clk.clkr,
  3180. [GCC_PCIE_0_AUX_CLK] = &gcc_pcie_0_aux_clk.clkr,
  3181. [GCC_PCIE_0_CFG_AHB_CLK] = &gcc_pcie_0_cfg_ahb_clk.clkr,
  3182. [GCC_PCIE_0_MSTR_AXI_CLK] = &gcc_pcie_0_mstr_axi_clk.clkr,
  3183. [GCC_PCIE_0_PIPE_CLK] = &gcc_pcie_0_pipe_clk.clkr,
  3184. [GCC_PCIE_0_SLV_AXI_CLK] = &gcc_pcie_0_slv_axi_clk.clkr,
  3185. [GCC_PCIE_1_AUX_CLK] = &gcc_pcie_1_aux_clk.clkr,
  3186. [GCC_PCIE_1_CFG_AHB_CLK] = &gcc_pcie_1_cfg_ahb_clk.clkr,
  3187. [GCC_PCIE_1_MSTR_AXI_CLK] = &gcc_pcie_1_mstr_axi_clk.clkr,
  3188. [GCC_PCIE_1_PIPE_CLK] = &gcc_pcie_1_pipe_clk.clkr,
  3189. [GCC_PCIE_1_SLV_AXI_CLK] = &gcc_pcie_1_slv_axi_clk.clkr,
  3190. [GCC_PDM2_CLK] = &gcc_pdm2_clk.clkr,
  3191. [GCC_PDM_AHB_CLK] = &gcc_pdm_ahb_clk.clkr,
  3192. [GCC_PERIPH_NOC_USB_HSIC_AHB_CLK] = &gcc_periph_noc_usb_hsic_ahb_clk.clkr,
  3193. [GCC_PRNG_AHB_CLK] = &gcc_prng_ahb_clk.clkr,
  3194. [GCC_SATA_ASIC0_CLK] = &gcc_sata_asic0_clk.clkr,
  3195. [GCC_SATA_AXI_CLK] = &gcc_sata_axi_clk.clkr,
  3196. [GCC_SATA_CFG_AHB_CLK] = &gcc_sata_cfg_ahb_clk.clkr,
  3197. [GCC_SATA_PMALIVE_CLK] = &gcc_sata_pmalive_clk.clkr,
  3198. [GCC_SATA_RX_CLK] = &gcc_sata_rx_clk.clkr,
  3199. [GCC_SATA_RX_OOB_CLK] = &gcc_sata_rx_oob_clk.clkr,
  3200. [GCC_SDCC1_AHB_CLK] = &gcc_sdcc1_ahb_clk.clkr,
  3201. [GCC_SDCC1_APPS_CLK] = &gcc_sdcc1_apps_clk.clkr,
  3202. [GCC_SDCC1_CDCCAL_FF_CLK] = &gcc_sdcc1_cdccal_ff_clk.clkr,
  3203. [GCC_SDCC1_CDCCAL_SLEEP_CLK] = &gcc_sdcc1_cdccal_sleep_clk.clkr,
  3204. [GCC_SDCC2_AHB_CLK] = &gcc_sdcc2_ahb_clk.clkr,
  3205. [GCC_SDCC2_APPS_CLK] = &gcc_sdcc2_apps_clk.clkr,
  3206. [GCC_SDCC3_AHB_CLK] = &gcc_sdcc3_ahb_clk.clkr,
  3207. [GCC_SDCC3_APPS_CLK] = &gcc_sdcc3_apps_clk.clkr,
  3208. [GCC_SDCC4_AHB_CLK] = &gcc_sdcc4_ahb_clk.clkr,
  3209. [GCC_SDCC4_APPS_CLK] = &gcc_sdcc4_apps_clk.clkr,
  3210. [GCC_SYS_NOC_UFS_AXI_CLK] = &gcc_sys_noc_ufs_axi_clk.clkr,
  3211. [GCC_SYS_NOC_USB3_AXI_CLK] = &gcc_sys_noc_usb3_axi_clk.clkr,
  3212. [GCC_SYS_NOC_USB3_SEC_AXI_CLK] = &gcc_sys_noc_usb3_sec_axi_clk.clkr,
  3213. [GCC_TSIF_AHB_CLK] = &gcc_tsif_ahb_clk.clkr,
  3214. [GCC_TSIF_INACTIVITY_TIMERS_CLK] = &gcc_tsif_inactivity_timers_clk.clkr,
  3215. [GCC_TSIF_REF_CLK] = &gcc_tsif_ref_clk.clkr,
  3216. [GCC_UFS_AHB_CLK] = &gcc_ufs_ahb_clk.clkr,
  3217. [GCC_UFS_AXI_CLK] = &gcc_ufs_axi_clk.clkr,
  3218. [GCC_UFS_RX_CFG_CLK] = &gcc_ufs_rx_cfg_clk.clkr,
  3219. [GCC_UFS_RX_SYMBOL_0_CLK] = &gcc_ufs_rx_symbol_0_clk.clkr,
  3220. [GCC_UFS_RX_SYMBOL_1_CLK] = &gcc_ufs_rx_symbol_1_clk.clkr,
  3221. [GCC_UFS_TX_CFG_CLK] = &gcc_ufs_tx_cfg_clk.clkr,
  3222. [GCC_UFS_TX_SYMBOL_0_CLK] = &gcc_ufs_tx_symbol_0_clk.clkr,
  3223. [GCC_UFS_TX_SYMBOL_1_CLK] = &gcc_ufs_tx_symbol_1_clk.clkr,
  3224. [GCC_USB2A_PHY_SLEEP_CLK] = &gcc_usb2a_phy_sleep_clk.clkr,
  3225. [GCC_USB2B_PHY_SLEEP_CLK] = &gcc_usb2b_phy_sleep_clk.clkr,
  3226. [GCC_USB30_MASTER_CLK] = &gcc_usb30_master_clk.clkr,
  3227. [GCC_USB30_MOCK_UTMI_CLK] = &gcc_usb30_mock_utmi_clk.clkr,
  3228. [GCC_USB30_SLEEP_CLK] = &gcc_usb30_sleep_clk.clkr,
  3229. [GCC_USB30_SEC_MASTER_CLK] = &gcc_usb30_sec_master_clk.clkr,
  3230. [GCC_USB30_SEC_MOCK_UTMI_CLK] = &gcc_usb30_sec_mock_utmi_clk.clkr,
  3231. [GCC_USB30_SEC_SLEEP_CLK] = &gcc_usb30_sec_sleep_clk.clkr,
  3232. [GCC_USB_HS_AHB_CLK] = &gcc_usb_hs_ahb_clk.clkr,
  3233. [GCC_USB_HS_INACTIVITY_TIMERS_CLK] = &gcc_usb_hs_inactivity_timers_clk.clkr,
  3234. [GCC_USB_HS_SYSTEM_CLK] = &gcc_usb_hs_system_clk.clkr,
  3235. [GCC_USB_HSIC_AHB_CLK] = &gcc_usb_hsic_ahb_clk.clkr,
  3236. [GCC_USB_HSIC_CLK] = &gcc_usb_hsic_clk.clkr,
  3237. [GCC_USB_HSIC_IO_CAL_CLK] = &gcc_usb_hsic_io_cal_clk.clkr,
  3238. [GCC_USB_HSIC_IO_CAL_SLEEP_CLK] = &gcc_usb_hsic_io_cal_sleep_clk.clkr,
  3239. [GCC_USB_HSIC_MOCK_UTMI_CLK] = &gcc_usb_hsic_mock_utmi_clk.clkr,
  3240. [GCC_USB_HSIC_SYSTEM_CLK] = &gcc_usb_hsic_system_clk.clkr,
  3241. };
  3242. static struct gdsc *gcc_apq8084_gdscs[] = {
  3243. [USB_HS_HSIC_GDSC] = &usb_hs_hsic_gdsc,
  3244. [PCIE0_GDSC] = &pcie0_gdsc,
  3245. [PCIE1_GDSC] = &pcie1_gdsc,
  3246. [USB30_GDSC] = &usb30_gdsc,
  3247. };
  3248. static const struct qcom_reset_map gcc_apq8084_resets[] = {
  3249. [GCC_SYSTEM_NOC_BCR] = { 0x0100 },
  3250. [GCC_CONFIG_NOC_BCR] = { 0x0140 },
  3251. [GCC_PERIPH_NOC_BCR] = { 0x0180 },
  3252. [GCC_IMEM_BCR] = { 0x0200 },
  3253. [GCC_MMSS_BCR] = { 0x0240 },
  3254. [GCC_QDSS_BCR] = { 0x0300 },
  3255. [GCC_USB_30_BCR] = { 0x03c0 },
  3256. [GCC_USB3_PHY_BCR] = { 0x03fc },
  3257. [GCC_USB_HS_HSIC_BCR] = { 0x0400 },
  3258. [GCC_USB_HS_BCR] = { 0x0480 },
  3259. [GCC_USB2A_PHY_BCR] = { 0x04a8 },
  3260. [GCC_USB2B_PHY_BCR] = { 0x04b0 },
  3261. [GCC_SDCC1_BCR] = { 0x04c0 },
  3262. [GCC_SDCC2_BCR] = { 0x0500 },
  3263. [GCC_SDCC3_BCR] = { 0x0540 },
  3264. [GCC_SDCC4_BCR] = { 0x0580 },
  3265. [GCC_BLSP1_BCR] = { 0x05c0 },
  3266. [GCC_BLSP1_QUP1_BCR] = { 0x0640 },
  3267. [GCC_BLSP1_UART1_BCR] = { 0x0680 },
  3268. [GCC_BLSP1_QUP2_BCR] = { 0x06c0 },
  3269. [GCC_BLSP1_UART2_BCR] = { 0x0700 },
  3270. [GCC_BLSP1_QUP3_BCR] = { 0x0740 },
  3271. [GCC_BLSP1_UART3_BCR] = { 0x0780 },
  3272. [GCC_BLSP1_QUP4_BCR] = { 0x07c0 },
  3273. [GCC_BLSP1_UART4_BCR] = { 0x0800 },
  3274. [GCC_BLSP1_QUP5_BCR] = { 0x0840 },
  3275. [GCC_BLSP1_UART5_BCR] = { 0x0880 },
  3276. [GCC_BLSP1_QUP6_BCR] = { 0x08c0 },
  3277. [GCC_BLSP1_UART6_BCR] = { 0x0900 },
  3278. [GCC_BLSP2_BCR] = { 0x0940 },
  3279. [GCC_BLSP2_QUP1_BCR] = { 0x0980 },
  3280. [GCC_BLSP2_UART1_BCR] = { 0x09c0 },
  3281. [GCC_BLSP2_QUP2_BCR] = { 0x0a00 },
  3282. [GCC_BLSP2_UART2_BCR] = { 0x0a40 },
  3283. [GCC_BLSP2_QUP3_BCR] = { 0x0a80 },
  3284. [GCC_BLSP2_UART3_BCR] = { 0x0ac0 },
  3285. [GCC_BLSP2_QUP4_BCR] = { 0x0b00 },
  3286. [GCC_BLSP2_UART4_BCR] = { 0x0b40 },
  3287. [GCC_BLSP2_QUP5_BCR] = { 0x0b80 },
  3288. [GCC_BLSP2_UART5_BCR] = { 0x0bc0 },
  3289. [GCC_BLSP2_QUP6_BCR] = { 0x0c00 },
  3290. [GCC_BLSP2_UART6_BCR] = { 0x0c40 },
  3291. [GCC_PDM_BCR] = { 0x0cc0 },
  3292. [GCC_PRNG_BCR] = { 0x0d00 },
  3293. [GCC_BAM_DMA_BCR] = { 0x0d40 },
  3294. [GCC_TSIF_BCR] = { 0x0d80 },
  3295. [GCC_TCSR_BCR] = { 0x0dc0 },
  3296. [GCC_BOOT_ROM_BCR] = { 0x0e00 },
  3297. [GCC_MSG_RAM_BCR] = { 0x0e40 },
  3298. [GCC_TLMM_BCR] = { 0x0e80 },
  3299. [GCC_MPM_BCR] = { 0x0ec0 },
  3300. [GCC_MPM_AHB_RESET] = { 0x0ec4, 1 },
  3301. [GCC_MPM_NON_AHB_RESET] = { 0x0ec4, 2 },
  3302. [GCC_SEC_CTRL_BCR] = { 0x0f40 },
  3303. [GCC_SPMI_BCR] = { 0x0fc0 },
  3304. [GCC_SPDM_BCR] = { 0x1000 },
  3305. [GCC_CE1_BCR] = { 0x1040 },
  3306. [GCC_CE2_BCR] = { 0x1080 },
  3307. [GCC_BIMC_BCR] = { 0x1100 },
  3308. [GCC_SNOC_BUS_TIMEOUT0_BCR] = { 0x1240 },
  3309. [GCC_SNOC_BUS_TIMEOUT2_BCR] = { 0x1248 },
  3310. [GCC_PNOC_BUS_TIMEOUT0_BCR] = { 0x1280 },
  3311. [GCC_PNOC_BUS_TIMEOUT1_BCR] = { 0x1288 },
  3312. [GCC_PNOC_BUS_TIMEOUT2_BCR] = { 0x1290 },
  3313. [GCC_PNOC_BUS_TIMEOUT3_BCR] = { 0x1298 },
  3314. [GCC_PNOC_BUS_TIMEOUT4_BCR] = { 0x12a0 },
  3315. [GCC_CNOC_BUS_TIMEOUT0_BCR] = { 0x12c0 },
  3316. [GCC_CNOC_BUS_TIMEOUT1_BCR] = { 0x12c8 },
  3317. [GCC_CNOC_BUS_TIMEOUT2_BCR] = { 0x12d0 },
  3318. [GCC_CNOC_BUS_TIMEOUT3_BCR] = { 0x12d8 },
  3319. [GCC_CNOC_BUS_TIMEOUT4_BCR] = { 0x12e0 },
  3320. [GCC_CNOC_BUS_TIMEOUT5_BCR] = { 0x12e8 },
  3321. [GCC_CNOC_BUS_TIMEOUT6_BCR] = { 0x12f0 },
  3322. [GCC_DEHR_BCR] = { 0x1300 },
  3323. [GCC_RBCPR_BCR] = { 0x1380 },
  3324. [GCC_MSS_RESTART] = { 0x1680 },
  3325. [GCC_LPASS_RESTART] = { 0x16c0 },
  3326. [GCC_WCSS_RESTART] = { 0x1700 },
  3327. [GCC_VENUS_RESTART] = { 0x1740 },
  3328. [GCC_COPSS_SMMU_BCR] = { 0x1a40 },
  3329. [GCC_SPSS_BCR] = { 0x1a80 },
  3330. [GCC_PCIE_0_BCR] = { 0x1ac0 },
  3331. [GCC_PCIE_0_PHY_BCR] = { 0x1b00 },
  3332. [GCC_PCIE_1_BCR] = { 0x1b40 },
  3333. [GCC_PCIE_1_PHY_BCR] = { 0x1b80 },
  3334. [GCC_USB_30_SEC_BCR] = { 0x1bc0 },
  3335. [GCC_USB3_SEC_PHY_BCR] = { 0x1bfc },
  3336. [GCC_SATA_BCR] = { 0x1c40 },
  3337. [GCC_CE3_BCR] = { 0x1d00 },
  3338. [GCC_UFS_BCR] = { 0x1d40 },
  3339. [GCC_USB30_PHY_COM_BCR] = { 0x1e80 },
  3340. };
  3341. static const struct regmap_config gcc_apq8084_regmap_config = {
  3342. .reg_bits = 32,
  3343. .reg_stride = 4,
  3344. .val_bits = 32,
  3345. .max_register = 0x1fc0,
  3346. .fast_io = true,
  3347. };
  3348. static const struct qcom_cc_desc gcc_apq8084_desc = {
  3349. .config = &gcc_apq8084_regmap_config,
  3350. .clks = gcc_apq8084_clocks,
  3351. .num_clks = ARRAY_SIZE(gcc_apq8084_clocks),
  3352. .resets = gcc_apq8084_resets,
  3353. .num_resets = ARRAY_SIZE(gcc_apq8084_resets),
  3354. .gdscs = gcc_apq8084_gdscs,
  3355. .num_gdscs = ARRAY_SIZE(gcc_apq8084_gdscs),
  3356. };
  3357. static const struct of_device_id gcc_apq8084_match_table[] = {
  3358. { .compatible = "qcom,gcc-apq8084" },
  3359. { }
  3360. };
  3361. MODULE_DEVICE_TABLE(of, gcc_apq8084_match_table);
  3362. static int gcc_apq8084_probe(struct platform_device *pdev)
  3363. {
  3364. struct clk *clk;
  3365. struct device *dev = &pdev->dev;
  3366. /* Temporary until RPM clocks supported */
  3367. clk = clk_register_fixed_rate(dev, "xo", NULL, CLK_IS_ROOT, 19200000);
  3368. if (IS_ERR(clk))
  3369. return PTR_ERR(clk);
  3370. clk = clk_register_fixed_rate(dev, "sleep_clk_src", NULL,
  3371. CLK_IS_ROOT, 32768);
  3372. if (IS_ERR(clk))
  3373. return PTR_ERR(clk);
  3374. return qcom_cc_probe(pdev, &gcc_apq8084_desc);
  3375. }
  3376. static struct platform_driver gcc_apq8084_driver = {
  3377. .probe = gcc_apq8084_probe,
  3378. .driver = {
  3379. .name = "gcc-apq8084",
  3380. .of_match_table = gcc_apq8084_match_table,
  3381. },
  3382. };
  3383. static int __init gcc_apq8084_init(void)
  3384. {
  3385. return platform_driver_register(&gcc_apq8084_driver);
  3386. }
  3387. core_initcall(gcc_apq8084_init);
  3388. static void __exit gcc_apq8084_exit(void)
  3389. {
  3390. platform_driver_unregister(&gcc_apq8084_driver);
  3391. }
  3392. module_exit(gcc_apq8084_exit);
  3393. MODULE_DESCRIPTION("QCOM GCC APQ8084 Driver");
  3394. MODULE_LICENSE("GPL v2");
  3395. MODULE_ALIAS("platform:gcc-apq8084");