gdsc.c 5.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237
  1. /*
  2. * Copyright (c) 2015, The Linux Foundation. All rights reserved.
  3. *
  4. * This program is free software; you can redistribute it and/or modify
  5. * it under the terms of the GNU General Public License version 2 and
  6. * only version 2 as published by the Free Software Foundation.
  7. *
  8. * This program is distributed in the hope that it will be useful,
  9. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. * GNU General Public License for more details.
  12. */
  13. #include <linux/bitops.h>
  14. #include <linux/delay.h>
  15. #include <linux/err.h>
  16. #include <linux/jiffies.h>
  17. #include <linux/kernel.h>
  18. #include <linux/pm_domain.h>
  19. #include <linux/regmap.h>
  20. #include <linux/reset-controller.h>
  21. #include <linux/slab.h>
  22. #include "gdsc.h"
  23. #define PWR_ON_MASK BIT(31)
  24. #define EN_REST_WAIT_MASK GENMASK_ULL(23, 20)
  25. #define EN_FEW_WAIT_MASK GENMASK_ULL(19, 16)
  26. #define CLK_DIS_WAIT_MASK GENMASK_ULL(15, 12)
  27. #define SW_OVERRIDE_MASK BIT(2)
  28. #define HW_CONTROL_MASK BIT(1)
  29. #define SW_COLLAPSE_MASK BIT(0)
  30. /* Wait 2^n CXO cycles between all states. Here, n=2 (4 cycles). */
  31. #define EN_REST_WAIT_VAL (0x2 << 20)
  32. #define EN_FEW_WAIT_VAL (0x8 << 16)
  33. #define CLK_DIS_WAIT_VAL (0x2 << 12)
  34. #define RETAIN_MEM BIT(14)
  35. #define RETAIN_PERIPH BIT(13)
  36. #define TIMEOUT_US 100
  37. #define domain_to_gdsc(domain) container_of(domain, struct gdsc, pd)
  38. static int gdsc_is_enabled(struct gdsc *sc)
  39. {
  40. u32 val;
  41. int ret;
  42. ret = regmap_read(sc->regmap, sc->gdscr, &val);
  43. if (ret)
  44. return ret;
  45. return !!(val & PWR_ON_MASK);
  46. }
  47. static int gdsc_toggle_logic(struct gdsc *sc, bool en)
  48. {
  49. int ret;
  50. u32 val = en ? 0 : SW_COLLAPSE_MASK;
  51. u32 check = en ? PWR_ON_MASK : 0;
  52. unsigned long timeout;
  53. ret = regmap_update_bits(sc->regmap, sc->gdscr, SW_COLLAPSE_MASK, val);
  54. if (ret)
  55. return ret;
  56. timeout = jiffies + usecs_to_jiffies(TIMEOUT_US);
  57. do {
  58. ret = regmap_read(sc->regmap, sc->gdscr, &val);
  59. if (ret)
  60. return ret;
  61. if ((val & PWR_ON_MASK) == check)
  62. return 0;
  63. } while (time_before(jiffies, timeout));
  64. ret = regmap_read(sc->regmap, sc->gdscr, &val);
  65. if (ret)
  66. return ret;
  67. if ((val & PWR_ON_MASK) == check)
  68. return 0;
  69. return -ETIMEDOUT;
  70. }
  71. static inline int gdsc_deassert_reset(struct gdsc *sc)
  72. {
  73. int i;
  74. for (i = 0; i < sc->reset_count; i++)
  75. sc->rcdev->ops->deassert(sc->rcdev, sc->resets[i]);
  76. return 0;
  77. }
  78. static inline int gdsc_assert_reset(struct gdsc *sc)
  79. {
  80. int i;
  81. for (i = 0; i < sc->reset_count; i++)
  82. sc->rcdev->ops->assert(sc->rcdev, sc->resets[i]);
  83. return 0;
  84. }
  85. static inline void gdsc_force_mem_on(struct gdsc *sc)
  86. {
  87. int i;
  88. u32 mask = RETAIN_MEM | RETAIN_PERIPH;
  89. for (i = 0; i < sc->cxc_count; i++)
  90. regmap_update_bits(sc->regmap, sc->cxcs[i], mask, mask);
  91. }
  92. static inline void gdsc_clear_mem_on(struct gdsc *sc)
  93. {
  94. int i;
  95. u32 mask = RETAIN_MEM | RETAIN_PERIPH;
  96. for (i = 0; i < sc->cxc_count; i++)
  97. regmap_update_bits(sc->regmap, sc->cxcs[i], mask, 0);
  98. }
  99. static int gdsc_enable(struct generic_pm_domain *domain)
  100. {
  101. struct gdsc *sc = domain_to_gdsc(domain);
  102. int ret;
  103. if (sc->pwrsts == PWRSTS_ON)
  104. return gdsc_deassert_reset(sc);
  105. ret = gdsc_toggle_logic(sc, true);
  106. if (ret)
  107. return ret;
  108. if (sc->pwrsts & PWRSTS_OFF)
  109. gdsc_force_mem_on(sc);
  110. /*
  111. * If clocks to this power domain were already on, they will take an
  112. * additional 4 clock cycles to re-enable after the power domain is
  113. * enabled. Delay to account for this. A delay is also needed to ensure
  114. * clocks are not enabled within 400ns of enabling power to the
  115. * memories.
  116. */
  117. udelay(1);
  118. return 0;
  119. }
  120. static int gdsc_disable(struct generic_pm_domain *domain)
  121. {
  122. struct gdsc *sc = domain_to_gdsc(domain);
  123. if (sc->pwrsts == PWRSTS_ON)
  124. return gdsc_assert_reset(sc);
  125. if (sc->pwrsts & PWRSTS_OFF)
  126. gdsc_clear_mem_on(sc);
  127. return gdsc_toggle_logic(sc, false);
  128. }
  129. static int gdsc_init(struct gdsc *sc)
  130. {
  131. u32 mask, val;
  132. int on, ret;
  133. /*
  134. * Disable HW trigger: collapse/restore occur based on registers writes.
  135. * Disable SW override: Use hardware state-machine for sequencing.
  136. * Configure wait time between states.
  137. */
  138. mask = HW_CONTROL_MASK | SW_OVERRIDE_MASK |
  139. EN_REST_WAIT_MASK | EN_FEW_WAIT_MASK | CLK_DIS_WAIT_MASK;
  140. val = EN_REST_WAIT_VAL | EN_FEW_WAIT_VAL | CLK_DIS_WAIT_VAL;
  141. ret = regmap_update_bits(sc->regmap, sc->gdscr, mask, val);
  142. if (ret)
  143. return ret;
  144. /* Force gdsc ON if only ON state is supported */
  145. if (sc->pwrsts == PWRSTS_ON) {
  146. ret = gdsc_toggle_logic(sc, true);
  147. if (ret)
  148. return ret;
  149. }
  150. on = gdsc_is_enabled(sc);
  151. if (on < 0)
  152. return on;
  153. if (on || (sc->pwrsts & PWRSTS_RET))
  154. gdsc_force_mem_on(sc);
  155. else
  156. gdsc_clear_mem_on(sc);
  157. sc->pd.power_off = gdsc_disable;
  158. sc->pd.power_on = gdsc_enable;
  159. pm_genpd_init(&sc->pd, NULL, !on);
  160. return 0;
  161. }
  162. int gdsc_register(struct device *dev, struct gdsc **scs, size_t num,
  163. struct reset_controller_dev *rcdev, struct regmap *regmap)
  164. {
  165. int i, ret;
  166. struct genpd_onecell_data *data;
  167. data = devm_kzalloc(dev, sizeof(*data), GFP_KERNEL);
  168. if (!data)
  169. return -ENOMEM;
  170. data->domains = devm_kcalloc(dev, num, sizeof(*data->domains),
  171. GFP_KERNEL);
  172. if (!data->domains)
  173. return -ENOMEM;
  174. data->num_domains = num;
  175. for (i = 0; i < num; i++) {
  176. if (!scs[i])
  177. continue;
  178. scs[i]->regmap = regmap;
  179. scs[i]->rcdev = rcdev;
  180. ret = gdsc_init(scs[i]);
  181. if (ret)
  182. return ret;
  183. data->domains[i] = &scs[i]->pd;
  184. }
  185. return of_genpd_add_provider_onecell(dev->of_node, data);
  186. }
  187. void gdsc_unregister(struct device *dev)
  188. {
  189. of_genpd_del_provider(dev->of_node);
  190. }