lcc-msm8960.c 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579
  1. /*
  2. * Copyright (c) 2014, The Linux Foundation. All rights reserved.
  3. *
  4. * This software is licensed under the terms of the GNU General Public
  5. * License version 2, as published by the Free Software Foundation, and
  6. * may be copied, distributed, and modified under those terms.
  7. *
  8. * This program is distributed in the hope that it will be useful,
  9. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. * GNU General Public License for more details.
  12. */
  13. #include <linux/kernel.h>
  14. #include <linux/bitops.h>
  15. #include <linux/err.h>
  16. #include <linux/platform_device.h>
  17. #include <linux/module.h>
  18. #include <linux/of.h>
  19. #include <linux/of_device.h>
  20. #include <linux/clk-provider.h>
  21. #include <linux/regmap.h>
  22. #include <dt-bindings/clock/qcom,lcc-msm8960.h>
  23. #include "common.h"
  24. #include "clk-regmap.h"
  25. #include "clk-pll.h"
  26. #include "clk-rcg.h"
  27. #include "clk-branch.h"
  28. #include "clk-regmap-divider.h"
  29. #include "clk-regmap-mux.h"
  30. static struct clk_pll pll4 = {
  31. .l_reg = 0x4,
  32. .m_reg = 0x8,
  33. .n_reg = 0xc,
  34. .config_reg = 0x14,
  35. .mode_reg = 0x0,
  36. .status_reg = 0x18,
  37. .status_bit = 16,
  38. .clkr.hw.init = &(struct clk_init_data){
  39. .name = "pll4",
  40. .parent_names = (const char *[]){ "pxo" },
  41. .num_parents = 1,
  42. .ops = &clk_pll_ops,
  43. },
  44. };
  45. enum {
  46. P_PXO,
  47. P_PLL4,
  48. };
  49. static const struct parent_map lcc_pxo_pll4_map[] = {
  50. { P_PXO, 0 },
  51. { P_PLL4, 2 }
  52. };
  53. static const char * const lcc_pxo_pll4[] = {
  54. "pxo",
  55. "pll4_vote",
  56. };
  57. static struct freq_tbl clk_tbl_aif_osr_492[] = {
  58. { 512000, P_PLL4, 4, 1, 240 },
  59. { 768000, P_PLL4, 4, 1, 160 },
  60. { 1024000, P_PLL4, 4, 1, 120 },
  61. { 1536000, P_PLL4, 4, 1, 80 },
  62. { 2048000, P_PLL4, 4, 1, 60 },
  63. { 3072000, P_PLL4, 4, 1, 40 },
  64. { 4096000, P_PLL4, 4, 1, 30 },
  65. { 6144000, P_PLL4, 4, 1, 20 },
  66. { 8192000, P_PLL4, 4, 1, 15 },
  67. { 12288000, P_PLL4, 4, 1, 10 },
  68. { 24576000, P_PLL4, 4, 1, 5 },
  69. { 27000000, P_PXO, 1, 0, 0 },
  70. { }
  71. };
  72. static struct freq_tbl clk_tbl_aif_osr_393[] = {
  73. { 512000, P_PLL4, 4, 1, 192 },
  74. { 768000, P_PLL4, 4, 1, 128 },
  75. { 1024000, P_PLL4, 4, 1, 96 },
  76. { 1536000, P_PLL4, 4, 1, 64 },
  77. { 2048000, P_PLL4, 4, 1, 48 },
  78. { 3072000, P_PLL4, 4, 1, 32 },
  79. { 4096000, P_PLL4, 4, 1, 24 },
  80. { 6144000, P_PLL4, 4, 1, 16 },
  81. { 8192000, P_PLL4, 4, 1, 12 },
  82. { 12288000, P_PLL4, 4, 1, 8 },
  83. { 24576000, P_PLL4, 4, 1, 4 },
  84. { 27000000, P_PXO, 1, 0, 0 },
  85. { }
  86. };
  87. static struct clk_rcg mi2s_osr_src = {
  88. .ns_reg = 0x48,
  89. .md_reg = 0x4c,
  90. .mn = {
  91. .mnctr_en_bit = 8,
  92. .mnctr_reset_bit = 7,
  93. .mnctr_mode_shift = 5,
  94. .n_val_shift = 24,
  95. .m_val_shift = 8,
  96. .width = 8,
  97. },
  98. .p = {
  99. .pre_div_shift = 3,
  100. .pre_div_width = 2,
  101. },
  102. .s = {
  103. .src_sel_shift = 0,
  104. .parent_map = lcc_pxo_pll4_map,
  105. },
  106. .freq_tbl = clk_tbl_aif_osr_393,
  107. .clkr = {
  108. .enable_reg = 0x48,
  109. .enable_mask = BIT(9),
  110. .hw.init = &(struct clk_init_data){
  111. .name = "mi2s_osr_src",
  112. .parent_names = lcc_pxo_pll4,
  113. .num_parents = 2,
  114. .ops = &clk_rcg_ops,
  115. .flags = CLK_SET_RATE_GATE,
  116. },
  117. },
  118. };
  119. static const char * const lcc_mi2s_parents[] = {
  120. "mi2s_osr_src",
  121. };
  122. static struct clk_branch mi2s_osr_clk = {
  123. .halt_reg = 0x50,
  124. .halt_bit = 1,
  125. .halt_check = BRANCH_HALT_ENABLE,
  126. .clkr = {
  127. .enable_reg = 0x48,
  128. .enable_mask = BIT(17),
  129. .hw.init = &(struct clk_init_data){
  130. .name = "mi2s_osr_clk",
  131. .parent_names = lcc_mi2s_parents,
  132. .num_parents = 1,
  133. .ops = &clk_branch_ops,
  134. .flags = CLK_SET_RATE_PARENT,
  135. },
  136. },
  137. };
  138. static struct clk_regmap_div mi2s_div_clk = {
  139. .reg = 0x48,
  140. .shift = 10,
  141. .width = 4,
  142. .clkr = {
  143. .enable_reg = 0x48,
  144. .enable_mask = BIT(15),
  145. .hw.init = &(struct clk_init_data){
  146. .name = "mi2s_div_clk",
  147. .parent_names = lcc_mi2s_parents,
  148. .num_parents = 1,
  149. .ops = &clk_regmap_div_ops,
  150. },
  151. },
  152. };
  153. static struct clk_branch mi2s_bit_div_clk = {
  154. .halt_reg = 0x50,
  155. .halt_bit = 0,
  156. .halt_check = BRANCH_HALT_ENABLE,
  157. .clkr = {
  158. .enable_reg = 0x48,
  159. .enable_mask = BIT(15),
  160. .hw.init = &(struct clk_init_data){
  161. .name = "mi2s_bit_div_clk",
  162. .parent_names = (const char *[]){ "mi2s_div_clk" },
  163. .num_parents = 1,
  164. .ops = &clk_branch_ops,
  165. .flags = CLK_SET_RATE_PARENT,
  166. },
  167. },
  168. };
  169. static struct clk_regmap_mux mi2s_bit_clk = {
  170. .reg = 0x48,
  171. .shift = 14,
  172. .width = 1,
  173. .clkr = {
  174. .hw.init = &(struct clk_init_data){
  175. .name = "mi2s_bit_clk",
  176. .parent_names = (const char *[]){
  177. "mi2s_bit_div_clk",
  178. "mi2s_codec_clk",
  179. },
  180. .num_parents = 2,
  181. .ops = &clk_regmap_mux_closest_ops,
  182. .flags = CLK_SET_RATE_PARENT,
  183. },
  184. },
  185. };
  186. #define CLK_AIF_OSR_DIV(prefix, _ns, _md, hr) \
  187. static struct clk_rcg prefix##_osr_src = { \
  188. .ns_reg = _ns, \
  189. .md_reg = _md, \
  190. .mn = { \
  191. .mnctr_en_bit = 8, \
  192. .mnctr_reset_bit = 7, \
  193. .mnctr_mode_shift = 5, \
  194. .n_val_shift = 24, \
  195. .m_val_shift = 8, \
  196. .width = 8, \
  197. }, \
  198. .p = { \
  199. .pre_div_shift = 3, \
  200. .pre_div_width = 2, \
  201. }, \
  202. .s = { \
  203. .src_sel_shift = 0, \
  204. .parent_map = lcc_pxo_pll4_map, \
  205. }, \
  206. .freq_tbl = clk_tbl_aif_osr_393, \
  207. .clkr = { \
  208. .enable_reg = _ns, \
  209. .enable_mask = BIT(9), \
  210. .hw.init = &(struct clk_init_data){ \
  211. .name = #prefix "_osr_src", \
  212. .parent_names = lcc_pxo_pll4, \
  213. .num_parents = 2, \
  214. .ops = &clk_rcg_ops, \
  215. .flags = CLK_SET_RATE_GATE, \
  216. }, \
  217. }, \
  218. }; \
  219. \
  220. static const char * const lcc_##prefix##_parents[] = { \
  221. #prefix "_osr_src", \
  222. }; \
  223. \
  224. static struct clk_branch prefix##_osr_clk = { \
  225. .halt_reg = hr, \
  226. .halt_bit = 1, \
  227. .halt_check = BRANCH_HALT_ENABLE, \
  228. .clkr = { \
  229. .enable_reg = _ns, \
  230. .enable_mask = BIT(21), \
  231. .hw.init = &(struct clk_init_data){ \
  232. .name = #prefix "_osr_clk", \
  233. .parent_names = lcc_##prefix##_parents, \
  234. .num_parents = 1, \
  235. .ops = &clk_branch_ops, \
  236. .flags = CLK_SET_RATE_PARENT, \
  237. }, \
  238. }, \
  239. }; \
  240. \
  241. static struct clk_regmap_div prefix##_div_clk = { \
  242. .reg = _ns, \
  243. .shift = 10, \
  244. .width = 8, \
  245. .clkr = { \
  246. .hw.init = &(struct clk_init_data){ \
  247. .name = #prefix "_div_clk", \
  248. .parent_names = lcc_##prefix##_parents, \
  249. .num_parents = 1, \
  250. .ops = &clk_regmap_div_ops, \
  251. }, \
  252. }, \
  253. }; \
  254. \
  255. static struct clk_branch prefix##_bit_div_clk = { \
  256. .halt_reg = hr, \
  257. .halt_bit = 0, \
  258. .halt_check = BRANCH_HALT_ENABLE, \
  259. .clkr = { \
  260. .enable_reg = _ns, \
  261. .enable_mask = BIT(19), \
  262. .hw.init = &(struct clk_init_data){ \
  263. .name = #prefix "_bit_div_clk", \
  264. .parent_names = (const char *[]){ \
  265. #prefix "_div_clk" \
  266. }, \
  267. .num_parents = 1, \
  268. .ops = &clk_branch_ops, \
  269. .flags = CLK_SET_RATE_PARENT, \
  270. }, \
  271. }, \
  272. }; \
  273. \
  274. static struct clk_regmap_mux prefix##_bit_clk = { \
  275. .reg = _ns, \
  276. .shift = 18, \
  277. .width = 1, \
  278. .clkr = { \
  279. .hw.init = &(struct clk_init_data){ \
  280. .name = #prefix "_bit_clk", \
  281. .parent_names = (const char *[]){ \
  282. #prefix "_bit_div_clk", \
  283. #prefix "_codec_clk", \
  284. }, \
  285. .num_parents = 2, \
  286. .ops = &clk_regmap_mux_closest_ops, \
  287. .flags = CLK_SET_RATE_PARENT, \
  288. }, \
  289. }, \
  290. }
  291. CLK_AIF_OSR_DIV(codec_i2s_mic, 0x60, 0x64, 0x68);
  292. CLK_AIF_OSR_DIV(spare_i2s_mic, 0x78, 0x7c, 0x80);
  293. CLK_AIF_OSR_DIV(codec_i2s_spkr, 0x6c, 0x70, 0x74);
  294. CLK_AIF_OSR_DIV(spare_i2s_spkr, 0x84, 0x88, 0x8c);
  295. static struct freq_tbl clk_tbl_pcm_492[] = {
  296. { 256000, P_PLL4, 4, 1, 480 },
  297. { 512000, P_PLL4, 4, 1, 240 },
  298. { 768000, P_PLL4, 4, 1, 160 },
  299. { 1024000, P_PLL4, 4, 1, 120 },
  300. { 1536000, P_PLL4, 4, 1, 80 },
  301. { 2048000, P_PLL4, 4, 1, 60 },
  302. { 3072000, P_PLL4, 4, 1, 40 },
  303. { 4096000, P_PLL4, 4, 1, 30 },
  304. { 6144000, P_PLL4, 4, 1, 20 },
  305. { 8192000, P_PLL4, 4, 1, 15 },
  306. { 12288000, P_PLL4, 4, 1, 10 },
  307. { 24576000, P_PLL4, 4, 1, 5 },
  308. { 27000000, P_PXO, 1, 0, 0 },
  309. { }
  310. };
  311. static struct freq_tbl clk_tbl_pcm_393[] = {
  312. { 256000, P_PLL4, 4, 1, 384 },
  313. { 512000, P_PLL4, 4, 1, 192 },
  314. { 768000, P_PLL4, 4, 1, 128 },
  315. { 1024000, P_PLL4, 4, 1, 96 },
  316. { 1536000, P_PLL4, 4, 1, 64 },
  317. { 2048000, P_PLL4, 4, 1, 48 },
  318. { 3072000, P_PLL4, 4, 1, 32 },
  319. { 4096000, P_PLL4, 4, 1, 24 },
  320. { 6144000, P_PLL4, 4, 1, 16 },
  321. { 8192000, P_PLL4, 4, 1, 12 },
  322. { 12288000, P_PLL4, 4, 1, 8 },
  323. { 24576000, P_PLL4, 4, 1, 4 },
  324. { 27000000, P_PXO, 1, 0, 0 },
  325. { }
  326. };
  327. static struct clk_rcg pcm_src = {
  328. .ns_reg = 0x54,
  329. .md_reg = 0x58,
  330. .mn = {
  331. .mnctr_en_bit = 8,
  332. .mnctr_reset_bit = 7,
  333. .mnctr_mode_shift = 5,
  334. .n_val_shift = 16,
  335. .m_val_shift = 16,
  336. .width = 16,
  337. },
  338. .p = {
  339. .pre_div_shift = 3,
  340. .pre_div_width = 2,
  341. },
  342. .s = {
  343. .src_sel_shift = 0,
  344. .parent_map = lcc_pxo_pll4_map,
  345. },
  346. .freq_tbl = clk_tbl_pcm_393,
  347. .clkr = {
  348. .enable_reg = 0x54,
  349. .enable_mask = BIT(9),
  350. .hw.init = &(struct clk_init_data){
  351. .name = "pcm_src",
  352. .parent_names = lcc_pxo_pll4,
  353. .num_parents = 2,
  354. .ops = &clk_rcg_ops,
  355. .flags = CLK_SET_RATE_GATE,
  356. },
  357. },
  358. };
  359. static struct clk_branch pcm_clk_out = {
  360. .halt_reg = 0x5c,
  361. .halt_bit = 0,
  362. .halt_check = BRANCH_HALT_ENABLE,
  363. .clkr = {
  364. .enable_reg = 0x54,
  365. .enable_mask = BIT(11),
  366. .hw.init = &(struct clk_init_data){
  367. .name = "pcm_clk_out",
  368. .parent_names = (const char *[]){ "pcm_src" },
  369. .num_parents = 1,
  370. .ops = &clk_branch_ops,
  371. .flags = CLK_SET_RATE_PARENT,
  372. },
  373. },
  374. };
  375. static struct clk_regmap_mux pcm_clk = {
  376. .reg = 0x54,
  377. .shift = 10,
  378. .width = 1,
  379. .clkr = {
  380. .hw.init = &(struct clk_init_data){
  381. .name = "pcm_clk",
  382. .parent_names = (const char *[]){
  383. "pcm_clk_out",
  384. "pcm_codec_clk",
  385. },
  386. .num_parents = 2,
  387. .ops = &clk_regmap_mux_closest_ops,
  388. .flags = CLK_SET_RATE_PARENT,
  389. },
  390. },
  391. };
  392. static struct clk_rcg slimbus_src = {
  393. .ns_reg = 0xcc,
  394. .md_reg = 0xd0,
  395. .mn = {
  396. .mnctr_en_bit = 8,
  397. .mnctr_reset_bit = 7,
  398. .mnctr_mode_shift = 5,
  399. .n_val_shift = 24,
  400. .m_val_shift = 8,
  401. .width = 8,
  402. },
  403. .p = {
  404. .pre_div_shift = 3,
  405. .pre_div_width = 2,
  406. },
  407. .s = {
  408. .src_sel_shift = 0,
  409. .parent_map = lcc_pxo_pll4_map,
  410. },
  411. .freq_tbl = clk_tbl_aif_osr_393,
  412. .clkr = {
  413. .enable_reg = 0xcc,
  414. .enable_mask = BIT(9),
  415. .hw.init = &(struct clk_init_data){
  416. .name = "slimbus_src",
  417. .parent_names = lcc_pxo_pll4,
  418. .num_parents = 2,
  419. .ops = &clk_rcg_ops,
  420. .flags = CLK_SET_RATE_GATE,
  421. },
  422. },
  423. };
  424. static const char * const lcc_slimbus_parents[] = {
  425. "slimbus_src",
  426. };
  427. static struct clk_branch audio_slimbus_clk = {
  428. .halt_reg = 0xd4,
  429. .halt_bit = 0,
  430. .halt_check = BRANCH_HALT_ENABLE,
  431. .clkr = {
  432. .enable_reg = 0xcc,
  433. .enable_mask = BIT(10),
  434. .hw.init = &(struct clk_init_data){
  435. .name = "audio_slimbus_clk",
  436. .parent_names = lcc_slimbus_parents,
  437. .num_parents = 1,
  438. .ops = &clk_branch_ops,
  439. .flags = CLK_SET_RATE_PARENT,
  440. },
  441. },
  442. };
  443. static struct clk_branch sps_slimbus_clk = {
  444. .halt_reg = 0xd4,
  445. .halt_bit = 1,
  446. .halt_check = BRANCH_HALT_ENABLE,
  447. .clkr = {
  448. .enable_reg = 0xcc,
  449. .enable_mask = BIT(12),
  450. .hw.init = &(struct clk_init_data){
  451. .name = "sps_slimbus_clk",
  452. .parent_names = lcc_slimbus_parents,
  453. .num_parents = 1,
  454. .ops = &clk_branch_ops,
  455. .flags = CLK_SET_RATE_PARENT,
  456. },
  457. },
  458. };
  459. static struct clk_regmap *lcc_msm8960_clks[] = {
  460. [PLL4] = &pll4.clkr,
  461. [MI2S_OSR_SRC] = &mi2s_osr_src.clkr,
  462. [MI2S_OSR_CLK] = &mi2s_osr_clk.clkr,
  463. [MI2S_DIV_CLK] = &mi2s_div_clk.clkr,
  464. [MI2S_BIT_DIV_CLK] = &mi2s_bit_div_clk.clkr,
  465. [MI2S_BIT_CLK] = &mi2s_bit_clk.clkr,
  466. [PCM_SRC] = &pcm_src.clkr,
  467. [PCM_CLK_OUT] = &pcm_clk_out.clkr,
  468. [PCM_CLK] = &pcm_clk.clkr,
  469. [SLIMBUS_SRC] = &slimbus_src.clkr,
  470. [AUDIO_SLIMBUS_CLK] = &audio_slimbus_clk.clkr,
  471. [SPS_SLIMBUS_CLK] = &sps_slimbus_clk.clkr,
  472. [CODEC_I2S_MIC_OSR_SRC] = &codec_i2s_mic_osr_src.clkr,
  473. [CODEC_I2S_MIC_OSR_CLK] = &codec_i2s_mic_osr_clk.clkr,
  474. [CODEC_I2S_MIC_DIV_CLK] = &codec_i2s_mic_div_clk.clkr,
  475. [CODEC_I2S_MIC_BIT_DIV_CLK] = &codec_i2s_mic_bit_div_clk.clkr,
  476. [CODEC_I2S_MIC_BIT_CLK] = &codec_i2s_mic_bit_clk.clkr,
  477. [SPARE_I2S_MIC_OSR_SRC] = &spare_i2s_mic_osr_src.clkr,
  478. [SPARE_I2S_MIC_OSR_CLK] = &spare_i2s_mic_osr_clk.clkr,
  479. [SPARE_I2S_MIC_DIV_CLK] = &spare_i2s_mic_div_clk.clkr,
  480. [SPARE_I2S_MIC_BIT_DIV_CLK] = &spare_i2s_mic_bit_div_clk.clkr,
  481. [SPARE_I2S_MIC_BIT_CLK] = &spare_i2s_mic_bit_clk.clkr,
  482. [CODEC_I2S_SPKR_OSR_SRC] = &codec_i2s_spkr_osr_src.clkr,
  483. [CODEC_I2S_SPKR_OSR_CLK] = &codec_i2s_spkr_osr_clk.clkr,
  484. [CODEC_I2S_SPKR_DIV_CLK] = &codec_i2s_spkr_div_clk.clkr,
  485. [CODEC_I2S_SPKR_BIT_DIV_CLK] = &codec_i2s_spkr_bit_div_clk.clkr,
  486. [CODEC_I2S_SPKR_BIT_CLK] = &codec_i2s_spkr_bit_clk.clkr,
  487. [SPARE_I2S_SPKR_OSR_SRC] = &spare_i2s_spkr_osr_src.clkr,
  488. [SPARE_I2S_SPKR_OSR_CLK] = &spare_i2s_spkr_osr_clk.clkr,
  489. [SPARE_I2S_SPKR_DIV_CLK] = &spare_i2s_spkr_div_clk.clkr,
  490. [SPARE_I2S_SPKR_BIT_DIV_CLK] = &spare_i2s_spkr_bit_div_clk.clkr,
  491. [SPARE_I2S_SPKR_BIT_CLK] = &spare_i2s_spkr_bit_clk.clkr,
  492. };
  493. static const struct regmap_config lcc_msm8960_regmap_config = {
  494. .reg_bits = 32,
  495. .reg_stride = 4,
  496. .val_bits = 32,
  497. .max_register = 0xfc,
  498. .fast_io = true,
  499. };
  500. static const struct qcom_cc_desc lcc_msm8960_desc = {
  501. .config = &lcc_msm8960_regmap_config,
  502. .clks = lcc_msm8960_clks,
  503. .num_clks = ARRAY_SIZE(lcc_msm8960_clks),
  504. };
  505. static const struct of_device_id lcc_msm8960_match_table[] = {
  506. { .compatible = "qcom,lcc-msm8960" },
  507. { .compatible = "qcom,lcc-apq8064" },
  508. { }
  509. };
  510. MODULE_DEVICE_TABLE(of, lcc_msm8960_match_table);
  511. static int lcc_msm8960_probe(struct platform_device *pdev)
  512. {
  513. u32 val;
  514. struct regmap *regmap;
  515. regmap = qcom_cc_map(pdev, &lcc_msm8960_desc);
  516. if (IS_ERR(regmap))
  517. return PTR_ERR(regmap);
  518. /* Use the correct frequency plan depending on speed of PLL4 */
  519. regmap_read(regmap, 0x4, &val);
  520. if (val == 0x12) {
  521. slimbus_src.freq_tbl = clk_tbl_aif_osr_492;
  522. mi2s_osr_src.freq_tbl = clk_tbl_aif_osr_492;
  523. codec_i2s_mic_osr_src.freq_tbl = clk_tbl_aif_osr_492;
  524. spare_i2s_mic_osr_src.freq_tbl = clk_tbl_aif_osr_492;
  525. codec_i2s_spkr_osr_src.freq_tbl = clk_tbl_aif_osr_492;
  526. spare_i2s_spkr_osr_src.freq_tbl = clk_tbl_aif_osr_492;
  527. pcm_src.freq_tbl = clk_tbl_pcm_492;
  528. }
  529. /* Enable PLL4 source on the LPASS Primary PLL Mux */
  530. regmap_write(regmap, 0xc4, 0x1);
  531. return qcom_cc_really_probe(pdev, &lcc_msm8960_desc, regmap);
  532. }
  533. static struct platform_driver lcc_msm8960_driver = {
  534. .probe = lcc_msm8960_probe,
  535. .driver = {
  536. .name = "lcc-msm8960",
  537. .of_match_table = lcc_msm8960_match_table,
  538. },
  539. };
  540. module_platform_driver(lcc_msm8960_driver);
  541. MODULE_DESCRIPTION("QCOM LCC MSM8960 Driver");
  542. MODULE_LICENSE("GPL v2");
  543. MODULE_ALIAS("platform:lcc-msm8960");