mmcc-apq8084.c 78 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416
  1. /*
  2. * Copyright (c) 2014-2015, The Linux Foundation. All rights reserved.
  3. *
  4. * This software is licensed under the terms of the GNU General Public
  5. * License version 2, as published by the Free Software Foundation, and
  6. * may be copied, distributed, and modified under those terms.
  7. *
  8. * This program is distributed in the hope that it will be useful,
  9. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. * GNU General Public License for more details.
  12. */
  13. #include <linux/kernel.h>
  14. #include <linux/platform_device.h>
  15. #include <linux/module.h>
  16. #include <linux/regmap.h>
  17. #include <linux/reset-controller.h>
  18. #include <dt-bindings/clock/qcom,mmcc-apq8084.h>
  19. #include <dt-bindings/reset/qcom,mmcc-apq8084.h>
  20. #include "common.h"
  21. #include "clk-regmap.h"
  22. #include "clk-pll.h"
  23. #include "clk-rcg.h"
  24. #include "clk-branch.h"
  25. #include "reset.h"
  26. #include "gdsc.h"
  27. enum {
  28. P_XO,
  29. P_MMPLL0,
  30. P_EDPLINK,
  31. P_MMPLL1,
  32. P_HDMIPLL,
  33. P_GPLL0,
  34. P_EDPVCO,
  35. P_MMPLL4,
  36. P_DSI0PLL,
  37. P_DSI0PLL_BYTE,
  38. P_MMPLL2,
  39. P_MMPLL3,
  40. P_GPLL1,
  41. P_DSI1PLL,
  42. P_DSI1PLL_BYTE,
  43. P_MMSLEEP,
  44. };
  45. static const struct parent_map mmcc_xo_mmpll0_mmpll1_gpll0_map[] = {
  46. { P_XO, 0 },
  47. { P_MMPLL0, 1 },
  48. { P_MMPLL1, 2 },
  49. { P_GPLL0, 5 }
  50. };
  51. static const char * const mmcc_xo_mmpll0_mmpll1_gpll0[] = {
  52. "xo",
  53. "mmpll0_vote",
  54. "mmpll1_vote",
  55. "mmss_gpll0_vote",
  56. };
  57. static const struct parent_map mmcc_xo_mmpll0_dsi_hdmi_gpll0_map[] = {
  58. { P_XO, 0 },
  59. { P_MMPLL0, 1 },
  60. { P_HDMIPLL, 4 },
  61. { P_GPLL0, 5 },
  62. { P_DSI0PLL, 2 },
  63. { P_DSI1PLL, 3 }
  64. };
  65. static const char * const mmcc_xo_mmpll0_dsi_hdmi_gpll0[] = {
  66. "xo",
  67. "mmpll0_vote",
  68. "hdmipll",
  69. "mmss_gpll0_vote",
  70. "dsi0pll",
  71. "dsi1pll",
  72. };
  73. static const struct parent_map mmcc_xo_mmpll0_1_2_gpll0_map[] = {
  74. { P_XO, 0 },
  75. { P_MMPLL0, 1 },
  76. { P_MMPLL1, 2 },
  77. { P_GPLL0, 5 },
  78. { P_MMPLL2, 3 }
  79. };
  80. static const char * const mmcc_xo_mmpll0_1_2_gpll0[] = {
  81. "xo",
  82. "mmpll0_vote",
  83. "mmpll1_vote",
  84. "mmss_gpll0_vote",
  85. "mmpll2",
  86. };
  87. static const struct parent_map mmcc_xo_mmpll0_1_3_gpll0_map[] = {
  88. { P_XO, 0 },
  89. { P_MMPLL0, 1 },
  90. { P_MMPLL1, 2 },
  91. { P_GPLL0, 5 },
  92. { P_MMPLL3, 3 }
  93. };
  94. static const char * const mmcc_xo_mmpll0_1_3_gpll0[] = {
  95. "xo",
  96. "mmpll0_vote",
  97. "mmpll1_vote",
  98. "mmss_gpll0_vote",
  99. "mmpll3",
  100. };
  101. static const struct parent_map mmcc_xo_dsi_hdmi_edp_map[] = {
  102. { P_XO, 0 },
  103. { P_EDPLINK, 4 },
  104. { P_HDMIPLL, 3 },
  105. { P_EDPVCO, 5 },
  106. { P_DSI0PLL, 1 },
  107. { P_DSI1PLL, 2 }
  108. };
  109. static const char * const mmcc_xo_dsi_hdmi_edp[] = {
  110. "xo",
  111. "edp_link_clk",
  112. "hdmipll",
  113. "edp_vco_div",
  114. "dsi0pll",
  115. "dsi1pll",
  116. };
  117. static const struct parent_map mmcc_xo_dsi_hdmi_edp_gpll0_map[] = {
  118. { P_XO, 0 },
  119. { P_EDPLINK, 4 },
  120. { P_HDMIPLL, 3 },
  121. { P_GPLL0, 5 },
  122. { P_DSI0PLL, 1 },
  123. { P_DSI1PLL, 2 }
  124. };
  125. static const char * const mmcc_xo_dsi_hdmi_edp_gpll0[] = {
  126. "xo",
  127. "edp_link_clk",
  128. "hdmipll",
  129. "gpll0_vote",
  130. "dsi0pll",
  131. "dsi1pll",
  132. };
  133. static const struct parent_map mmcc_xo_dsibyte_hdmi_edp_gpll0_map[] = {
  134. { P_XO, 0 },
  135. { P_EDPLINK, 4 },
  136. { P_HDMIPLL, 3 },
  137. { P_GPLL0, 5 },
  138. { P_DSI0PLL_BYTE, 1 },
  139. { P_DSI1PLL_BYTE, 2 }
  140. };
  141. static const char * const mmcc_xo_dsibyte_hdmi_edp_gpll0[] = {
  142. "xo",
  143. "edp_link_clk",
  144. "hdmipll",
  145. "gpll0_vote",
  146. "dsi0pllbyte",
  147. "dsi1pllbyte",
  148. };
  149. static const struct parent_map mmcc_xo_mmpll0_1_4_gpll0_map[] = {
  150. { P_XO, 0 },
  151. { P_MMPLL0, 1 },
  152. { P_MMPLL1, 2 },
  153. { P_GPLL0, 5 },
  154. { P_MMPLL4, 3 }
  155. };
  156. static const char * const mmcc_xo_mmpll0_1_4_gpll0[] = {
  157. "xo",
  158. "mmpll0",
  159. "mmpll1",
  160. "mmpll4",
  161. "gpll0",
  162. };
  163. static const struct parent_map mmcc_xo_mmpll0_1_4_gpll1_0_map[] = {
  164. { P_XO, 0 },
  165. { P_MMPLL0, 1 },
  166. { P_MMPLL1, 2 },
  167. { P_MMPLL4, 3 },
  168. { P_GPLL0, 5 },
  169. { P_GPLL1, 4 }
  170. };
  171. static const char * const mmcc_xo_mmpll0_1_4_gpll1_0[] = {
  172. "xo",
  173. "mmpll0",
  174. "mmpll1",
  175. "mmpll4",
  176. "gpll1",
  177. "gpll0",
  178. };
  179. static const struct parent_map mmcc_xo_mmpll0_1_4_gpll1_0_sleep_map[] = {
  180. { P_XO, 0 },
  181. { P_MMPLL0, 1 },
  182. { P_MMPLL1, 2 },
  183. { P_MMPLL4, 3 },
  184. { P_GPLL0, 5 },
  185. { P_GPLL1, 4 },
  186. { P_MMSLEEP, 6 }
  187. };
  188. static const char * const mmcc_xo_mmpll0_1_4_gpll1_0_sleep[] = {
  189. "xo",
  190. "mmpll0",
  191. "mmpll1",
  192. "mmpll4",
  193. "gpll1",
  194. "gpll0",
  195. "sleep_clk_src",
  196. };
  197. #define F(f, s, h, m, n) { (f), (s), (2 * (h) - 1), (m), (n) }
  198. static struct clk_pll mmpll0 = {
  199. .l_reg = 0x0004,
  200. .m_reg = 0x0008,
  201. .n_reg = 0x000c,
  202. .config_reg = 0x0014,
  203. .mode_reg = 0x0000,
  204. .status_reg = 0x001c,
  205. .status_bit = 17,
  206. .clkr.hw.init = &(struct clk_init_data){
  207. .name = "mmpll0",
  208. .parent_names = (const char *[]){ "xo" },
  209. .num_parents = 1,
  210. .ops = &clk_pll_ops,
  211. },
  212. };
  213. static struct clk_regmap mmpll0_vote = {
  214. .enable_reg = 0x0100,
  215. .enable_mask = BIT(0),
  216. .hw.init = &(struct clk_init_data){
  217. .name = "mmpll0_vote",
  218. .parent_names = (const char *[]){ "mmpll0" },
  219. .num_parents = 1,
  220. .ops = &clk_pll_vote_ops,
  221. },
  222. };
  223. static struct clk_pll mmpll1 = {
  224. .l_reg = 0x0044,
  225. .m_reg = 0x0048,
  226. .n_reg = 0x004c,
  227. .config_reg = 0x0050,
  228. .mode_reg = 0x0040,
  229. .status_reg = 0x005c,
  230. .status_bit = 17,
  231. .clkr.hw.init = &(struct clk_init_data){
  232. .name = "mmpll1",
  233. .parent_names = (const char *[]){ "xo" },
  234. .num_parents = 1,
  235. .ops = &clk_pll_ops,
  236. },
  237. };
  238. static struct clk_regmap mmpll1_vote = {
  239. .enable_reg = 0x0100,
  240. .enable_mask = BIT(1),
  241. .hw.init = &(struct clk_init_data){
  242. .name = "mmpll1_vote",
  243. .parent_names = (const char *[]){ "mmpll1" },
  244. .num_parents = 1,
  245. .ops = &clk_pll_vote_ops,
  246. },
  247. };
  248. static struct clk_pll mmpll2 = {
  249. .l_reg = 0x4104,
  250. .m_reg = 0x4108,
  251. .n_reg = 0x410c,
  252. .config_reg = 0x4110,
  253. .mode_reg = 0x4100,
  254. .status_reg = 0x411c,
  255. .clkr.hw.init = &(struct clk_init_data){
  256. .name = "mmpll2",
  257. .parent_names = (const char *[]){ "xo" },
  258. .num_parents = 1,
  259. .ops = &clk_pll_ops,
  260. },
  261. };
  262. static struct clk_pll mmpll3 = {
  263. .l_reg = 0x0084,
  264. .m_reg = 0x0088,
  265. .n_reg = 0x008c,
  266. .config_reg = 0x0090,
  267. .mode_reg = 0x0080,
  268. .status_reg = 0x009c,
  269. .status_bit = 17,
  270. .clkr.hw.init = &(struct clk_init_data){
  271. .name = "mmpll3",
  272. .parent_names = (const char *[]){ "xo" },
  273. .num_parents = 1,
  274. .ops = &clk_pll_ops,
  275. },
  276. };
  277. static struct clk_pll mmpll4 = {
  278. .l_reg = 0x00a4,
  279. .m_reg = 0x00a8,
  280. .n_reg = 0x00ac,
  281. .config_reg = 0x00b0,
  282. .mode_reg = 0x0080,
  283. .status_reg = 0x00bc,
  284. .clkr.hw.init = &(struct clk_init_data){
  285. .name = "mmpll4",
  286. .parent_names = (const char *[]){ "xo" },
  287. .num_parents = 1,
  288. .ops = &clk_pll_ops,
  289. },
  290. };
  291. static struct clk_rcg2 mmss_ahb_clk_src = {
  292. .cmd_rcgr = 0x5000,
  293. .hid_width = 5,
  294. .parent_map = mmcc_xo_mmpll0_mmpll1_gpll0_map,
  295. .clkr.hw.init = &(struct clk_init_data){
  296. .name = "mmss_ahb_clk_src",
  297. .parent_names = mmcc_xo_mmpll0_mmpll1_gpll0,
  298. .num_parents = 4,
  299. .ops = &clk_rcg2_ops,
  300. },
  301. };
  302. static struct freq_tbl ftbl_mmss_axi_clk[] = {
  303. F(19200000, P_XO, 1, 0, 0),
  304. F(37500000, P_GPLL0, 16, 0, 0),
  305. F(50000000, P_GPLL0, 12, 0, 0),
  306. F(75000000, P_GPLL0, 8, 0, 0),
  307. F(100000000, P_GPLL0, 6, 0, 0),
  308. F(150000000, P_GPLL0, 4, 0, 0),
  309. F(333430000, P_MMPLL1, 3.5, 0, 0),
  310. F(400000000, P_MMPLL0, 2, 0, 0),
  311. F(466800000, P_MMPLL1, 2.5, 0, 0),
  312. };
  313. static struct clk_rcg2 mmss_axi_clk_src = {
  314. .cmd_rcgr = 0x5040,
  315. .hid_width = 5,
  316. .parent_map = mmcc_xo_mmpll0_mmpll1_gpll0_map,
  317. .freq_tbl = ftbl_mmss_axi_clk,
  318. .clkr.hw.init = &(struct clk_init_data){
  319. .name = "mmss_axi_clk_src",
  320. .parent_names = mmcc_xo_mmpll0_mmpll1_gpll0,
  321. .num_parents = 4,
  322. .ops = &clk_rcg2_ops,
  323. },
  324. };
  325. static struct freq_tbl ftbl_ocmemnoc_clk[] = {
  326. F(19200000, P_XO, 1, 0, 0),
  327. F(37500000, P_GPLL0, 16, 0, 0),
  328. F(50000000, P_GPLL0, 12, 0, 0),
  329. F(75000000, P_GPLL0, 8, 0, 0),
  330. F(109090000, P_GPLL0, 5.5, 0, 0),
  331. F(150000000, P_GPLL0, 4, 0, 0),
  332. F(228570000, P_MMPLL0, 3.5, 0, 0),
  333. F(320000000, P_MMPLL0, 2.5, 0, 0),
  334. };
  335. static struct clk_rcg2 ocmemnoc_clk_src = {
  336. .cmd_rcgr = 0x5090,
  337. .hid_width = 5,
  338. .parent_map = mmcc_xo_mmpll0_mmpll1_gpll0_map,
  339. .freq_tbl = ftbl_ocmemnoc_clk,
  340. .clkr.hw.init = &(struct clk_init_data){
  341. .name = "ocmemnoc_clk_src",
  342. .parent_names = mmcc_xo_mmpll0_mmpll1_gpll0,
  343. .num_parents = 4,
  344. .ops = &clk_rcg2_ops,
  345. },
  346. };
  347. static struct freq_tbl ftbl_camss_csi0_3_clk[] = {
  348. F(100000000, P_GPLL0, 6, 0, 0),
  349. F(200000000, P_MMPLL0, 4, 0, 0),
  350. { }
  351. };
  352. static struct clk_rcg2 csi0_clk_src = {
  353. .cmd_rcgr = 0x3090,
  354. .hid_width = 5,
  355. .parent_map = mmcc_xo_mmpll0_1_4_gpll0_map,
  356. .freq_tbl = ftbl_camss_csi0_3_clk,
  357. .clkr.hw.init = &(struct clk_init_data){
  358. .name = "csi0_clk_src",
  359. .parent_names = mmcc_xo_mmpll0_1_4_gpll0,
  360. .num_parents = 5,
  361. .ops = &clk_rcg2_ops,
  362. },
  363. };
  364. static struct clk_rcg2 csi1_clk_src = {
  365. .cmd_rcgr = 0x3100,
  366. .hid_width = 5,
  367. .parent_map = mmcc_xo_mmpll0_1_4_gpll0_map,
  368. .freq_tbl = ftbl_camss_csi0_3_clk,
  369. .clkr.hw.init = &(struct clk_init_data){
  370. .name = "csi1_clk_src",
  371. .parent_names = mmcc_xo_mmpll0_1_4_gpll0,
  372. .num_parents = 5,
  373. .ops = &clk_rcg2_ops,
  374. },
  375. };
  376. static struct clk_rcg2 csi2_clk_src = {
  377. .cmd_rcgr = 0x3160,
  378. .hid_width = 5,
  379. .parent_map = mmcc_xo_mmpll0_1_4_gpll0_map,
  380. .freq_tbl = ftbl_camss_csi0_3_clk,
  381. .clkr.hw.init = &(struct clk_init_data){
  382. .name = "csi2_clk_src",
  383. .parent_names = mmcc_xo_mmpll0_1_4_gpll0,
  384. .num_parents = 5,
  385. .ops = &clk_rcg2_ops,
  386. },
  387. };
  388. static struct clk_rcg2 csi3_clk_src = {
  389. .cmd_rcgr = 0x31c0,
  390. .hid_width = 5,
  391. .parent_map = mmcc_xo_mmpll0_1_4_gpll0_map,
  392. .freq_tbl = ftbl_camss_csi0_3_clk,
  393. .clkr.hw.init = &(struct clk_init_data){
  394. .name = "csi3_clk_src",
  395. .parent_names = mmcc_xo_mmpll0_1_4_gpll0,
  396. .num_parents = 5,
  397. .ops = &clk_rcg2_ops,
  398. },
  399. };
  400. static struct freq_tbl ftbl_camss_vfe_vfe0_1_clk[] = {
  401. F(37500000, P_GPLL0, 16, 0, 0),
  402. F(50000000, P_GPLL0, 12, 0, 0),
  403. F(60000000, P_GPLL0, 10, 0, 0),
  404. F(80000000, P_GPLL0, 7.5, 0, 0),
  405. F(100000000, P_GPLL0, 6, 0, 0),
  406. F(109090000, P_GPLL0, 5.5, 0, 0),
  407. F(133330000, P_GPLL0, 4.5, 0, 0),
  408. F(200000000, P_GPLL0, 3, 0, 0),
  409. F(228570000, P_MMPLL0, 3.5, 0, 0),
  410. F(266670000, P_MMPLL0, 3, 0, 0),
  411. F(320000000, P_MMPLL0, 2.5, 0, 0),
  412. F(465000000, P_MMPLL4, 2, 0, 0),
  413. F(600000000, P_GPLL0, 1, 0, 0),
  414. { }
  415. };
  416. static struct clk_rcg2 vfe0_clk_src = {
  417. .cmd_rcgr = 0x3600,
  418. .hid_width = 5,
  419. .parent_map = mmcc_xo_mmpll0_1_4_gpll0_map,
  420. .freq_tbl = ftbl_camss_vfe_vfe0_1_clk,
  421. .clkr.hw.init = &(struct clk_init_data){
  422. .name = "vfe0_clk_src",
  423. .parent_names = mmcc_xo_mmpll0_1_4_gpll0,
  424. .num_parents = 5,
  425. .ops = &clk_rcg2_ops,
  426. },
  427. };
  428. static struct clk_rcg2 vfe1_clk_src = {
  429. .cmd_rcgr = 0x3620,
  430. .hid_width = 5,
  431. .parent_map = mmcc_xo_mmpll0_1_4_gpll0_map,
  432. .freq_tbl = ftbl_camss_vfe_vfe0_1_clk,
  433. .clkr.hw.init = &(struct clk_init_data){
  434. .name = "vfe1_clk_src",
  435. .parent_names = mmcc_xo_mmpll0_1_4_gpll0,
  436. .num_parents = 5,
  437. .ops = &clk_rcg2_ops,
  438. },
  439. };
  440. static struct freq_tbl ftbl_mdss_mdp_clk[] = {
  441. F(37500000, P_GPLL0, 16, 0, 0),
  442. F(60000000, P_GPLL0, 10, 0, 0),
  443. F(75000000, P_GPLL0, 8, 0, 0),
  444. F(85710000, P_GPLL0, 7, 0, 0),
  445. F(100000000, P_GPLL0, 6, 0, 0),
  446. F(150000000, P_GPLL0, 4, 0, 0),
  447. F(160000000, P_MMPLL0, 5, 0, 0),
  448. F(200000000, P_MMPLL0, 4, 0, 0),
  449. F(228570000, P_MMPLL0, 3.5, 0, 0),
  450. F(300000000, P_GPLL0, 2, 0, 0),
  451. F(320000000, P_MMPLL0, 2.5, 0, 0),
  452. { }
  453. };
  454. static struct clk_rcg2 mdp_clk_src = {
  455. .cmd_rcgr = 0x2040,
  456. .hid_width = 5,
  457. .parent_map = mmcc_xo_mmpll0_dsi_hdmi_gpll0_map,
  458. .freq_tbl = ftbl_mdss_mdp_clk,
  459. .clkr.hw.init = &(struct clk_init_data){
  460. .name = "mdp_clk_src",
  461. .parent_names = mmcc_xo_mmpll0_dsi_hdmi_gpll0,
  462. .num_parents = 6,
  463. .ops = &clk_rcg2_ops,
  464. },
  465. };
  466. static struct clk_rcg2 gfx3d_clk_src = {
  467. .cmd_rcgr = 0x4000,
  468. .hid_width = 5,
  469. .parent_map = mmcc_xo_mmpll0_1_2_gpll0_map,
  470. .clkr.hw.init = &(struct clk_init_data){
  471. .name = "gfx3d_clk_src",
  472. .parent_names = mmcc_xo_mmpll0_1_2_gpll0,
  473. .num_parents = 5,
  474. .ops = &clk_rcg2_ops,
  475. },
  476. };
  477. static struct freq_tbl ftbl_camss_jpeg_jpeg0_2_clk[] = {
  478. F(75000000, P_GPLL0, 8, 0, 0),
  479. F(133330000, P_GPLL0, 4.5, 0, 0),
  480. F(200000000, P_GPLL0, 3, 0, 0),
  481. F(228570000, P_MMPLL0, 3.5, 0, 0),
  482. F(266670000, P_MMPLL0, 3, 0, 0),
  483. F(320000000, P_MMPLL0, 2.5, 0, 0),
  484. { }
  485. };
  486. static struct clk_rcg2 jpeg0_clk_src = {
  487. .cmd_rcgr = 0x3500,
  488. .hid_width = 5,
  489. .parent_map = mmcc_xo_mmpll0_1_4_gpll0_map,
  490. .freq_tbl = ftbl_camss_jpeg_jpeg0_2_clk,
  491. .clkr.hw.init = &(struct clk_init_data){
  492. .name = "jpeg0_clk_src",
  493. .parent_names = mmcc_xo_mmpll0_1_4_gpll0,
  494. .num_parents = 5,
  495. .ops = &clk_rcg2_ops,
  496. },
  497. };
  498. static struct clk_rcg2 jpeg1_clk_src = {
  499. .cmd_rcgr = 0x3520,
  500. .hid_width = 5,
  501. .parent_map = mmcc_xo_mmpll0_1_4_gpll0_map,
  502. .freq_tbl = ftbl_camss_jpeg_jpeg0_2_clk,
  503. .clkr.hw.init = &(struct clk_init_data){
  504. .name = "jpeg1_clk_src",
  505. .parent_names = mmcc_xo_mmpll0_1_4_gpll0,
  506. .num_parents = 5,
  507. .ops = &clk_rcg2_ops,
  508. },
  509. };
  510. static struct clk_rcg2 jpeg2_clk_src = {
  511. .cmd_rcgr = 0x3540,
  512. .hid_width = 5,
  513. .parent_map = mmcc_xo_mmpll0_1_4_gpll0_map,
  514. .freq_tbl = ftbl_camss_jpeg_jpeg0_2_clk,
  515. .clkr.hw.init = &(struct clk_init_data){
  516. .name = "jpeg2_clk_src",
  517. .parent_names = mmcc_xo_mmpll0_1_4_gpll0,
  518. .num_parents = 5,
  519. .ops = &clk_rcg2_ops,
  520. },
  521. };
  522. static struct clk_rcg2 pclk0_clk_src = {
  523. .cmd_rcgr = 0x2000,
  524. .mnd_width = 8,
  525. .hid_width = 5,
  526. .parent_map = mmcc_xo_dsi_hdmi_edp_gpll0_map,
  527. .clkr.hw.init = &(struct clk_init_data){
  528. .name = "pclk0_clk_src",
  529. .parent_names = mmcc_xo_dsi_hdmi_edp_gpll0,
  530. .num_parents = 6,
  531. .ops = &clk_pixel_ops,
  532. .flags = CLK_SET_RATE_PARENT,
  533. },
  534. };
  535. static struct clk_rcg2 pclk1_clk_src = {
  536. .cmd_rcgr = 0x2020,
  537. .mnd_width = 8,
  538. .hid_width = 5,
  539. .parent_map = mmcc_xo_dsi_hdmi_edp_gpll0_map,
  540. .clkr.hw.init = &(struct clk_init_data){
  541. .name = "pclk1_clk_src",
  542. .parent_names = mmcc_xo_dsi_hdmi_edp_gpll0,
  543. .num_parents = 6,
  544. .ops = &clk_pixel_ops,
  545. .flags = CLK_SET_RATE_PARENT,
  546. },
  547. };
  548. static struct freq_tbl ftbl_venus0_vcodec0_clk[] = {
  549. F(50000000, P_GPLL0, 12, 0, 0),
  550. F(100000000, P_GPLL0, 6, 0, 0),
  551. F(133330000, P_GPLL0, 4.5, 0, 0),
  552. F(200000000, P_MMPLL0, 4, 0, 0),
  553. F(266670000, P_MMPLL0, 3, 0, 0),
  554. F(465000000, P_MMPLL3, 2, 0, 0),
  555. { }
  556. };
  557. static struct clk_rcg2 vcodec0_clk_src = {
  558. .cmd_rcgr = 0x1000,
  559. .mnd_width = 8,
  560. .hid_width = 5,
  561. .parent_map = mmcc_xo_mmpll0_1_3_gpll0_map,
  562. .freq_tbl = ftbl_venus0_vcodec0_clk,
  563. .clkr.hw.init = &(struct clk_init_data){
  564. .name = "vcodec0_clk_src",
  565. .parent_names = mmcc_xo_mmpll0_1_3_gpll0,
  566. .num_parents = 5,
  567. .ops = &clk_rcg2_ops,
  568. },
  569. };
  570. static struct freq_tbl ftbl_avsync_vp_clk[] = {
  571. F(150000000, P_GPLL0, 4, 0, 0),
  572. F(320000000, P_MMPLL0, 2.5, 0, 0),
  573. { }
  574. };
  575. static struct clk_rcg2 vp_clk_src = {
  576. .cmd_rcgr = 0x2430,
  577. .hid_width = 5,
  578. .parent_map = mmcc_xo_mmpll0_mmpll1_gpll0_map,
  579. .freq_tbl = ftbl_avsync_vp_clk,
  580. .clkr.hw.init = &(struct clk_init_data){
  581. .name = "vp_clk_src",
  582. .parent_names = mmcc_xo_mmpll0_mmpll1_gpll0,
  583. .num_parents = 4,
  584. .ops = &clk_rcg2_ops,
  585. },
  586. };
  587. static struct freq_tbl ftbl_camss_cci_cci_clk[] = {
  588. F(19200000, P_XO, 1, 0, 0),
  589. { }
  590. };
  591. static struct clk_rcg2 cci_clk_src = {
  592. .cmd_rcgr = 0x3300,
  593. .mnd_width = 8,
  594. .hid_width = 5,
  595. .parent_map = mmcc_xo_mmpll0_1_4_gpll1_0_map,
  596. .freq_tbl = ftbl_camss_cci_cci_clk,
  597. .clkr.hw.init = &(struct clk_init_data){
  598. .name = "cci_clk_src",
  599. .parent_names = mmcc_xo_mmpll0_1_4_gpll1_0,
  600. .num_parents = 6,
  601. .ops = &clk_rcg2_ops,
  602. },
  603. };
  604. static struct freq_tbl ftbl_camss_gp0_1_clk[] = {
  605. F(10000, P_XO, 16, 1, 120),
  606. F(24000, P_XO, 16, 1, 50),
  607. F(6000000, P_GPLL0, 10, 1, 10),
  608. F(12000000, P_GPLL0, 10, 1, 5),
  609. F(13000000, P_GPLL0, 4, 13, 150),
  610. F(24000000, P_GPLL0, 5, 1, 5),
  611. { }
  612. };
  613. static struct clk_rcg2 camss_gp0_clk_src = {
  614. .cmd_rcgr = 0x3420,
  615. .mnd_width = 8,
  616. .hid_width = 5,
  617. .parent_map = mmcc_xo_mmpll0_1_4_gpll1_0_sleep_map,
  618. .freq_tbl = ftbl_camss_gp0_1_clk,
  619. .clkr.hw.init = &(struct clk_init_data){
  620. .name = "camss_gp0_clk_src",
  621. .parent_names = mmcc_xo_mmpll0_1_4_gpll1_0_sleep,
  622. .num_parents = 7,
  623. .ops = &clk_rcg2_ops,
  624. },
  625. };
  626. static struct clk_rcg2 camss_gp1_clk_src = {
  627. .cmd_rcgr = 0x3450,
  628. .mnd_width = 8,
  629. .hid_width = 5,
  630. .parent_map = mmcc_xo_mmpll0_1_4_gpll1_0_sleep_map,
  631. .freq_tbl = ftbl_camss_gp0_1_clk,
  632. .clkr.hw.init = &(struct clk_init_data){
  633. .name = "camss_gp1_clk_src",
  634. .parent_names = mmcc_xo_mmpll0_1_4_gpll1_0_sleep,
  635. .num_parents = 7,
  636. .ops = &clk_rcg2_ops,
  637. },
  638. };
  639. static struct freq_tbl ftbl_camss_mclk0_3_clk[] = {
  640. F(4800000, P_XO, 4, 0, 0),
  641. F(6000000, P_GPLL0, 10, 1, 10),
  642. F(8000000, P_GPLL0, 15, 1, 5),
  643. F(9600000, P_XO, 2, 0, 0),
  644. F(16000000, P_MMPLL0, 10, 1, 5),
  645. F(19200000, P_XO, 1, 0, 0),
  646. F(24000000, P_GPLL0, 5, 1, 5),
  647. F(32000000, P_MMPLL0, 5, 1, 5),
  648. F(48000000, P_GPLL0, 12.5, 0, 0),
  649. F(64000000, P_MMPLL0, 12.5, 0, 0),
  650. { }
  651. };
  652. static struct clk_rcg2 mclk0_clk_src = {
  653. .cmd_rcgr = 0x3360,
  654. .mnd_width = 8,
  655. .hid_width = 5,
  656. .parent_map = mmcc_xo_mmpll0_1_4_gpll1_0_map,
  657. .freq_tbl = ftbl_camss_mclk0_3_clk,
  658. .clkr.hw.init = &(struct clk_init_data){
  659. .name = "mclk0_clk_src",
  660. .parent_names = mmcc_xo_mmpll0_1_4_gpll1_0,
  661. .num_parents = 6,
  662. .ops = &clk_rcg2_ops,
  663. },
  664. };
  665. static struct clk_rcg2 mclk1_clk_src = {
  666. .cmd_rcgr = 0x3390,
  667. .mnd_width = 8,
  668. .hid_width = 5,
  669. .parent_map = mmcc_xo_mmpll0_1_4_gpll1_0_map,
  670. .freq_tbl = ftbl_camss_mclk0_3_clk,
  671. .clkr.hw.init = &(struct clk_init_data){
  672. .name = "mclk1_clk_src",
  673. .parent_names = mmcc_xo_mmpll0_1_4_gpll1_0,
  674. .num_parents = 6,
  675. .ops = &clk_rcg2_ops,
  676. },
  677. };
  678. static struct clk_rcg2 mclk2_clk_src = {
  679. .cmd_rcgr = 0x33c0,
  680. .mnd_width = 8,
  681. .hid_width = 5,
  682. .parent_map = mmcc_xo_mmpll0_1_4_gpll1_0_map,
  683. .freq_tbl = ftbl_camss_mclk0_3_clk,
  684. .clkr.hw.init = &(struct clk_init_data){
  685. .name = "mclk2_clk_src",
  686. .parent_names = mmcc_xo_mmpll0_1_4_gpll1_0,
  687. .num_parents = 6,
  688. .ops = &clk_rcg2_ops,
  689. },
  690. };
  691. static struct clk_rcg2 mclk3_clk_src = {
  692. .cmd_rcgr = 0x33f0,
  693. .mnd_width = 8,
  694. .hid_width = 5,
  695. .parent_map = mmcc_xo_mmpll0_1_4_gpll1_0_map,
  696. .freq_tbl = ftbl_camss_mclk0_3_clk,
  697. .clkr.hw.init = &(struct clk_init_data){
  698. .name = "mclk3_clk_src",
  699. .parent_names = mmcc_xo_mmpll0_1_4_gpll1_0,
  700. .num_parents = 6,
  701. .ops = &clk_rcg2_ops,
  702. },
  703. };
  704. static struct freq_tbl ftbl_camss_phy0_2_csi0_2phytimer_clk[] = {
  705. F(100000000, P_GPLL0, 6, 0, 0),
  706. F(200000000, P_MMPLL0, 4, 0, 0),
  707. { }
  708. };
  709. static struct clk_rcg2 csi0phytimer_clk_src = {
  710. .cmd_rcgr = 0x3000,
  711. .hid_width = 5,
  712. .parent_map = mmcc_xo_mmpll0_1_4_gpll0_map,
  713. .freq_tbl = ftbl_camss_phy0_2_csi0_2phytimer_clk,
  714. .clkr.hw.init = &(struct clk_init_data){
  715. .name = "csi0phytimer_clk_src",
  716. .parent_names = mmcc_xo_mmpll0_1_4_gpll0,
  717. .num_parents = 5,
  718. .ops = &clk_rcg2_ops,
  719. },
  720. };
  721. static struct clk_rcg2 csi1phytimer_clk_src = {
  722. .cmd_rcgr = 0x3030,
  723. .hid_width = 5,
  724. .parent_map = mmcc_xo_mmpll0_1_4_gpll0_map,
  725. .freq_tbl = ftbl_camss_phy0_2_csi0_2phytimer_clk,
  726. .clkr.hw.init = &(struct clk_init_data){
  727. .name = "csi1phytimer_clk_src",
  728. .parent_names = mmcc_xo_mmpll0_mmpll1_gpll0,
  729. .num_parents = 5,
  730. .ops = &clk_rcg2_ops,
  731. },
  732. };
  733. static struct clk_rcg2 csi2phytimer_clk_src = {
  734. .cmd_rcgr = 0x3060,
  735. .hid_width = 5,
  736. .parent_map = mmcc_xo_mmpll0_1_4_gpll0_map,
  737. .freq_tbl = ftbl_camss_phy0_2_csi0_2phytimer_clk,
  738. .clkr.hw.init = &(struct clk_init_data){
  739. .name = "csi2phytimer_clk_src",
  740. .parent_names = mmcc_xo_mmpll0_1_4_gpll0,
  741. .num_parents = 5,
  742. .ops = &clk_rcg2_ops,
  743. },
  744. };
  745. static struct freq_tbl ftbl_camss_vfe_cpp_clk[] = {
  746. F(133330000, P_GPLL0, 4.5, 0, 0),
  747. F(266670000, P_MMPLL0, 3, 0, 0),
  748. F(320000000, P_MMPLL0, 2.5, 0, 0),
  749. F(372000000, P_MMPLL4, 2.5, 0, 0),
  750. F(465000000, P_MMPLL4, 2, 0, 0),
  751. F(600000000, P_GPLL0, 1, 0, 0),
  752. { }
  753. };
  754. static struct clk_rcg2 cpp_clk_src = {
  755. .cmd_rcgr = 0x3640,
  756. .hid_width = 5,
  757. .parent_map = mmcc_xo_mmpll0_1_4_gpll0_map,
  758. .freq_tbl = ftbl_camss_vfe_cpp_clk,
  759. .clkr.hw.init = &(struct clk_init_data){
  760. .name = "cpp_clk_src",
  761. .parent_names = mmcc_xo_mmpll0_1_4_gpll0,
  762. .num_parents = 5,
  763. .ops = &clk_rcg2_ops,
  764. },
  765. };
  766. static struct clk_rcg2 byte0_clk_src = {
  767. .cmd_rcgr = 0x2120,
  768. .hid_width = 5,
  769. .parent_map = mmcc_xo_dsibyte_hdmi_edp_gpll0_map,
  770. .clkr.hw.init = &(struct clk_init_data){
  771. .name = "byte0_clk_src",
  772. .parent_names = mmcc_xo_dsibyte_hdmi_edp_gpll0,
  773. .num_parents = 6,
  774. .ops = &clk_byte2_ops,
  775. .flags = CLK_SET_RATE_PARENT,
  776. },
  777. };
  778. static struct clk_rcg2 byte1_clk_src = {
  779. .cmd_rcgr = 0x2140,
  780. .hid_width = 5,
  781. .parent_map = mmcc_xo_dsibyte_hdmi_edp_gpll0_map,
  782. .clkr.hw.init = &(struct clk_init_data){
  783. .name = "byte1_clk_src",
  784. .parent_names = mmcc_xo_dsibyte_hdmi_edp_gpll0,
  785. .num_parents = 6,
  786. .ops = &clk_byte2_ops,
  787. .flags = CLK_SET_RATE_PARENT,
  788. },
  789. };
  790. static struct freq_tbl ftbl_mdss_edpaux_clk[] = {
  791. F(19200000, P_XO, 1, 0, 0),
  792. { }
  793. };
  794. static struct clk_rcg2 edpaux_clk_src = {
  795. .cmd_rcgr = 0x20e0,
  796. .hid_width = 5,
  797. .parent_map = mmcc_xo_mmpll0_mmpll1_gpll0_map,
  798. .freq_tbl = ftbl_mdss_edpaux_clk,
  799. .clkr.hw.init = &(struct clk_init_data){
  800. .name = "edpaux_clk_src",
  801. .parent_names = mmcc_xo_mmpll0_mmpll1_gpll0,
  802. .num_parents = 4,
  803. .ops = &clk_rcg2_ops,
  804. },
  805. };
  806. static struct freq_tbl ftbl_mdss_edplink_clk[] = {
  807. F(135000000, P_EDPLINK, 2, 0, 0),
  808. F(270000000, P_EDPLINK, 11, 0, 0),
  809. { }
  810. };
  811. static struct clk_rcg2 edplink_clk_src = {
  812. .cmd_rcgr = 0x20c0,
  813. .hid_width = 5,
  814. .parent_map = mmcc_xo_dsi_hdmi_edp_gpll0_map,
  815. .freq_tbl = ftbl_mdss_edplink_clk,
  816. .clkr.hw.init = &(struct clk_init_data){
  817. .name = "edplink_clk_src",
  818. .parent_names = mmcc_xo_dsi_hdmi_edp_gpll0,
  819. .num_parents = 6,
  820. .ops = &clk_rcg2_ops,
  821. .flags = CLK_SET_RATE_PARENT,
  822. },
  823. };
  824. static struct freq_tbl edp_pixel_freq_tbl[] = {
  825. { .src = P_EDPVCO },
  826. { }
  827. };
  828. static struct clk_rcg2 edppixel_clk_src = {
  829. .cmd_rcgr = 0x20a0,
  830. .mnd_width = 8,
  831. .hid_width = 5,
  832. .parent_map = mmcc_xo_dsi_hdmi_edp_map,
  833. .freq_tbl = edp_pixel_freq_tbl,
  834. .clkr.hw.init = &(struct clk_init_data){
  835. .name = "edppixel_clk_src",
  836. .parent_names = mmcc_xo_dsi_hdmi_edp,
  837. .num_parents = 6,
  838. .ops = &clk_edp_pixel_ops,
  839. },
  840. };
  841. static struct freq_tbl ftbl_mdss_esc0_1_clk[] = {
  842. F(19200000, P_XO, 1, 0, 0),
  843. { }
  844. };
  845. static struct clk_rcg2 esc0_clk_src = {
  846. .cmd_rcgr = 0x2160,
  847. .hid_width = 5,
  848. .parent_map = mmcc_xo_dsibyte_hdmi_edp_gpll0_map,
  849. .freq_tbl = ftbl_mdss_esc0_1_clk,
  850. .clkr.hw.init = &(struct clk_init_data){
  851. .name = "esc0_clk_src",
  852. .parent_names = mmcc_xo_dsibyte_hdmi_edp_gpll0,
  853. .num_parents = 6,
  854. .ops = &clk_rcg2_ops,
  855. },
  856. };
  857. static struct clk_rcg2 esc1_clk_src = {
  858. .cmd_rcgr = 0x2180,
  859. .hid_width = 5,
  860. .parent_map = mmcc_xo_dsibyte_hdmi_edp_gpll0_map,
  861. .freq_tbl = ftbl_mdss_esc0_1_clk,
  862. .clkr.hw.init = &(struct clk_init_data){
  863. .name = "esc1_clk_src",
  864. .parent_names = mmcc_xo_dsibyte_hdmi_edp_gpll0,
  865. .num_parents = 6,
  866. .ops = &clk_rcg2_ops,
  867. },
  868. };
  869. static struct freq_tbl extpclk_freq_tbl[] = {
  870. { .src = P_HDMIPLL },
  871. { }
  872. };
  873. static struct clk_rcg2 extpclk_clk_src = {
  874. .cmd_rcgr = 0x2060,
  875. .hid_width = 5,
  876. .parent_map = mmcc_xo_dsi_hdmi_edp_gpll0_map,
  877. .freq_tbl = extpclk_freq_tbl,
  878. .clkr.hw.init = &(struct clk_init_data){
  879. .name = "extpclk_clk_src",
  880. .parent_names = mmcc_xo_dsi_hdmi_edp_gpll0,
  881. .num_parents = 6,
  882. .ops = &clk_byte_ops,
  883. .flags = CLK_SET_RATE_PARENT,
  884. },
  885. };
  886. static struct freq_tbl ftbl_mdss_hdmi_clk[] = {
  887. F(19200000, P_XO, 1, 0, 0),
  888. { }
  889. };
  890. static struct clk_rcg2 hdmi_clk_src = {
  891. .cmd_rcgr = 0x2100,
  892. .hid_width = 5,
  893. .parent_map = mmcc_xo_mmpll0_mmpll1_gpll0_map,
  894. .freq_tbl = ftbl_mdss_hdmi_clk,
  895. .clkr.hw.init = &(struct clk_init_data){
  896. .name = "hdmi_clk_src",
  897. .parent_names = mmcc_xo_mmpll0_mmpll1_gpll0,
  898. .num_parents = 4,
  899. .ops = &clk_rcg2_ops,
  900. },
  901. };
  902. static struct freq_tbl ftbl_mdss_vsync_clk[] = {
  903. F(19200000, P_XO, 1, 0, 0),
  904. { }
  905. };
  906. static struct clk_rcg2 vsync_clk_src = {
  907. .cmd_rcgr = 0x2080,
  908. .hid_width = 5,
  909. .parent_map = mmcc_xo_mmpll0_mmpll1_gpll0_map,
  910. .freq_tbl = ftbl_mdss_vsync_clk,
  911. .clkr.hw.init = &(struct clk_init_data){
  912. .name = "vsync_clk_src",
  913. .parent_names = mmcc_xo_mmpll0_mmpll1_gpll0,
  914. .num_parents = 4,
  915. .ops = &clk_rcg2_ops,
  916. },
  917. };
  918. static struct freq_tbl ftbl_mmss_rbcpr_clk[] = {
  919. F(50000000, P_GPLL0, 12, 0, 0),
  920. { }
  921. };
  922. static struct clk_rcg2 rbcpr_clk_src = {
  923. .cmd_rcgr = 0x4060,
  924. .hid_width = 5,
  925. .parent_map = mmcc_xo_mmpll0_mmpll1_gpll0_map,
  926. .freq_tbl = ftbl_mmss_rbcpr_clk,
  927. .clkr.hw.init = &(struct clk_init_data){
  928. .name = "rbcpr_clk_src",
  929. .parent_names = mmcc_xo_mmpll0_mmpll1_gpll0,
  930. .num_parents = 4,
  931. .ops = &clk_rcg2_ops,
  932. },
  933. };
  934. static struct freq_tbl ftbl_oxili_rbbmtimer_clk[] = {
  935. F(19200000, P_XO, 1, 0, 0),
  936. { }
  937. };
  938. static struct clk_rcg2 rbbmtimer_clk_src = {
  939. .cmd_rcgr = 0x4090,
  940. .hid_width = 5,
  941. .parent_map = mmcc_xo_mmpll0_mmpll1_gpll0_map,
  942. .freq_tbl = ftbl_oxili_rbbmtimer_clk,
  943. .clkr.hw.init = &(struct clk_init_data){
  944. .name = "rbbmtimer_clk_src",
  945. .parent_names = mmcc_xo_mmpll0_mmpll1_gpll0,
  946. .num_parents = 4,
  947. .ops = &clk_rcg2_ops,
  948. },
  949. };
  950. static struct freq_tbl ftbl_vpu_maple_clk[] = {
  951. F(50000000, P_GPLL0, 12, 0, 0),
  952. F(100000000, P_GPLL0, 6, 0, 0),
  953. F(133330000, P_GPLL0, 4.5, 0, 0),
  954. F(200000000, P_MMPLL0, 4, 0, 0),
  955. F(266670000, P_MMPLL0, 3, 0, 0),
  956. F(465000000, P_MMPLL3, 2, 0, 0),
  957. { }
  958. };
  959. static struct clk_rcg2 maple_clk_src = {
  960. .cmd_rcgr = 0x1320,
  961. .hid_width = 5,
  962. .parent_map = mmcc_xo_mmpll0_mmpll1_gpll0_map,
  963. .freq_tbl = ftbl_vpu_maple_clk,
  964. .clkr.hw.init = &(struct clk_init_data){
  965. .name = "maple_clk_src",
  966. .parent_names = mmcc_xo_mmpll0_mmpll1_gpll0,
  967. .num_parents = 4,
  968. .ops = &clk_rcg2_ops,
  969. },
  970. };
  971. static struct freq_tbl ftbl_vpu_vdp_clk[] = {
  972. F(50000000, P_GPLL0, 12, 0, 0),
  973. F(100000000, P_GPLL0, 6, 0, 0),
  974. F(200000000, P_MMPLL0, 4, 0, 0),
  975. F(320000000, P_MMPLL0, 2.5, 0, 0),
  976. F(400000000, P_MMPLL0, 2, 0, 0),
  977. { }
  978. };
  979. static struct clk_rcg2 vdp_clk_src = {
  980. .cmd_rcgr = 0x1300,
  981. .hid_width = 5,
  982. .parent_map = mmcc_xo_mmpll0_mmpll1_gpll0_map,
  983. .freq_tbl = ftbl_vpu_vdp_clk,
  984. .clkr.hw.init = &(struct clk_init_data){
  985. .name = "vdp_clk_src",
  986. .parent_names = mmcc_xo_mmpll0_mmpll1_gpll0,
  987. .num_parents = 4,
  988. .ops = &clk_rcg2_ops,
  989. },
  990. };
  991. static struct freq_tbl ftbl_vpu_bus_clk[] = {
  992. F(40000000, P_GPLL0, 15, 0, 0),
  993. F(80000000, P_MMPLL0, 10, 0, 0),
  994. { }
  995. };
  996. static struct clk_rcg2 vpu_bus_clk_src = {
  997. .cmd_rcgr = 0x1340,
  998. .hid_width = 5,
  999. .parent_map = mmcc_xo_mmpll0_mmpll1_gpll0_map,
  1000. .freq_tbl = ftbl_vpu_bus_clk,
  1001. .clkr.hw.init = &(struct clk_init_data){
  1002. .name = "vpu_bus_clk_src",
  1003. .parent_names = mmcc_xo_mmpll0_mmpll1_gpll0,
  1004. .num_parents = 4,
  1005. .ops = &clk_rcg2_ops,
  1006. },
  1007. };
  1008. static struct clk_branch mmss_cxo_clk = {
  1009. .halt_reg = 0x5104,
  1010. .clkr = {
  1011. .enable_reg = 0x5104,
  1012. .enable_mask = BIT(0),
  1013. .hw.init = &(struct clk_init_data){
  1014. .name = "mmss_cxo_clk",
  1015. .parent_names = (const char *[]){ "xo" },
  1016. .num_parents = 1,
  1017. .flags = CLK_SET_RATE_PARENT,
  1018. .ops = &clk_branch2_ops,
  1019. },
  1020. },
  1021. };
  1022. static struct clk_branch mmss_sleepclk_clk = {
  1023. .halt_reg = 0x5100,
  1024. .clkr = {
  1025. .enable_reg = 0x5100,
  1026. .enable_mask = BIT(0),
  1027. .hw.init = &(struct clk_init_data){
  1028. .name = "mmss_sleepclk_clk",
  1029. .parent_names = (const char *[]){
  1030. "sleep_clk_src",
  1031. },
  1032. .num_parents = 1,
  1033. .flags = CLK_SET_RATE_PARENT,
  1034. .ops = &clk_branch2_ops,
  1035. },
  1036. },
  1037. };
  1038. static struct clk_branch avsync_ahb_clk = {
  1039. .halt_reg = 0x2414,
  1040. .clkr = {
  1041. .enable_reg = 0x2414,
  1042. .enable_mask = BIT(0),
  1043. .hw.init = &(struct clk_init_data){
  1044. .name = "avsync_ahb_clk",
  1045. .parent_names = (const char *[]){
  1046. "mmss_ahb_clk_src",
  1047. },
  1048. .num_parents = 1,
  1049. .flags = CLK_SET_RATE_PARENT,
  1050. .ops = &clk_branch2_ops,
  1051. },
  1052. },
  1053. };
  1054. static struct clk_branch avsync_edppixel_clk = {
  1055. .halt_reg = 0x2418,
  1056. .clkr = {
  1057. .enable_reg = 0x2418,
  1058. .enable_mask = BIT(0),
  1059. .hw.init = &(struct clk_init_data){
  1060. .name = "avsync_edppixel_clk",
  1061. .parent_names = (const char *[]){
  1062. "edppixel_clk_src",
  1063. },
  1064. .num_parents = 1,
  1065. .flags = CLK_SET_RATE_PARENT,
  1066. .ops = &clk_branch2_ops,
  1067. },
  1068. },
  1069. };
  1070. static struct clk_branch avsync_extpclk_clk = {
  1071. .halt_reg = 0x2410,
  1072. .clkr = {
  1073. .enable_reg = 0x2410,
  1074. .enable_mask = BIT(0),
  1075. .hw.init = &(struct clk_init_data){
  1076. .name = "avsync_extpclk_clk",
  1077. .parent_names = (const char *[]){
  1078. "extpclk_clk_src",
  1079. },
  1080. .num_parents = 1,
  1081. .flags = CLK_SET_RATE_PARENT,
  1082. .ops = &clk_branch2_ops,
  1083. },
  1084. },
  1085. };
  1086. static struct clk_branch avsync_pclk0_clk = {
  1087. .halt_reg = 0x241c,
  1088. .clkr = {
  1089. .enable_reg = 0x241c,
  1090. .enable_mask = BIT(0),
  1091. .hw.init = &(struct clk_init_data){
  1092. .name = "avsync_pclk0_clk",
  1093. .parent_names = (const char *[]){
  1094. "pclk0_clk_src",
  1095. },
  1096. .num_parents = 1,
  1097. .flags = CLK_SET_RATE_PARENT,
  1098. .ops = &clk_branch2_ops,
  1099. },
  1100. },
  1101. };
  1102. static struct clk_branch avsync_pclk1_clk = {
  1103. .halt_reg = 0x2420,
  1104. .clkr = {
  1105. .enable_reg = 0x2420,
  1106. .enable_mask = BIT(0),
  1107. .hw.init = &(struct clk_init_data){
  1108. .name = "avsync_pclk1_clk",
  1109. .parent_names = (const char *[]){
  1110. "pclk1_clk_src",
  1111. },
  1112. .num_parents = 1,
  1113. .flags = CLK_SET_RATE_PARENT,
  1114. .ops = &clk_branch2_ops,
  1115. },
  1116. },
  1117. };
  1118. static struct clk_branch avsync_vp_clk = {
  1119. .halt_reg = 0x2404,
  1120. .clkr = {
  1121. .enable_reg = 0x2404,
  1122. .enable_mask = BIT(0),
  1123. .hw.init = &(struct clk_init_data){
  1124. .name = "avsync_vp_clk",
  1125. .parent_names = (const char *[]){
  1126. "vp_clk_src",
  1127. },
  1128. .num_parents = 1,
  1129. .flags = CLK_SET_RATE_PARENT,
  1130. .ops = &clk_branch2_ops,
  1131. },
  1132. },
  1133. };
  1134. static struct clk_branch camss_ahb_clk = {
  1135. .halt_reg = 0x348c,
  1136. .clkr = {
  1137. .enable_reg = 0x348c,
  1138. .enable_mask = BIT(0),
  1139. .hw.init = &(struct clk_init_data){
  1140. .name = "camss_ahb_clk",
  1141. .parent_names = (const char *[]){
  1142. "mmss_ahb_clk_src",
  1143. },
  1144. .num_parents = 1,
  1145. .flags = CLK_SET_RATE_PARENT,
  1146. .ops = &clk_branch2_ops,
  1147. },
  1148. },
  1149. };
  1150. static struct clk_branch camss_cci_cci_ahb_clk = {
  1151. .halt_reg = 0x3348,
  1152. .clkr = {
  1153. .enable_reg = 0x3348,
  1154. .enable_mask = BIT(0),
  1155. .hw.init = &(struct clk_init_data){
  1156. .name = "camss_cci_cci_ahb_clk",
  1157. .parent_names = (const char *[]){
  1158. "mmss_ahb_clk_src",
  1159. },
  1160. .num_parents = 1,
  1161. .ops = &clk_branch2_ops,
  1162. },
  1163. },
  1164. };
  1165. static struct clk_branch camss_cci_cci_clk = {
  1166. .halt_reg = 0x3344,
  1167. .clkr = {
  1168. .enable_reg = 0x3344,
  1169. .enable_mask = BIT(0),
  1170. .hw.init = &(struct clk_init_data){
  1171. .name = "camss_cci_cci_clk",
  1172. .parent_names = (const char *[]){
  1173. "cci_clk_src",
  1174. },
  1175. .num_parents = 1,
  1176. .flags = CLK_SET_RATE_PARENT,
  1177. .ops = &clk_branch2_ops,
  1178. },
  1179. },
  1180. };
  1181. static struct clk_branch camss_csi0_ahb_clk = {
  1182. .halt_reg = 0x30bc,
  1183. .clkr = {
  1184. .enable_reg = 0x30bc,
  1185. .enable_mask = BIT(0),
  1186. .hw.init = &(struct clk_init_data){
  1187. .name = "camss_csi0_ahb_clk",
  1188. .parent_names = (const char *[]){
  1189. "mmss_ahb_clk_src",
  1190. },
  1191. .num_parents = 1,
  1192. .ops = &clk_branch2_ops,
  1193. },
  1194. },
  1195. };
  1196. static struct clk_branch camss_csi0_clk = {
  1197. .halt_reg = 0x30b4,
  1198. .clkr = {
  1199. .enable_reg = 0x30b4,
  1200. .enable_mask = BIT(0),
  1201. .hw.init = &(struct clk_init_data){
  1202. .name = "camss_csi0_clk",
  1203. .parent_names = (const char *[]){
  1204. "csi0_clk_src",
  1205. },
  1206. .num_parents = 1,
  1207. .flags = CLK_SET_RATE_PARENT,
  1208. .ops = &clk_branch2_ops,
  1209. },
  1210. },
  1211. };
  1212. static struct clk_branch camss_csi0phy_clk = {
  1213. .halt_reg = 0x30c4,
  1214. .clkr = {
  1215. .enable_reg = 0x30c4,
  1216. .enable_mask = BIT(0),
  1217. .hw.init = &(struct clk_init_data){
  1218. .name = "camss_csi0phy_clk",
  1219. .parent_names = (const char *[]){
  1220. "csi0_clk_src",
  1221. },
  1222. .num_parents = 1,
  1223. .flags = CLK_SET_RATE_PARENT,
  1224. .ops = &clk_branch2_ops,
  1225. },
  1226. },
  1227. };
  1228. static struct clk_branch camss_csi0pix_clk = {
  1229. .halt_reg = 0x30e4,
  1230. .clkr = {
  1231. .enable_reg = 0x30e4,
  1232. .enable_mask = BIT(0),
  1233. .hw.init = &(struct clk_init_data){
  1234. .name = "camss_csi0pix_clk",
  1235. .parent_names = (const char *[]){
  1236. "csi0_clk_src",
  1237. },
  1238. .num_parents = 1,
  1239. .flags = CLK_SET_RATE_PARENT,
  1240. .ops = &clk_branch2_ops,
  1241. },
  1242. },
  1243. };
  1244. static struct clk_branch camss_csi0rdi_clk = {
  1245. .halt_reg = 0x30d4,
  1246. .clkr = {
  1247. .enable_reg = 0x30d4,
  1248. .enable_mask = BIT(0),
  1249. .hw.init = &(struct clk_init_data){
  1250. .name = "camss_csi0rdi_clk",
  1251. .parent_names = (const char *[]){
  1252. "csi0_clk_src",
  1253. },
  1254. .num_parents = 1,
  1255. .flags = CLK_SET_RATE_PARENT,
  1256. .ops = &clk_branch2_ops,
  1257. },
  1258. },
  1259. };
  1260. static struct clk_branch camss_csi1_ahb_clk = {
  1261. .halt_reg = 0x3128,
  1262. .clkr = {
  1263. .enable_reg = 0x3128,
  1264. .enable_mask = BIT(0),
  1265. .hw.init = &(struct clk_init_data){
  1266. .name = "camss_csi1_ahb_clk",
  1267. .parent_names = (const char *[]){
  1268. "mmss_ahb_clk_src",
  1269. },
  1270. .num_parents = 1,
  1271. .flags = CLK_SET_RATE_PARENT,
  1272. .ops = &clk_branch2_ops,
  1273. },
  1274. },
  1275. };
  1276. static struct clk_branch camss_csi1_clk = {
  1277. .halt_reg = 0x3124,
  1278. .clkr = {
  1279. .enable_reg = 0x3124,
  1280. .enable_mask = BIT(0),
  1281. .hw.init = &(struct clk_init_data){
  1282. .name = "camss_csi1_clk",
  1283. .parent_names = (const char *[]){
  1284. "csi1_clk_src",
  1285. },
  1286. .num_parents = 1,
  1287. .flags = CLK_SET_RATE_PARENT,
  1288. .ops = &clk_branch2_ops,
  1289. },
  1290. },
  1291. };
  1292. static struct clk_branch camss_csi1phy_clk = {
  1293. .halt_reg = 0x3134,
  1294. .clkr = {
  1295. .enable_reg = 0x3134,
  1296. .enable_mask = BIT(0),
  1297. .hw.init = &(struct clk_init_data){
  1298. .name = "camss_csi1phy_clk",
  1299. .parent_names = (const char *[]){
  1300. "csi1_clk_src",
  1301. },
  1302. .num_parents = 1,
  1303. .flags = CLK_SET_RATE_PARENT,
  1304. .ops = &clk_branch2_ops,
  1305. },
  1306. },
  1307. };
  1308. static struct clk_branch camss_csi1pix_clk = {
  1309. .halt_reg = 0x3154,
  1310. .clkr = {
  1311. .enable_reg = 0x3154,
  1312. .enable_mask = BIT(0),
  1313. .hw.init = &(struct clk_init_data){
  1314. .name = "camss_csi1pix_clk",
  1315. .parent_names = (const char *[]){
  1316. "csi1_clk_src",
  1317. },
  1318. .num_parents = 1,
  1319. .flags = CLK_SET_RATE_PARENT,
  1320. .ops = &clk_branch2_ops,
  1321. },
  1322. },
  1323. };
  1324. static struct clk_branch camss_csi1rdi_clk = {
  1325. .halt_reg = 0x3144,
  1326. .clkr = {
  1327. .enable_reg = 0x3144,
  1328. .enable_mask = BIT(0),
  1329. .hw.init = &(struct clk_init_data){
  1330. .name = "camss_csi1rdi_clk",
  1331. .parent_names = (const char *[]){
  1332. "csi1_clk_src",
  1333. },
  1334. .num_parents = 1,
  1335. .flags = CLK_SET_RATE_PARENT,
  1336. .ops = &clk_branch2_ops,
  1337. },
  1338. },
  1339. };
  1340. static struct clk_branch camss_csi2_ahb_clk = {
  1341. .halt_reg = 0x3188,
  1342. .clkr = {
  1343. .enable_reg = 0x3188,
  1344. .enable_mask = BIT(0),
  1345. .hw.init = &(struct clk_init_data){
  1346. .name = "camss_csi2_ahb_clk",
  1347. .parent_names = (const char *[]){
  1348. "mmss_ahb_clk_src",
  1349. },
  1350. .num_parents = 1,
  1351. .ops = &clk_branch2_ops,
  1352. },
  1353. },
  1354. };
  1355. static struct clk_branch camss_csi2_clk = {
  1356. .halt_reg = 0x3184,
  1357. .clkr = {
  1358. .enable_reg = 0x3184,
  1359. .enable_mask = BIT(0),
  1360. .hw.init = &(struct clk_init_data){
  1361. .name = "camss_csi2_clk",
  1362. .parent_names = (const char *[]){
  1363. "csi2_clk_src",
  1364. },
  1365. .num_parents = 1,
  1366. .flags = CLK_SET_RATE_PARENT,
  1367. .ops = &clk_branch2_ops,
  1368. },
  1369. },
  1370. };
  1371. static struct clk_branch camss_csi2phy_clk = {
  1372. .halt_reg = 0x3194,
  1373. .clkr = {
  1374. .enable_reg = 0x3194,
  1375. .enable_mask = BIT(0),
  1376. .hw.init = &(struct clk_init_data){
  1377. .name = "camss_csi2phy_clk",
  1378. .parent_names = (const char *[]){
  1379. "csi2_clk_src",
  1380. },
  1381. .num_parents = 1,
  1382. .flags = CLK_SET_RATE_PARENT,
  1383. .ops = &clk_branch2_ops,
  1384. },
  1385. },
  1386. };
  1387. static struct clk_branch camss_csi2pix_clk = {
  1388. .halt_reg = 0x31b4,
  1389. .clkr = {
  1390. .enable_reg = 0x31b4,
  1391. .enable_mask = BIT(0),
  1392. .hw.init = &(struct clk_init_data){
  1393. .name = "camss_csi2pix_clk",
  1394. .parent_names = (const char *[]){
  1395. "csi2_clk_src",
  1396. },
  1397. .num_parents = 1,
  1398. .flags = CLK_SET_RATE_PARENT,
  1399. .ops = &clk_branch2_ops,
  1400. },
  1401. },
  1402. };
  1403. static struct clk_branch camss_csi2rdi_clk = {
  1404. .halt_reg = 0x31a4,
  1405. .clkr = {
  1406. .enable_reg = 0x31a4,
  1407. .enable_mask = BIT(0),
  1408. .hw.init = &(struct clk_init_data){
  1409. .name = "camss_csi2rdi_clk",
  1410. .parent_names = (const char *[]){
  1411. "csi2_clk_src",
  1412. },
  1413. .num_parents = 1,
  1414. .flags = CLK_SET_RATE_PARENT,
  1415. .ops = &clk_branch2_ops,
  1416. },
  1417. },
  1418. };
  1419. static struct clk_branch camss_csi3_ahb_clk = {
  1420. .halt_reg = 0x31e8,
  1421. .clkr = {
  1422. .enable_reg = 0x31e8,
  1423. .enable_mask = BIT(0),
  1424. .hw.init = &(struct clk_init_data){
  1425. .name = "camss_csi3_ahb_clk",
  1426. .parent_names = (const char *[]){
  1427. "mmss_ahb_clk_src",
  1428. },
  1429. .num_parents = 1,
  1430. .ops = &clk_branch2_ops,
  1431. },
  1432. },
  1433. };
  1434. static struct clk_branch camss_csi3_clk = {
  1435. .halt_reg = 0x31e4,
  1436. .clkr = {
  1437. .enable_reg = 0x31e4,
  1438. .enable_mask = BIT(0),
  1439. .hw.init = &(struct clk_init_data){
  1440. .name = "camss_csi3_clk",
  1441. .parent_names = (const char *[]){
  1442. "csi3_clk_src",
  1443. },
  1444. .num_parents = 1,
  1445. .flags = CLK_SET_RATE_PARENT,
  1446. .ops = &clk_branch2_ops,
  1447. },
  1448. },
  1449. };
  1450. static struct clk_branch camss_csi3phy_clk = {
  1451. .halt_reg = 0x31f4,
  1452. .clkr = {
  1453. .enable_reg = 0x31f4,
  1454. .enable_mask = BIT(0),
  1455. .hw.init = &(struct clk_init_data){
  1456. .name = "camss_csi3phy_clk",
  1457. .parent_names = (const char *[]){
  1458. "csi3_clk_src",
  1459. },
  1460. .num_parents = 1,
  1461. .flags = CLK_SET_RATE_PARENT,
  1462. .ops = &clk_branch2_ops,
  1463. },
  1464. },
  1465. };
  1466. static struct clk_branch camss_csi3pix_clk = {
  1467. .halt_reg = 0x3214,
  1468. .clkr = {
  1469. .enable_reg = 0x3214,
  1470. .enable_mask = BIT(0),
  1471. .hw.init = &(struct clk_init_data){
  1472. .name = "camss_csi3pix_clk",
  1473. .parent_names = (const char *[]){
  1474. "csi3_clk_src",
  1475. },
  1476. .num_parents = 1,
  1477. .flags = CLK_SET_RATE_PARENT,
  1478. .ops = &clk_branch2_ops,
  1479. },
  1480. },
  1481. };
  1482. static struct clk_branch camss_csi3rdi_clk = {
  1483. .halt_reg = 0x3204,
  1484. .clkr = {
  1485. .enable_reg = 0x3204,
  1486. .enable_mask = BIT(0),
  1487. .hw.init = &(struct clk_init_data){
  1488. .name = "camss_csi3rdi_clk",
  1489. .parent_names = (const char *[]){
  1490. "csi3_clk_src",
  1491. },
  1492. .num_parents = 1,
  1493. .flags = CLK_SET_RATE_PARENT,
  1494. .ops = &clk_branch2_ops,
  1495. },
  1496. },
  1497. };
  1498. static struct clk_branch camss_csi_vfe0_clk = {
  1499. .halt_reg = 0x3704,
  1500. .clkr = {
  1501. .enable_reg = 0x3704,
  1502. .enable_mask = BIT(0),
  1503. .hw.init = &(struct clk_init_data){
  1504. .name = "camss_csi_vfe0_clk",
  1505. .parent_names = (const char *[]){
  1506. "vfe0_clk_src",
  1507. },
  1508. .num_parents = 1,
  1509. .flags = CLK_SET_RATE_PARENT,
  1510. .ops = &clk_branch2_ops,
  1511. },
  1512. },
  1513. };
  1514. static struct clk_branch camss_csi_vfe1_clk = {
  1515. .halt_reg = 0x3714,
  1516. .clkr = {
  1517. .enable_reg = 0x3714,
  1518. .enable_mask = BIT(0),
  1519. .hw.init = &(struct clk_init_data){
  1520. .name = "camss_csi_vfe1_clk",
  1521. .parent_names = (const char *[]){
  1522. "vfe1_clk_src",
  1523. },
  1524. .num_parents = 1,
  1525. .flags = CLK_SET_RATE_PARENT,
  1526. .ops = &clk_branch2_ops,
  1527. },
  1528. },
  1529. };
  1530. static struct clk_branch camss_gp0_clk = {
  1531. .halt_reg = 0x3444,
  1532. .clkr = {
  1533. .enable_reg = 0x3444,
  1534. .enable_mask = BIT(0),
  1535. .hw.init = &(struct clk_init_data){
  1536. .name = "camss_gp0_clk",
  1537. .parent_names = (const char *[]){
  1538. "camss_gp0_clk_src",
  1539. },
  1540. .num_parents = 1,
  1541. .flags = CLK_SET_RATE_PARENT,
  1542. .ops = &clk_branch2_ops,
  1543. },
  1544. },
  1545. };
  1546. static struct clk_branch camss_gp1_clk = {
  1547. .halt_reg = 0x3474,
  1548. .clkr = {
  1549. .enable_reg = 0x3474,
  1550. .enable_mask = BIT(0),
  1551. .hw.init = &(struct clk_init_data){
  1552. .name = "camss_gp1_clk",
  1553. .parent_names = (const char *[]){
  1554. "camss_gp1_clk_src",
  1555. },
  1556. .num_parents = 1,
  1557. .flags = CLK_SET_RATE_PARENT,
  1558. .ops = &clk_branch2_ops,
  1559. },
  1560. },
  1561. };
  1562. static struct clk_branch camss_ispif_ahb_clk = {
  1563. .halt_reg = 0x3224,
  1564. .clkr = {
  1565. .enable_reg = 0x3224,
  1566. .enable_mask = BIT(0),
  1567. .hw.init = &(struct clk_init_data){
  1568. .name = "camss_ispif_ahb_clk",
  1569. .parent_names = (const char *[]){
  1570. "mmss_ahb_clk_src",
  1571. },
  1572. .num_parents = 1,
  1573. .flags = CLK_SET_RATE_PARENT,
  1574. .ops = &clk_branch2_ops,
  1575. },
  1576. },
  1577. };
  1578. static struct clk_branch camss_jpeg_jpeg0_clk = {
  1579. .halt_reg = 0x35a8,
  1580. .clkr = {
  1581. .enable_reg = 0x35a8,
  1582. .enable_mask = BIT(0),
  1583. .hw.init = &(struct clk_init_data){
  1584. .name = "camss_jpeg_jpeg0_clk",
  1585. .parent_names = (const char *[]){
  1586. "jpeg0_clk_src",
  1587. },
  1588. .num_parents = 1,
  1589. .flags = CLK_SET_RATE_PARENT,
  1590. .ops = &clk_branch2_ops,
  1591. },
  1592. },
  1593. };
  1594. static struct clk_branch camss_jpeg_jpeg1_clk = {
  1595. .halt_reg = 0x35ac,
  1596. .clkr = {
  1597. .enable_reg = 0x35ac,
  1598. .enable_mask = BIT(0),
  1599. .hw.init = &(struct clk_init_data){
  1600. .name = "camss_jpeg_jpeg1_clk",
  1601. .parent_names = (const char *[]){
  1602. "jpeg1_clk_src",
  1603. },
  1604. .num_parents = 1,
  1605. .flags = CLK_SET_RATE_PARENT,
  1606. .ops = &clk_branch2_ops,
  1607. },
  1608. },
  1609. };
  1610. static struct clk_branch camss_jpeg_jpeg2_clk = {
  1611. .halt_reg = 0x35b0,
  1612. .clkr = {
  1613. .enable_reg = 0x35b0,
  1614. .enable_mask = BIT(0),
  1615. .hw.init = &(struct clk_init_data){
  1616. .name = "camss_jpeg_jpeg2_clk",
  1617. .parent_names = (const char *[]){
  1618. "jpeg2_clk_src",
  1619. },
  1620. .num_parents = 1,
  1621. .flags = CLK_SET_RATE_PARENT,
  1622. .ops = &clk_branch2_ops,
  1623. },
  1624. },
  1625. };
  1626. static struct clk_branch camss_jpeg_jpeg_ahb_clk = {
  1627. .halt_reg = 0x35b4,
  1628. .clkr = {
  1629. .enable_reg = 0x35b4,
  1630. .enable_mask = BIT(0),
  1631. .hw.init = &(struct clk_init_data){
  1632. .name = "camss_jpeg_jpeg_ahb_clk",
  1633. .parent_names = (const char *[]){
  1634. "mmss_ahb_clk_src",
  1635. },
  1636. .num_parents = 1,
  1637. .ops = &clk_branch2_ops,
  1638. },
  1639. },
  1640. };
  1641. static struct clk_branch camss_jpeg_jpeg_axi_clk = {
  1642. .halt_reg = 0x35b8,
  1643. .clkr = {
  1644. .enable_reg = 0x35b8,
  1645. .enable_mask = BIT(0),
  1646. .hw.init = &(struct clk_init_data){
  1647. .name = "camss_jpeg_jpeg_axi_clk",
  1648. .parent_names = (const char *[]){
  1649. "mmss_axi_clk_src",
  1650. },
  1651. .num_parents = 1,
  1652. .ops = &clk_branch2_ops,
  1653. },
  1654. },
  1655. };
  1656. static struct clk_branch camss_mclk0_clk = {
  1657. .halt_reg = 0x3384,
  1658. .clkr = {
  1659. .enable_reg = 0x3384,
  1660. .enable_mask = BIT(0),
  1661. .hw.init = &(struct clk_init_data){
  1662. .name = "camss_mclk0_clk",
  1663. .parent_names = (const char *[]){
  1664. "mclk0_clk_src",
  1665. },
  1666. .num_parents = 1,
  1667. .flags = CLK_SET_RATE_PARENT,
  1668. .ops = &clk_branch2_ops,
  1669. },
  1670. },
  1671. };
  1672. static struct clk_branch camss_mclk1_clk = {
  1673. .halt_reg = 0x33b4,
  1674. .clkr = {
  1675. .enable_reg = 0x33b4,
  1676. .enable_mask = BIT(0),
  1677. .hw.init = &(struct clk_init_data){
  1678. .name = "camss_mclk1_clk",
  1679. .parent_names = (const char *[]){
  1680. "mclk1_clk_src",
  1681. },
  1682. .num_parents = 1,
  1683. .flags = CLK_SET_RATE_PARENT,
  1684. .ops = &clk_branch2_ops,
  1685. },
  1686. },
  1687. };
  1688. static struct clk_branch camss_mclk2_clk = {
  1689. .halt_reg = 0x33e4,
  1690. .clkr = {
  1691. .enable_reg = 0x33e4,
  1692. .enable_mask = BIT(0),
  1693. .hw.init = &(struct clk_init_data){
  1694. .name = "camss_mclk2_clk",
  1695. .parent_names = (const char *[]){
  1696. "mclk2_clk_src",
  1697. },
  1698. .num_parents = 1,
  1699. .flags = CLK_SET_RATE_PARENT,
  1700. .ops = &clk_branch2_ops,
  1701. },
  1702. },
  1703. };
  1704. static struct clk_branch camss_mclk3_clk = {
  1705. .halt_reg = 0x3414,
  1706. .clkr = {
  1707. .enable_reg = 0x3414,
  1708. .enable_mask = BIT(0),
  1709. .hw.init = &(struct clk_init_data){
  1710. .name = "camss_mclk3_clk",
  1711. .parent_names = (const char *[]){
  1712. "mclk3_clk_src",
  1713. },
  1714. .num_parents = 1,
  1715. .flags = CLK_SET_RATE_PARENT,
  1716. .ops = &clk_branch2_ops,
  1717. },
  1718. },
  1719. };
  1720. static struct clk_branch camss_micro_ahb_clk = {
  1721. .halt_reg = 0x3494,
  1722. .clkr = {
  1723. .enable_reg = 0x3494,
  1724. .enable_mask = BIT(0),
  1725. .hw.init = &(struct clk_init_data){
  1726. .name = "camss_micro_ahb_clk",
  1727. .parent_names = (const char *[]){
  1728. "mmss_ahb_clk_src",
  1729. },
  1730. .num_parents = 1,
  1731. .ops = &clk_branch2_ops,
  1732. },
  1733. },
  1734. };
  1735. static struct clk_branch camss_phy0_csi0phytimer_clk = {
  1736. .halt_reg = 0x3024,
  1737. .clkr = {
  1738. .enable_reg = 0x3024,
  1739. .enable_mask = BIT(0),
  1740. .hw.init = &(struct clk_init_data){
  1741. .name = "camss_phy0_csi0phytimer_clk",
  1742. .parent_names = (const char *[]){
  1743. "csi0phytimer_clk_src",
  1744. },
  1745. .num_parents = 1,
  1746. .flags = CLK_SET_RATE_PARENT,
  1747. .ops = &clk_branch2_ops,
  1748. },
  1749. },
  1750. };
  1751. static struct clk_branch camss_phy1_csi1phytimer_clk = {
  1752. .halt_reg = 0x3054,
  1753. .clkr = {
  1754. .enable_reg = 0x3054,
  1755. .enable_mask = BIT(0),
  1756. .hw.init = &(struct clk_init_data){
  1757. .name = "camss_phy1_csi1phytimer_clk",
  1758. .parent_names = (const char *[]){
  1759. "csi1phytimer_clk_src",
  1760. },
  1761. .num_parents = 1,
  1762. .flags = CLK_SET_RATE_PARENT,
  1763. .ops = &clk_branch2_ops,
  1764. },
  1765. },
  1766. };
  1767. static struct clk_branch camss_phy2_csi2phytimer_clk = {
  1768. .halt_reg = 0x3084,
  1769. .clkr = {
  1770. .enable_reg = 0x3084,
  1771. .enable_mask = BIT(0),
  1772. .hw.init = &(struct clk_init_data){
  1773. .name = "camss_phy2_csi2phytimer_clk",
  1774. .parent_names = (const char *[]){
  1775. "csi2phytimer_clk_src",
  1776. },
  1777. .num_parents = 1,
  1778. .flags = CLK_SET_RATE_PARENT,
  1779. .ops = &clk_branch2_ops,
  1780. },
  1781. },
  1782. };
  1783. static struct clk_branch camss_top_ahb_clk = {
  1784. .halt_reg = 0x3484,
  1785. .clkr = {
  1786. .enable_reg = 0x3484,
  1787. .enable_mask = BIT(0),
  1788. .hw.init = &(struct clk_init_data){
  1789. .name = "camss_top_ahb_clk",
  1790. .parent_names = (const char *[]){
  1791. "mmss_ahb_clk_src",
  1792. },
  1793. .num_parents = 1,
  1794. .flags = CLK_SET_RATE_PARENT,
  1795. .ops = &clk_branch2_ops,
  1796. },
  1797. },
  1798. };
  1799. static struct clk_branch camss_vfe_cpp_ahb_clk = {
  1800. .halt_reg = 0x36b4,
  1801. .clkr = {
  1802. .enable_reg = 0x36b4,
  1803. .enable_mask = BIT(0),
  1804. .hw.init = &(struct clk_init_data){
  1805. .name = "camss_vfe_cpp_ahb_clk",
  1806. .parent_names = (const char *[]){
  1807. "mmss_ahb_clk_src",
  1808. },
  1809. .num_parents = 1,
  1810. .flags = CLK_SET_RATE_PARENT,
  1811. .ops = &clk_branch2_ops,
  1812. },
  1813. },
  1814. };
  1815. static struct clk_branch camss_vfe_cpp_clk = {
  1816. .halt_reg = 0x36b0,
  1817. .clkr = {
  1818. .enable_reg = 0x36b0,
  1819. .enable_mask = BIT(0),
  1820. .hw.init = &(struct clk_init_data){
  1821. .name = "camss_vfe_cpp_clk",
  1822. .parent_names = (const char *[]){
  1823. "cpp_clk_src",
  1824. },
  1825. .num_parents = 1,
  1826. .flags = CLK_SET_RATE_PARENT,
  1827. .ops = &clk_branch2_ops,
  1828. },
  1829. },
  1830. };
  1831. static struct clk_branch camss_vfe_vfe0_clk = {
  1832. .halt_reg = 0x36a8,
  1833. .clkr = {
  1834. .enable_reg = 0x36a8,
  1835. .enable_mask = BIT(0),
  1836. .hw.init = &(struct clk_init_data){
  1837. .name = "camss_vfe_vfe0_clk",
  1838. .parent_names = (const char *[]){
  1839. "vfe0_clk_src",
  1840. },
  1841. .num_parents = 1,
  1842. .flags = CLK_SET_RATE_PARENT,
  1843. .ops = &clk_branch2_ops,
  1844. },
  1845. },
  1846. };
  1847. static struct clk_branch camss_vfe_vfe1_clk = {
  1848. .halt_reg = 0x36ac,
  1849. .clkr = {
  1850. .enable_reg = 0x36ac,
  1851. .enable_mask = BIT(0),
  1852. .hw.init = &(struct clk_init_data){
  1853. .name = "camss_vfe_vfe1_clk",
  1854. .parent_names = (const char *[]){
  1855. "vfe1_clk_src",
  1856. },
  1857. .num_parents = 1,
  1858. .flags = CLK_SET_RATE_PARENT,
  1859. .ops = &clk_branch2_ops,
  1860. },
  1861. },
  1862. };
  1863. static struct clk_branch camss_vfe_vfe_ahb_clk = {
  1864. .halt_reg = 0x36b8,
  1865. .clkr = {
  1866. .enable_reg = 0x36b8,
  1867. .enable_mask = BIT(0),
  1868. .hw.init = &(struct clk_init_data){
  1869. .name = "camss_vfe_vfe_ahb_clk",
  1870. .parent_names = (const char *[]){
  1871. "mmss_ahb_clk_src",
  1872. },
  1873. .num_parents = 1,
  1874. .flags = CLK_SET_RATE_PARENT,
  1875. .ops = &clk_branch2_ops,
  1876. },
  1877. },
  1878. };
  1879. static struct clk_branch camss_vfe_vfe_axi_clk = {
  1880. .halt_reg = 0x36bc,
  1881. .clkr = {
  1882. .enable_reg = 0x36bc,
  1883. .enable_mask = BIT(0),
  1884. .hw.init = &(struct clk_init_data){
  1885. .name = "camss_vfe_vfe_axi_clk",
  1886. .parent_names = (const char *[]){
  1887. "mmss_axi_clk_src",
  1888. },
  1889. .num_parents = 1,
  1890. .flags = CLK_SET_RATE_PARENT,
  1891. .ops = &clk_branch2_ops,
  1892. },
  1893. },
  1894. };
  1895. static struct clk_branch mdss_ahb_clk = {
  1896. .halt_reg = 0x2308,
  1897. .clkr = {
  1898. .enable_reg = 0x2308,
  1899. .enable_mask = BIT(0),
  1900. .hw.init = &(struct clk_init_data){
  1901. .name = "mdss_ahb_clk",
  1902. .parent_names = (const char *[]){
  1903. "mmss_ahb_clk_src",
  1904. },
  1905. .num_parents = 1,
  1906. .flags = CLK_SET_RATE_PARENT,
  1907. .ops = &clk_branch2_ops,
  1908. },
  1909. },
  1910. };
  1911. static struct clk_branch mdss_axi_clk = {
  1912. .halt_reg = 0x2310,
  1913. .clkr = {
  1914. .enable_reg = 0x2310,
  1915. .enable_mask = BIT(0),
  1916. .hw.init = &(struct clk_init_data){
  1917. .name = "mdss_axi_clk",
  1918. .parent_names = (const char *[]){
  1919. "mmss_axi_clk_src",
  1920. },
  1921. .num_parents = 1,
  1922. .flags = CLK_SET_RATE_PARENT,
  1923. .ops = &clk_branch2_ops,
  1924. },
  1925. },
  1926. };
  1927. static struct clk_branch mdss_byte0_clk = {
  1928. .halt_reg = 0x233c,
  1929. .clkr = {
  1930. .enable_reg = 0x233c,
  1931. .enable_mask = BIT(0),
  1932. .hw.init = &(struct clk_init_data){
  1933. .name = "mdss_byte0_clk",
  1934. .parent_names = (const char *[]){
  1935. "byte0_clk_src",
  1936. },
  1937. .num_parents = 1,
  1938. .flags = CLK_SET_RATE_PARENT,
  1939. .ops = &clk_branch2_ops,
  1940. },
  1941. },
  1942. };
  1943. static struct clk_branch mdss_byte1_clk = {
  1944. .halt_reg = 0x2340,
  1945. .clkr = {
  1946. .enable_reg = 0x2340,
  1947. .enable_mask = BIT(0),
  1948. .hw.init = &(struct clk_init_data){
  1949. .name = "mdss_byte1_clk",
  1950. .parent_names = (const char *[]){
  1951. "byte1_clk_src",
  1952. },
  1953. .num_parents = 1,
  1954. .flags = CLK_SET_RATE_PARENT,
  1955. .ops = &clk_branch2_ops,
  1956. },
  1957. },
  1958. };
  1959. static struct clk_branch mdss_edpaux_clk = {
  1960. .halt_reg = 0x2334,
  1961. .clkr = {
  1962. .enable_reg = 0x2334,
  1963. .enable_mask = BIT(0),
  1964. .hw.init = &(struct clk_init_data){
  1965. .name = "mdss_edpaux_clk",
  1966. .parent_names = (const char *[]){
  1967. "edpaux_clk_src",
  1968. },
  1969. .num_parents = 1,
  1970. .flags = CLK_SET_RATE_PARENT,
  1971. .ops = &clk_branch2_ops,
  1972. },
  1973. },
  1974. };
  1975. static struct clk_branch mdss_edplink_clk = {
  1976. .halt_reg = 0x2330,
  1977. .clkr = {
  1978. .enable_reg = 0x2330,
  1979. .enable_mask = BIT(0),
  1980. .hw.init = &(struct clk_init_data){
  1981. .name = "mdss_edplink_clk",
  1982. .parent_names = (const char *[]){
  1983. "edplink_clk_src",
  1984. },
  1985. .num_parents = 1,
  1986. .flags = CLK_SET_RATE_PARENT,
  1987. .ops = &clk_branch2_ops,
  1988. },
  1989. },
  1990. };
  1991. static struct clk_branch mdss_edppixel_clk = {
  1992. .halt_reg = 0x232c,
  1993. .clkr = {
  1994. .enable_reg = 0x232c,
  1995. .enable_mask = BIT(0),
  1996. .hw.init = &(struct clk_init_data){
  1997. .name = "mdss_edppixel_clk",
  1998. .parent_names = (const char *[]){
  1999. "edppixel_clk_src",
  2000. },
  2001. .num_parents = 1,
  2002. .flags = CLK_SET_RATE_PARENT,
  2003. .ops = &clk_branch2_ops,
  2004. },
  2005. },
  2006. };
  2007. static struct clk_branch mdss_esc0_clk = {
  2008. .halt_reg = 0x2344,
  2009. .clkr = {
  2010. .enable_reg = 0x2344,
  2011. .enable_mask = BIT(0),
  2012. .hw.init = &(struct clk_init_data){
  2013. .name = "mdss_esc0_clk",
  2014. .parent_names = (const char *[]){
  2015. "esc0_clk_src",
  2016. },
  2017. .num_parents = 1,
  2018. .flags = CLK_SET_RATE_PARENT,
  2019. .ops = &clk_branch2_ops,
  2020. },
  2021. },
  2022. };
  2023. static struct clk_branch mdss_esc1_clk = {
  2024. .halt_reg = 0x2348,
  2025. .clkr = {
  2026. .enable_reg = 0x2348,
  2027. .enable_mask = BIT(0),
  2028. .hw.init = &(struct clk_init_data){
  2029. .name = "mdss_esc1_clk",
  2030. .parent_names = (const char *[]){
  2031. "esc1_clk_src",
  2032. },
  2033. .num_parents = 1,
  2034. .flags = CLK_SET_RATE_PARENT,
  2035. .ops = &clk_branch2_ops,
  2036. },
  2037. },
  2038. };
  2039. static struct clk_branch mdss_extpclk_clk = {
  2040. .halt_reg = 0x2324,
  2041. .clkr = {
  2042. .enable_reg = 0x2324,
  2043. .enable_mask = BIT(0),
  2044. .hw.init = &(struct clk_init_data){
  2045. .name = "mdss_extpclk_clk",
  2046. .parent_names = (const char *[]){
  2047. "extpclk_clk_src",
  2048. },
  2049. .num_parents = 1,
  2050. .flags = CLK_SET_RATE_PARENT,
  2051. .ops = &clk_branch2_ops,
  2052. },
  2053. },
  2054. };
  2055. static struct clk_branch mdss_hdmi_ahb_clk = {
  2056. .halt_reg = 0x230c,
  2057. .clkr = {
  2058. .enable_reg = 0x230c,
  2059. .enable_mask = BIT(0),
  2060. .hw.init = &(struct clk_init_data){
  2061. .name = "mdss_hdmi_ahb_clk",
  2062. .parent_names = (const char *[]){
  2063. "mmss_ahb_clk_src",
  2064. },
  2065. .num_parents = 1,
  2066. .flags = CLK_SET_RATE_PARENT,
  2067. .ops = &clk_branch2_ops,
  2068. },
  2069. },
  2070. };
  2071. static struct clk_branch mdss_hdmi_clk = {
  2072. .halt_reg = 0x2338,
  2073. .clkr = {
  2074. .enable_reg = 0x2338,
  2075. .enable_mask = BIT(0),
  2076. .hw.init = &(struct clk_init_data){
  2077. .name = "mdss_hdmi_clk",
  2078. .parent_names = (const char *[]){
  2079. "hdmi_clk_src",
  2080. },
  2081. .num_parents = 1,
  2082. .flags = CLK_SET_RATE_PARENT,
  2083. .ops = &clk_branch2_ops,
  2084. },
  2085. },
  2086. };
  2087. static struct clk_branch mdss_mdp_clk = {
  2088. .halt_reg = 0x231c,
  2089. .clkr = {
  2090. .enable_reg = 0x231c,
  2091. .enable_mask = BIT(0),
  2092. .hw.init = &(struct clk_init_data){
  2093. .name = "mdss_mdp_clk",
  2094. .parent_names = (const char *[]){
  2095. "mdp_clk_src",
  2096. },
  2097. .num_parents = 1,
  2098. .flags = CLK_SET_RATE_PARENT,
  2099. .ops = &clk_branch2_ops,
  2100. },
  2101. },
  2102. };
  2103. static struct clk_branch mdss_mdp_lut_clk = {
  2104. .halt_reg = 0x2320,
  2105. .clkr = {
  2106. .enable_reg = 0x2320,
  2107. .enable_mask = BIT(0),
  2108. .hw.init = &(struct clk_init_data){
  2109. .name = "mdss_mdp_lut_clk",
  2110. .parent_names = (const char *[]){
  2111. "mdp_clk_src",
  2112. },
  2113. .num_parents = 1,
  2114. .flags = CLK_SET_RATE_PARENT,
  2115. .ops = &clk_branch2_ops,
  2116. },
  2117. },
  2118. };
  2119. static struct clk_branch mdss_pclk0_clk = {
  2120. .halt_reg = 0x2314,
  2121. .clkr = {
  2122. .enable_reg = 0x2314,
  2123. .enable_mask = BIT(0),
  2124. .hw.init = &(struct clk_init_data){
  2125. .name = "mdss_pclk0_clk",
  2126. .parent_names = (const char *[]){
  2127. "pclk0_clk_src",
  2128. },
  2129. .num_parents = 1,
  2130. .flags = CLK_SET_RATE_PARENT,
  2131. .ops = &clk_branch2_ops,
  2132. },
  2133. },
  2134. };
  2135. static struct clk_branch mdss_pclk1_clk = {
  2136. .halt_reg = 0x2318,
  2137. .clkr = {
  2138. .enable_reg = 0x2318,
  2139. .enable_mask = BIT(0),
  2140. .hw.init = &(struct clk_init_data){
  2141. .name = "mdss_pclk1_clk",
  2142. .parent_names = (const char *[]){
  2143. "pclk1_clk_src",
  2144. },
  2145. .num_parents = 1,
  2146. .flags = CLK_SET_RATE_PARENT,
  2147. .ops = &clk_branch2_ops,
  2148. },
  2149. },
  2150. };
  2151. static struct clk_branch mdss_vsync_clk = {
  2152. .halt_reg = 0x2328,
  2153. .clkr = {
  2154. .enable_reg = 0x2328,
  2155. .enable_mask = BIT(0),
  2156. .hw.init = &(struct clk_init_data){
  2157. .name = "mdss_vsync_clk",
  2158. .parent_names = (const char *[]){
  2159. "vsync_clk_src",
  2160. },
  2161. .num_parents = 1,
  2162. .flags = CLK_SET_RATE_PARENT,
  2163. .ops = &clk_branch2_ops,
  2164. },
  2165. },
  2166. };
  2167. static struct clk_branch mmss_rbcpr_ahb_clk = {
  2168. .halt_reg = 0x4088,
  2169. .clkr = {
  2170. .enable_reg = 0x4088,
  2171. .enable_mask = BIT(0),
  2172. .hw.init = &(struct clk_init_data){
  2173. .name = "mmss_rbcpr_ahb_clk",
  2174. .parent_names = (const char *[]){
  2175. "mmss_ahb_clk_src",
  2176. },
  2177. .num_parents = 1,
  2178. .flags = CLK_SET_RATE_PARENT,
  2179. .ops = &clk_branch2_ops,
  2180. },
  2181. },
  2182. };
  2183. static struct clk_branch mmss_rbcpr_clk = {
  2184. .halt_reg = 0x4084,
  2185. .clkr = {
  2186. .enable_reg = 0x4084,
  2187. .enable_mask = BIT(0),
  2188. .hw.init = &(struct clk_init_data){
  2189. .name = "mmss_rbcpr_clk",
  2190. .parent_names = (const char *[]){
  2191. "rbcpr_clk_src",
  2192. },
  2193. .num_parents = 1,
  2194. .flags = CLK_SET_RATE_PARENT,
  2195. .ops = &clk_branch2_ops,
  2196. },
  2197. },
  2198. };
  2199. static struct clk_branch mmss_spdm_ahb_clk = {
  2200. .halt_reg = 0x0230,
  2201. .clkr = {
  2202. .enable_reg = 0x0230,
  2203. .enable_mask = BIT(0),
  2204. .hw.init = &(struct clk_init_data){
  2205. .name = "mmss_spdm_ahb_clk",
  2206. .parent_names = (const char *[]){
  2207. "mmss_spdm_ahb_div_clk",
  2208. },
  2209. .num_parents = 1,
  2210. .flags = CLK_SET_RATE_PARENT,
  2211. .ops = &clk_branch2_ops,
  2212. },
  2213. },
  2214. };
  2215. static struct clk_branch mmss_spdm_axi_clk = {
  2216. .halt_reg = 0x0210,
  2217. .clkr = {
  2218. .enable_reg = 0x0210,
  2219. .enable_mask = BIT(0),
  2220. .hw.init = &(struct clk_init_data){
  2221. .name = "mmss_spdm_axi_clk",
  2222. .parent_names = (const char *[]){
  2223. "mmss_spdm_axi_div_clk",
  2224. },
  2225. .num_parents = 1,
  2226. .flags = CLK_SET_RATE_PARENT,
  2227. .ops = &clk_branch2_ops,
  2228. },
  2229. },
  2230. };
  2231. static struct clk_branch mmss_spdm_csi0_clk = {
  2232. .halt_reg = 0x023c,
  2233. .clkr = {
  2234. .enable_reg = 0x023c,
  2235. .enable_mask = BIT(0),
  2236. .hw.init = &(struct clk_init_data){
  2237. .name = "mmss_spdm_csi0_clk",
  2238. .parent_names = (const char *[]){
  2239. "mmss_spdm_csi0_div_clk",
  2240. },
  2241. .num_parents = 1,
  2242. .flags = CLK_SET_RATE_PARENT,
  2243. .ops = &clk_branch2_ops,
  2244. },
  2245. },
  2246. };
  2247. static struct clk_branch mmss_spdm_gfx3d_clk = {
  2248. .halt_reg = 0x022c,
  2249. .clkr = {
  2250. .enable_reg = 0x022c,
  2251. .enable_mask = BIT(0),
  2252. .hw.init = &(struct clk_init_data){
  2253. .name = "mmss_spdm_gfx3d_clk",
  2254. .parent_names = (const char *[]){
  2255. "mmss_spdm_gfx3d_div_clk",
  2256. },
  2257. .num_parents = 1,
  2258. .flags = CLK_SET_RATE_PARENT,
  2259. .ops = &clk_branch2_ops,
  2260. },
  2261. },
  2262. };
  2263. static struct clk_branch mmss_spdm_jpeg0_clk = {
  2264. .halt_reg = 0x0204,
  2265. .clkr = {
  2266. .enable_reg = 0x0204,
  2267. .enable_mask = BIT(0),
  2268. .hw.init = &(struct clk_init_data){
  2269. .name = "mmss_spdm_jpeg0_clk",
  2270. .parent_names = (const char *[]){
  2271. "mmss_spdm_jpeg0_div_clk",
  2272. },
  2273. .num_parents = 1,
  2274. .flags = CLK_SET_RATE_PARENT,
  2275. .ops = &clk_branch2_ops,
  2276. },
  2277. },
  2278. };
  2279. static struct clk_branch mmss_spdm_jpeg1_clk = {
  2280. .halt_reg = 0x0208,
  2281. .clkr = {
  2282. .enable_reg = 0x0208,
  2283. .enable_mask = BIT(0),
  2284. .hw.init = &(struct clk_init_data){
  2285. .name = "mmss_spdm_jpeg1_clk",
  2286. .parent_names = (const char *[]){
  2287. "mmss_spdm_jpeg1_div_clk",
  2288. },
  2289. .num_parents = 1,
  2290. .flags = CLK_SET_RATE_PARENT,
  2291. .ops = &clk_branch2_ops,
  2292. },
  2293. },
  2294. };
  2295. static struct clk_branch mmss_spdm_jpeg2_clk = {
  2296. .halt_reg = 0x0224,
  2297. .clkr = {
  2298. .enable_reg = 0x0224,
  2299. .enable_mask = BIT(0),
  2300. .hw.init = &(struct clk_init_data){
  2301. .name = "mmss_spdm_jpeg2_clk",
  2302. .parent_names = (const char *[]){
  2303. "mmss_spdm_jpeg2_div_clk",
  2304. },
  2305. .num_parents = 1,
  2306. .flags = CLK_SET_RATE_PARENT,
  2307. .ops = &clk_branch2_ops,
  2308. },
  2309. },
  2310. };
  2311. static struct clk_branch mmss_spdm_mdp_clk = {
  2312. .halt_reg = 0x020c,
  2313. .clkr = {
  2314. .enable_reg = 0x020c,
  2315. .enable_mask = BIT(0),
  2316. .hw.init = &(struct clk_init_data){
  2317. .name = "mmss_spdm_mdp_clk",
  2318. .parent_names = (const char *[]){
  2319. "mmss_spdm_mdp_div_clk",
  2320. },
  2321. .num_parents = 1,
  2322. .flags = CLK_SET_RATE_PARENT,
  2323. .ops = &clk_branch2_ops,
  2324. },
  2325. },
  2326. };
  2327. static struct clk_branch mmss_spdm_pclk0_clk = {
  2328. .halt_reg = 0x0234,
  2329. .clkr = {
  2330. .enable_reg = 0x0234,
  2331. .enable_mask = BIT(0),
  2332. .hw.init = &(struct clk_init_data){
  2333. .name = "mmss_spdm_pclk0_clk",
  2334. .parent_names = (const char *[]){
  2335. "mmss_spdm_pclk0_div_clk",
  2336. },
  2337. .num_parents = 1,
  2338. .flags = CLK_SET_RATE_PARENT,
  2339. .ops = &clk_branch2_ops,
  2340. },
  2341. },
  2342. };
  2343. static struct clk_branch mmss_spdm_pclk1_clk = {
  2344. .halt_reg = 0x0228,
  2345. .clkr = {
  2346. .enable_reg = 0x0228,
  2347. .enable_mask = BIT(0),
  2348. .hw.init = &(struct clk_init_data){
  2349. .name = "mmss_spdm_pclk1_clk",
  2350. .parent_names = (const char *[]){
  2351. "mmss_spdm_pclk1_div_clk",
  2352. },
  2353. .num_parents = 1,
  2354. .flags = CLK_SET_RATE_PARENT,
  2355. .ops = &clk_branch2_ops,
  2356. },
  2357. },
  2358. };
  2359. static struct clk_branch mmss_spdm_vcodec0_clk = {
  2360. .halt_reg = 0x0214,
  2361. .clkr = {
  2362. .enable_reg = 0x0214,
  2363. .enable_mask = BIT(0),
  2364. .hw.init = &(struct clk_init_data){
  2365. .name = "mmss_spdm_vcodec0_clk",
  2366. .parent_names = (const char *[]){
  2367. "mmss_spdm_vcodec0_div_clk",
  2368. },
  2369. .num_parents = 1,
  2370. .flags = CLK_SET_RATE_PARENT,
  2371. .ops = &clk_branch2_ops,
  2372. },
  2373. },
  2374. };
  2375. static struct clk_branch mmss_spdm_vfe0_clk = {
  2376. .halt_reg = 0x0218,
  2377. .clkr = {
  2378. .enable_reg = 0x0218,
  2379. .enable_mask = BIT(0),
  2380. .hw.init = &(struct clk_init_data){
  2381. .name = "mmss_spdm_vfe0_clk",
  2382. .parent_names = (const char *[]){
  2383. "mmss_spdm_vfe0_div_clk",
  2384. },
  2385. .num_parents = 1,
  2386. .flags = CLK_SET_RATE_PARENT,
  2387. .ops = &clk_branch2_ops,
  2388. },
  2389. },
  2390. };
  2391. static struct clk_branch mmss_spdm_vfe1_clk = {
  2392. .halt_reg = 0x021c,
  2393. .clkr = {
  2394. .enable_reg = 0x021c,
  2395. .enable_mask = BIT(0),
  2396. .hw.init = &(struct clk_init_data){
  2397. .name = "mmss_spdm_vfe1_clk",
  2398. .parent_names = (const char *[]){
  2399. "mmss_spdm_vfe1_div_clk",
  2400. },
  2401. .num_parents = 1,
  2402. .flags = CLK_SET_RATE_PARENT,
  2403. .ops = &clk_branch2_ops,
  2404. },
  2405. },
  2406. };
  2407. static struct clk_branch mmss_spdm_rm_axi_clk = {
  2408. .halt_reg = 0x0304,
  2409. .clkr = {
  2410. .enable_reg = 0x0304,
  2411. .enable_mask = BIT(0),
  2412. .hw.init = &(struct clk_init_data){
  2413. .name = "mmss_spdm_rm_axi_clk",
  2414. .parent_names = (const char *[]){
  2415. "mmss_axi_clk_src",
  2416. },
  2417. .num_parents = 1,
  2418. .flags = CLK_SET_RATE_PARENT,
  2419. .ops = &clk_branch2_ops,
  2420. },
  2421. },
  2422. };
  2423. static struct clk_branch mmss_spdm_rm_ocmemnoc_clk = {
  2424. .halt_reg = 0x0308,
  2425. .clkr = {
  2426. .enable_reg = 0x0308,
  2427. .enable_mask = BIT(0),
  2428. .hw.init = &(struct clk_init_data){
  2429. .name = "mmss_spdm_rm_ocmemnoc_clk",
  2430. .parent_names = (const char *[]){
  2431. "ocmemnoc_clk_src",
  2432. },
  2433. .num_parents = 1,
  2434. .flags = CLK_SET_RATE_PARENT,
  2435. .ops = &clk_branch2_ops,
  2436. },
  2437. },
  2438. };
  2439. static struct clk_branch mmss_misc_ahb_clk = {
  2440. .halt_reg = 0x502c,
  2441. .clkr = {
  2442. .enable_reg = 0x502c,
  2443. .enable_mask = BIT(0),
  2444. .hw.init = &(struct clk_init_data){
  2445. .name = "mmss_misc_ahb_clk",
  2446. .parent_names = (const char *[]){
  2447. "mmss_ahb_clk_src",
  2448. },
  2449. .num_parents = 1,
  2450. .flags = CLK_SET_RATE_PARENT,
  2451. .ops = &clk_branch2_ops,
  2452. },
  2453. },
  2454. };
  2455. static struct clk_branch mmss_mmssnoc_ahb_clk = {
  2456. .halt_reg = 0x5024,
  2457. .clkr = {
  2458. .enable_reg = 0x5024,
  2459. .enable_mask = BIT(0),
  2460. .hw.init = &(struct clk_init_data){
  2461. .name = "mmss_mmssnoc_ahb_clk",
  2462. .parent_names = (const char *[]){
  2463. "mmss_ahb_clk_src",
  2464. },
  2465. .num_parents = 1,
  2466. .ops = &clk_branch2_ops,
  2467. .flags = CLK_SET_RATE_PARENT | CLK_IGNORE_UNUSED,
  2468. },
  2469. },
  2470. };
  2471. static struct clk_branch mmss_mmssnoc_bto_ahb_clk = {
  2472. .halt_reg = 0x5028,
  2473. .clkr = {
  2474. .enable_reg = 0x5028,
  2475. .enable_mask = BIT(0),
  2476. .hw.init = &(struct clk_init_data){
  2477. .name = "mmss_mmssnoc_bto_ahb_clk",
  2478. .parent_names = (const char *[]){
  2479. "mmss_ahb_clk_src",
  2480. },
  2481. .num_parents = 1,
  2482. .ops = &clk_branch2_ops,
  2483. .flags = CLK_SET_RATE_PARENT | CLK_IGNORE_UNUSED,
  2484. },
  2485. },
  2486. };
  2487. static struct clk_branch mmss_mmssnoc_axi_clk = {
  2488. .halt_reg = 0x506c,
  2489. .clkr = {
  2490. .enable_reg = 0x506c,
  2491. .enable_mask = BIT(0),
  2492. .hw.init = &(struct clk_init_data){
  2493. .name = "mmss_mmssnoc_axi_clk",
  2494. .parent_names = (const char *[]){
  2495. "mmss_axi_clk_src",
  2496. },
  2497. .num_parents = 1,
  2498. .flags = CLK_SET_RATE_PARENT | CLK_IGNORE_UNUSED,
  2499. .ops = &clk_branch2_ops,
  2500. },
  2501. },
  2502. };
  2503. static struct clk_branch mmss_s0_axi_clk = {
  2504. .halt_reg = 0x5064,
  2505. .clkr = {
  2506. .enable_reg = 0x5064,
  2507. .enable_mask = BIT(0),
  2508. .hw.init = &(struct clk_init_data){
  2509. .name = "mmss_s0_axi_clk",
  2510. .parent_names = (const char *[]){
  2511. "mmss_axi_clk_src",
  2512. },
  2513. .num_parents = 1,
  2514. .ops = &clk_branch2_ops,
  2515. .flags = CLK_SET_RATE_PARENT | CLK_IGNORE_UNUSED,
  2516. },
  2517. },
  2518. };
  2519. static struct clk_branch ocmemcx_ahb_clk = {
  2520. .halt_reg = 0x405c,
  2521. .clkr = {
  2522. .enable_reg = 0x405c,
  2523. .enable_mask = BIT(0),
  2524. .hw.init = &(struct clk_init_data){
  2525. .name = "ocmemcx_ahb_clk",
  2526. .parent_names = (const char *[]){
  2527. "mmss_ahb_clk_src",
  2528. },
  2529. .num_parents = 1,
  2530. .flags = CLK_SET_RATE_PARENT,
  2531. .ops = &clk_branch2_ops,
  2532. },
  2533. },
  2534. };
  2535. static struct clk_branch ocmemcx_ocmemnoc_clk = {
  2536. .halt_reg = 0x4058,
  2537. .clkr = {
  2538. .enable_reg = 0x4058,
  2539. .enable_mask = BIT(0),
  2540. .hw.init = &(struct clk_init_data){
  2541. .name = "ocmemcx_ocmemnoc_clk",
  2542. .parent_names = (const char *[]){
  2543. "ocmemnoc_clk_src",
  2544. },
  2545. .num_parents = 1,
  2546. .flags = CLK_SET_RATE_PARENT,
  2547. .ops = &clk_branch2_ops,
  2548. },
  2549. },
  2550. };
  2551. static struct clk_branch oxili_ocmemgx_clk = {
  2552. .halt_reg = 0x402c,
  2553. .clkr = {
  2554. .enable_reg = 0x402c,
  2555. .enable_mask = BIT(0),
  2556. .hw.init = &(struct clk_init_data){
  2557. .name = "oxili_ocmemgx_clk",
  2558. .parent_names = (const char *[]){
  2559. "gfx3d_clk_src",
  2560. },
  2561. .num_parents = 1,
  2562. .flags = CLK_SET_RATE_PARENT,
  2563. .ops = &clk_branch2_ops,
  2564. },
  2565. },
  2566. };
  2567. static struct clk_branch oxili_gfx3d_clk = {
  2568. .halt_reg = 0x4028,
  2569. .clkr = {
  2570. .enable_reg = 0x4028,
  2571. .enable_mask = BIT(0),
  2572. .hw.init = &(struct clk_init_data){
  2573. .name = "oxili_gfx3d_clk",
  2574. .parent_names = (const char *[]){
  2575. "gfx3d_clk_src",
  2576. },
  2577. .num_parents = 1,
  2578. .flags = CLK_SET_RATE_PARENT,
  2579. .ops = &clk_branch2_ops,
  2580. },
  2581. },
  2582. };
  2583. static struct clk_branch oxili_rbbmtimer_clk = {
  2584. .halt_reg = 0x40b0,
  2585. .clkr = {
  2586. .enable_reg = 0x40b0,
  2587. .enable_mask = BIT(0),
  2588. .hw.init = &(struct clk_init_data){
  2589. .name = "oxili_rbbmtimer_clk",
  2590. .parent_names = (const char *[]){
  2591. "rbbmtimer_clk_src",
  2592. },
  2593. .num_parents = 1,
  2594. .flags = CLK_SET_RATE_PARENT,
  2595. .ops = &clk_branch2_ops,
  2596. },
  2597. },
  2598. };
  2599. static struct clk_branch oxilicx_ahb_clk = {
  2600. .halt_reg = 0x403c,
  2601. .clkr = {
  2602. .enable_reg = 0x403c,
  2603. .enable_mask = BIT(0),
  2604. .hw.init = &(struct clk_init_data){
  2605. .name = "oxilicx_ahb_clk",
  2606. .parent_names = (const char *[]){
  2607. "mmss_ahb_clk_src",
  2608. },
  2609. .num_parents = 1,
  2610. .flags = CLK_SET_RATE_PARENT,
  2611. .ops = &clk_branch2_ops,
  2612. },
  2613. },
  2614. };
  2615. static struct clk_branch venus0_ahb_clk = {
  2616. .halt_reg = 0x1030,
  2617. .clkr = {
  2618. .enable_reg = 0x1030,
  2619. .enable_mask = BIT(0),
  2620. .hw.init = &(struct clk_init_data){
  2621. .name = "venus0_ahb_clk",
  2622. .parent_names = (const char *[]){
  2623. "mmss_ahb_clk_src",
  2624. },
  2625. .num_parents = 1,
  2626. .flags = CLK_SET_RATE_PARENT,
  2627. .ops = &clk_branch2_ops,
  2628. },
  2629. },
  2630. };
  2631. static struct clk_branch venus0_axi_clk = {
  2632. .halt_reg = 0x1034,
  2633. .clkr = {
  2634. .enable_reg = 0x1034,
  2635. .enable_mask = BIT(0),
  2636. .hw.init = &(struct clk_init_data){
  2637. .name = "venus0_axi_clk",
  2638. .parent_names = (const char *[]){
  2639. "mmss_axi_clk_src",
  2640. },
  2641. .num_parents = 1,
  2642. .flags = CLK_SET_RATE_PARENT,
  2643. .ops = &clk_branch2_ops,
  2644. },
  2645. },
  2646. };
  2647. static struct clk_branch venus0_core0_vcodec_clk = {
  2648. .halt_reg = 0x1048,
  2649. .clkr = {
  2650. .enable_reg = 0x1048,
  2651. .enable_mask = BIT(0),
  2652. .hw.init = &(struct clk_init_data){
  2653. .name = "venus0_core0_vcodec_clk",
  2654. .parent_names = (const char *[]){
  2655. "vcodec0_clk_src",
  2656. },
  2657. .num_parents = 1,
  2658. .flags = CLK_SET_RATE_PARENT,
  2659. .ops = &clk_branch2_ops,
  2660. },
  2661. },
  2662. };
  2663. static struct clk_branch venus0_core1_vcodec_clk = {
  2664. .halt_reg = 0x104c,
  2665. .clkr = {
  2666. .enable_reg = 0x104c,
  2667. .enable_mask = BIT(0),
  2668. .hw.init = &(struct clk_init_data){
  2669. .name = "venus0_core1_vcodec_clk",
  2670. .parent_names = (const char *[]){
  2671. "vcodec0_clk_src",
  2672. },
  2673. .num_parents = 1,
  2674. .flags = CLK_SET_RATE_PARENT,
  2675. .ops = &clk_branch2_ops,
  2676. },
  2677. },
  2678. };
  2679. static struct clk_branch venus0_ocmemnoc_clk = {
  2680. .halt_reg = 0x1038,
  2681. .clkr = {
  2682. .enable_reg = 0x1038,
  2683. .enable_mask = BIT(0),
  2684. .hw.init = &(struct clk_init_data){
  2685. .name = "venus0_ocmemnoc_clk",
  2686. .parent_names = (const char *[]){
  2687. "ocmemnoc_clk_src",
  2688. },
  2689. .num_parents = 1,
  2690. .flags = CLK_SET_RATE_PARENT,
  2691. .ops = &clk_branch2_ops,
  2692. },
  2693. },
  2694. };
  2695. static struct clk_branch venus0_vcodec0_clk = {
  2696. .halt_reg = 0x1028,
  2697. .clkr = {
  2698. .enable_reg = 0x1028,
  2699. .enable_mask = BIT(0),
  2700. .hw.init = &(struct clk_init_data){
  2701. .name = "venus0_vcodec0_clk",
  2702. .parent_names = (const char *[]){
  2703. "vcodec0_clk_src",
  2704. },
  2705. .num_parents = 1,
  2706. .flags = CLK_SET_RATE_PARENT,
  2707. .ops = &clk_branch2_ops,
  2708. },
  2709. },
  2710. };
  2711. static struct clk_branch vpu_ahb_clk = {
  2712. .halt_reg = 0x1430,
  2713. .clkr = {
  2714. .enable_reg = 0x1430,
  2715. .enable_mask = BIT(0),
  2716. .hw.init = &(struct clk_init_data){
  2717. .name = "vpu_ahb_clk",
  2718. .parent_names = (const char *[]){
  2719. "mmss_ahb_clk_src",
  2720. },
  2721. .num_parents = 1,
  2722. .flags = CLK_SET_RATE_PARENT,
  2723. .ops = &clk_branch2_ops,
  2724. },
  2725. },
  2726. };
  2727. static struct clk_branch vpu_axi_clk = {
  2728. .halt_reg = 0x143c,
  2729. .clkr = {
  2730. .enable_reg = 0x143c,
  2731. .enable_mask = BIT(0),
  2732. .hw.init = &(struct clk_init_data){
  2733. .name = "vpu_axi_clk",
  2734. .parent_names = (const char *[]){
  2735. "mmss_axi_clk_src",
  2736. },
  2737. .num_parents = 1,
  2738. .flags = CLK_SET_RATE_PARENT,
  2739. .ops = &clk_branch2_ops,
  2740. },
  2741. },
  2742. };
  2743. static struct clk_branch vpu_bus_clk = {
  2744. .halt_reg = 0x1440,
  2745. .clkr = {
  2746. .enable_reg = 0x1440,
  2747. .enable_mask = BIT(0),
  2748. .hw.init = &(struct clk_init_data){
  2749. .name = "vpu_bus_clk",
  2750. .parent_names = (const char *[]){
  2751. "vpu_bus_clk_src",
  2752. },
  2753. .num_parents = 1,
  2754. .flags = CLK_SET_RATE_PARENT,
  2755. .ops = &clk_branch2_ops,
  2756. },
  2757. },
  2758. };
  2759. static struct clk_branch vpu_cxo_clk = {
  2760. .halt_reg = 0x1434,
  2761. .clkr = {
  2762. .enable_reg = 0x1434,
  2763. .enable_mask = BIT(0),
  2764. .hw.init = &(struct clk_init_data){
  2765. .name = "vpu_cxo_clk",
  2766. .parent_names = (const char *[]){ "xo" },
  2767. .num_parents = 1,
  2768. .flags = CLK_SET_RATE_PARENT,
  2769. .ops = &clk_branch2_ops,
  2770. },
  2771. },
  2772. };
  2773. static struct clk_branch vpu_maple_clk = {
  2774. .halt_reg = 0x142c,
  2775. .clkr = {
  2776. .enable_reg = 0x142c,
  2777. .enable_mask = BIT(0),
  2778. .hw.init = &(struct clk_init_data){
  2779. .name = "vpu_maple_clk",
  2780. .parent_names = (const char *[]){
  2781. "maple_clk_src",
  2782. },
  2783. .num_parents = 1,
  2784. .flags = CLK_SET_RATE_PARENT,
  2785. .ops = &clk_branch2_ops,
  2786. },
  2787. },
  2788. };
  2789. static struct clk_branch vpu_sleep_clk = {
  2790. .halt_reg = 0x1438,
  2791. .clkr = {
  2792. .enable_reg = 0x1438,
  2793. .enable_mask = BIT(0),
  2794. .hw.init = &(struct clk_init_data){
  2795. .name = "vpu_sleep_clk",
  2796. .parent_names = (const char *[]){
  2797. "sleep_clk_src",
  2798. },
  2799. .num_parents = 1,
  2800. .flags = CLK_SET_RATE_PARENT,
  2801. .ops = &clk_branch2_ops,
  2802. },
  2803. },
  2804. };
  2805. static struct clk_branch vpu_vdp_clk = {
  2806. .halt_reg = 0x1428,
  2807. .clkr = {
  2808. .enable_reg = 0x1428,
  2809. .enable_mask = BIT(0),
  2810. .hw.init = &(struct clk_init_data){
  2811. .name = "vpu_vdp_clk",
  2812. .parent_names = (const char *[]){
  2813. "vdp_clk_src",
  2814. },
  2815. .num_parents = 1,
  2816. .flags = CLK_SET_RATE_PARENT,
  2817. .ops = &clk_branch2_ops,
  2818. },
  2819. },
  2820. };
  2821. static const struct pll_config mmpll1_config = {
  2822. .l = 60,
  2823. .m = 25,
  2824. .n = 32,
  2825. .vco_val = 0x0,
  2826. .vco_mask = 0x3 << 20,
  2827. .pre_div_val = 0x0,
  2828. .pre_div_mask = 0x7 << 12,
  2829. .post_div_val = 0x0,
  2830. .post_div_mask = 0x3 << 8,
  2831. .mn_ena_mask = BIT(24),
  2832. .main_output_mask = BIT(0),
  2833. };
  2834. static const struct pll_config mmpll3_config = {
  2835. .l = 48,
  2836. .m = 7,
  2837. .n = 16,
  2838. .vco_val = 0x0,
  2839. .vco_mask = 0x3 << 20,
  2840. .pre_div_val = 0x0,
  2841. .pre_div_mask = 0x7 << 12,
  2842. .post_div_val = 0x0,
  2843. .post_div_mask = 0x3 << 8,
  2844. .mn_ena_mask = BIT(24),
  2845. .main_output_mask = BIT(0),
  2846. .aux_output_mask = BIT(1),
  2847. };
  2848. static struct gdsc venus0_gdsc = {
  2849. .gdscr = 0x1024,
  2850. .pd = {
  2851. .name = "venus0",
  2852. },
  2853. .pwrsts = PWRSTS_OFF_ON,
  2854. };
  2855. static struct gdsc venus0_core0_gdsc = {
  2856. .gdscr = 0x1040,
  2857. .pd = {
  2858. .name = "venus0_core0",
  2859. },
  2860. .pwrsts = PWRSTS_OFF_ON,
  2861. };
  2862. static struct gdsc venus0_core1_gdsc = {
  2863. .gdscr = 0x1044,
  2864. .pd = {
  2865. .name = "venus0_core1",
  2866. },
  2867. .pwrsts = PWRSTS_OFF_ON,
  2868. };
  2869. static struct gdsc mdss_gdsc = {
  2870. .gdscr = 0x2304,
  2871. .cxcs = (unsigned int []){ 0x231c, 0x2320 },
  2872. .cxc_count = 2,
  2873. .pd = {
  2874. .name = "mdss",
  2875. },
  2876. .pwrsts = PWRSTS_OFF_ON,
  2877. };
  2878. static struct gdsc camss_jpeg_gdsc = {
  2879. .gdscr = 0x35a4,
  2880. .pd = {
  2881. .name = "camss_jpeg",
  2882. },
  2883. .pwrsts = PWRSTS_OFF_ON,
  2884. };
  2885. static struct gdsc camss_vfe_gdsc = {
  2886. .gdscr = 0x36a4,
  2887. .cxcs = (unsigned int []){ 0x36a8, 0x36ac, 0x36b0 },
  2888. .cxc_count = 3,
  2889. .pd = {
  2890. .name = "camss_vfe",
  2891. },
  2892. .pwrsts = PWRSTS_OFF_ON,
  2893. };
  2894. static struct gdsc oxili_gdsc = {
  2895. .gdscr = 0x4024,
  2896. .cxcs = (unsigned int []){ 0x4028 },
  2897. .cxc_count = 1,
  2898. .pd = {
  2899. .name = "oxili",
  2900. },
  2901. .pwrsts = PWRSTS_OFF_ON,
  2902. };
  2903. static struct gdsc oxilicx_gdsc = {
  2904. .gdscr = 0x4034,
  2905. .pd = {
  2906. .name = "oxilicx",
  2907. },
  2908. .pwrsts = PWRSTS_OFF_ON,
  2909. };
  2910. static struct clk_regmap *mmcc_apq8084_clocks[] = {
  2911. [MMSS_AHB_CLK_SRC] = &mmss_ahb_clk_src.clkr,
  2912. [MMSS_AXI_CLK_SRC] = &mmss_axi_clk_src.clkr,
  2913. [MMPLL0] = &mmpll0.clkr,
  2914. [MMPLL0_VOTE] = &mmpll0_vote,
  2915. [MMPLL1] = &mmpll1.clkr,
  2916. [MMPLL1_VOTE] = &mmpll1_vote,
  2917. [MMPLL2] = &mmpll2.clkr,
  2918. [MMPLL3] = &mmpll3.clkr,
  2919. [MMPLL4] = &mmpll4.clkr,
  2920. [CSI0_CLK_SRC] = &csi0_clk_src.clkr,
  2921. [CSI1_CLK_SRC] = &csi1_clk_src.clkr,
  2922. [CSI2_CLK_SRC] = &csi2_clk_src.clkr,
  2923. [CSI3_CLK_SRC] = &csi3_clk_src.clkr,
  2924. [VCODEC0_CLK_SRC] = &vcodec0_clk_src.clkr,
  2925. [VFE0_CLK_SRC] = &vfe0_clk_src.clkr,
  2926. [VFE1_CLK_SRC] = &vfe1_clk_src.clkr,
  2927. [MDP_CLK_SRC] = &mdp_clk_src.clkr,
  2928. [PCLK0_CLK_SRC] = &pclk0_clk_src.clkr,
  2929. [PCLK1_CLK_SRC] = &pclk1_clk_src.clkr,
  2930. [OCMEMNOC_CLK_SRC] = &ocmemnoc_clk_src.clkr,
  2931. [GFX3D_CLK_SRC] = &gfx3d_clk_src.clkr,
  2932. [JPEG0_CLK_SRC] = &jpeg0_clk_src.clkr,
  2933. [JPEG1_CLK_SRC] = &jpeg1_clk_src.clkr,
  2934. [JPEG2_CLK_SRC] = &jpeg2_clk_src.clkr,
  2935. [EDPPIXEL_CLK_SRC] = &edppixel_clk_src.clkr,
  2936. [EXTPCLK_CLK_SRC] = &extpclk_clk_src.clkr,
  2937. [VP_CLK_SRC] = &vp_clk_src.clkr,
  2938. [CCI_CLK_SRC] = &cci_clk_src.clkr,
  2939. [CAMSS_GP0_CLK_SRC] = &camss_gp0_clk_src.clkr,
  2940. [CAMSS_GP1_CLK_SRC] = &camss_gp1_clk_src.clkr,
  2941. [MCLK0_CLK_SRC] = &mclk0_clk_src.clkr,
  2942. [MCLK1_CLK_SRC] = &mclk1_clk_src.clkr,
  2943. [MCLK2_CLK_SRC] = &mclk2_clk_src.clkr,
  2944. [MCLK3_CLK_SRC] = &mclk3_clk_src.clkr,
  2945. [CSI0PHYTIMER_CLK_SRC] = &csi0phytimer_clk_src.clkr,
  2946. [CSI1PHYTIMER_CLK_SRC] = &csi1phytimer_clk_src.clkr,
  2947. [CSI2PHYTIMER_CLK_SRC] = &csi2phytimer_clk_src.clkr,
  2948. [CPP_CLK_SRC] = &cpp_clk_src.clkr,
  2949. [BYTE0_CLK_SRC] = &byte0_clk_src.clkr,
  2950. [BYTE1_CLK_SRC] = &byte1_clk_src.clkr,
  2951. [EDPAUX_CLK_SRC] = &edpaux_clk_src.clkr,
  2952. [EDPLINK_CLK_SRC] = &edplink_clk_src.clkr,
  2953. [ESC0_CLK_SRC] = &esc0_clk_src.clkr,
  2954. [ESC1_CLK_SRC] = &esc1_clk_src.clkr,
  2955. [HDMI_CLK_SRC] = &hdmi_clk_src.clkr,
  2956. [VSYNC_CLK_SRC] = &vsync_clk_src.clkr,
  2957. [MMSS_RBCPR_CLK_SRC] = &rbcpr_clk_src.clkr,
  2958. [RBBMTIMER_CLK_SRC] = &rbbmtimer_clk_src.clkr,
  2959. [MAPLE_CLK_SRC] = &maple_clk_src.clkr,
  2960. [VDP_CLK_SRC] = &vdp_clk_src.clkr,
  2961. [VPU_BUS_CLK_SRC] = &vpu_bus_clk_src.clkr,
  2962. [MMSS_CXO_CLK] = &mmss_cxo_clk.clkr,
  2963. [MMSS_SLEEPCLK_CLK] = &mmss_sleepclk_clk.clkr,
  2964. [AVSYNC_AHB_CLK] = &avsync_ahb_clk.clkr,
  2965. [AVSYNC_EDPPIXEL_CLK] = &avsync_edppixel_clk.clkr,
  2966. [AVSYNC_EXTPCLK_CLK] = &avsync_extpclk_clk.clkr,
  2967. [AVSYNC_PCLK0_CLK] = &avsync_pclk0_clk.clkr,
  2968. [AVSYNC_PCLK1_CLK] = &avsync_pclk1_clk.clkr,
  2969. [AVSYNC_VP_CLK] = &avsync_vp_clk.clkr,
  2970. [CAMSS_AHB_CLK] = &camss_ahb_clk.clkr,
  2971. [CAMSS_CCI_CCI_AHB_CLK] = &camss_cci_cci_ahb_clk.clkr,
  2972. [CAMSS_CCI_CCI_CLK] = &camss_cci_cci_clk.clkr,
  2973. [CAMSS_CSI0_AHB_CLK] = &camss_csi0_ahb_clk.clkr,
  2974. [CAMSS_CSI0_CLK] = &camss_csi0_clk.clkr,
  2975. [CAMSS_CSI0PHY_CLK] = &camss_csi0phy_clk.clkr,
  2976. [CAMSS_CSI0PIX_CLK] = &camss_csi0pix_clk.clkr,
  2977. [CAMSS_CSI0RDI_CLK] = &camss_csi0rdi_clk.clkr,
  2978. [CAMSS_CSI1_AHB_CLK] = &camss_csi1_ahb_clk.clkr,
  2979. [CAMSS_CSI1_CLK] = &camss_csi1_clk.clkr,
  2980. [CAMSS_CSI1PHY_CLK] = &camss_csi1phy_clk.clkr,
  2981. [CAMSS_CSI1PIX_CLK] = &camss_csi1pix_clk.clkr,
  2982. [CAMSS_CSI1RDI_CLK] = &camss_csi1rdi_clk.clkr,
  2983. [CAMSS_CSI2_AHB_CLK] = &camss_csi2_ahb_clk.clkr,
  2984. [CAMSS_CSI2_CLK] = &camss_csi2_clk.clkr,
  2985. [CAMSS_CSI2PHY_CLK] = &camss_csi2phy_clk.clkr,
  2986. [CAMSS_CSI2PIX_CLK] = &camss_csi2pix_clk.clkr,
  2987. [CAMSS_CSI2RDI_CLK] = &camss_csi2rdi_clk.clkr,
  2988. [CAMSS_CSI3_AHB_CLK] = &camss_csi3_ahb_clk.clkr,
  2989. [CAMSS_CSI3_CLK] = &camss_csi3_clk.clkr,
  2990. [CAMSS_CSI3PHY_CLK] = &camss_csi3phy_clk.clkr,
  2991. [CAMSS_CSI3PIX_CLK] = &camss_csi3pix_clk.clkr,
  2992. [CAMSS_CSI3RDI_CLK] = &camss_csi3rdi_clk.clkr,
  2993. [CAMSS_CSI_VFE0_CLK] = &camss_csi_vfe0_clk.clkr,
  2994. [CAMSS_CSI_VFE1_CLK] = &camss_csi_vfe1_clk.clkr,
  2995. [CAMSS_GP0_CLK] = &camss_gp0_clk.clkr,
  2996. [CAMSS_GP1_CLK] = &camss_gp1_clk.clkr,
  2997. [CAMSS_ISPIF_AHB_CLK] = &camss_ispif_ahb_clk.clkr,
  2998. [CAMSS_JPEG_JPEG0_CLK] = &camss_jpeg_jpeg0_clk.clkr,
  2999. [CAMSS_JPEG_JPEG1_CLK] = &camss_jpeg_jpeg1_clk.clkr,
  3000. [CAMSS_JPEG_JPEG2_CLK] = &camss_jpeg_jpeg2_clk.clkr,
  3001. [CAMSS_JPEG_JPEG_AHB_CLK] = &camss_jpeg_jpeg_ahb_clk.clkr,
  3002. [CAMSS_JPEG_JPEG_AXI_CLK] = &camss_jpeg_jpeg_axi_clk.clkr,
  3003. [CAMSS_MCLK0_CLK] = &camss_mclk0_clk.clkr,
  3004. [CAMSS_MCLK1_CLK] = &camss_mclk1_clk.clkr,
  3005. [CAMSS_MCLK2_CLK] = &camss_mclk2_clk.clkr,
  3006. [CAMSS_MCLK3_CLK] = &camss_mclk3_clk.clkr,
  3007. [CAMSS_MICRO_AHB_CLK] = &camss_micro_ahb_clk.clkr,
  3008. [CAMSS_PHY0_CSI0PHYTIMER_CLK] = &camss_phy0_csi0phytimer_clk.clkr,
  3009. [CAMSS_PHY1_CSI1PHYTIMER_CLK] = &camss_phy1_csi1phytimer_clk.clkr,
  3010. [CAMSS_PHY2_CSI2PHYTIMER_CLK] = &camss_phy2_csi2phytimer_clk.clkr,
  3011. [CAMSS_TOP_AHB_CLK] = &camss_top_ahb_clk.clkr,
  3012. [CAMSS_VFE_CPP_AHB_CLK] = &camss_vfe_cpp_ahb_clk.clkr,
  3013. [CAMSS_VFE_CPP_CLK] = &camss_vfe_cpp_clk.clkr,
  3014. [CAMSS_VFE_VFE0_CLK] = &camss_vfe_vfe0_clk.clkr,
  3015. [CAMSS_VFE_VFE1_CLK] = &camss_vfe_vfe1_clk.clkr,
  3016. [CAMSS_VFE_VFE_AHB_CLK] = &camss_vfe_vfe_ahb_clk.clkr,
  3017. [CAMSS_VFE_VFE_AXI_CLK] = &camss_vfe_vfe_axi_clk.clkr,
  3018. [MDSS_AHB_CLK] = &mdss_ahb_clk.clkr,
  3019. [MDSS_AXI_CLK] = &mdss_axi_clk.clkr,
  3020. [MDSS_BYTE0_CLK] = &mdss_byte0_clk.clkr,
  3021. [MDSS_BYTE1_CLK] = &mdss_byte1_clk.clkr,
  3022. [MDSS_EDPAUX_CLK] = &mdss_edpaux_clk.clkr,
  3023. [MDSS_EDPLINK_CLK] = &mdss_edplink_clk.clkr,
  3024. [MDSS_EDPPIXEL_CLK] = &mdss_edppixel_clk.clkr,
  3025. [MDSS_ESC0_CLK] = &mdss_esc0_clk.clkr,
  3026. [MDSS_ESC1_CLK] = &mdss_esc1_clk.clkr,
  3027. [MDSS_EXTPCLK_CLK] = &mdss_extpclk_clk.clkr,
  3028. [MDSS_HDMI_AHB_CLK] = &mdss_hdmi_ahb_clk.clkr,
  3029. [MDSS_HDMI_CLK] = &mdss_hdmi_clk.clkr,
  3030. [MDSS_MDP_CLK] = &mdss_mdp_clk.clkr,
  3031. [MDSS_MDP_LUT_CLK] = &mdss_mdp_lut_clk.clkr,
  3032. [MDSS_PCLK0_CLK] = &mdss_pclk0_clk.clkr,
  3033. [MDSS_PCLK1_CLK] = &mdss_pclk1_clk.clkr,
  3034. [MDSS_VSYNC_CLK] = &mdss_vsync_clk.clkr,
  3035. [MMSS_RBCPR_AHB_CLK] = &mmss_rbcpr_ahb_clk.clkr,
  3036. [MMSS_RBCPR_CLK] = &mmss_rbcpr_clk.clkr,
  3037. [MMSS_SPDM_AHB_CLK] = &mmss_spdm_ahb_clk.clkr,
  3038. [MMSS_SPDM_AXI_CLK] = &mmss_spdm_axi_clk.clkr,
  3039. [MMSS_SPDM_CSI0_CLK] = &mmss_spdm_csi0_clk.clkr,
  3040. [MMSS_SPDM_GFX3D_CLK] = &mmss_spdm_gfx3d_clk.clkr,
  3041. [MMSS_SPDM_JPEG0_CLK] = &mmss_spdm_jpeg0_clk.clkr,
  3042. [MMSS_SPDM_JPEG1_CLK] = &mmss_spdm_jpeg1_clk.clkr,
  3043. [MMSS_SPDM_JPEG2_CLK] = &mmss_spdm_jpeg2_clk.clkr,
  3044. [MMSS_SPDM_MDP_CLK] = &mmss_spdm_mdp_clk.clkr,
  3045. [MMSS_SPDM_PCLK0_CLK] = &mmss_spdm_pclk0_clk.clkr,
  3046. [MMSS_SPDM_PCLK1_CLK] = &mmss_spdm_pclk1_clk.clkr,
  3047. [MMSS_SPDM_VCODEC0_CLK] = &mmss_spdm_vcodec0_clk.clkr,
  3048. [MMSS_SPDM_VFE0_CLK] = &mmss_spdm_vfe0_clk.clkr,
  3049. [MMSS_SPDM_VFE1_CLK] = &mmss_spdm_vfe1_clk.clkr,
  3050. [MMSS_SPDM_RM_AXI_CLK] = &mmss_spdm_rm_axi_clk.clkr,
  3051. [MMSS_SPDM_RM_OCMEMNOC_CLK] = &mmss_spdm_rm_ocmemnoc_clk.clkr,
  3052. [MMSS_MISC_AHB_CLK] = &mmss_misc_ahb_clk.clkr,
  3053. [MMSS_MMSSNOC_AHB_CLK] = &mmss_mmssnoc_ahb_clk.clkr,
  3054. [MMSS_MMSSNOC_BTO_AHB_CLK] = &mmss_mmssnoc_bto_ahb_clk.clkr,
  3055. [MMSS_MMSSNOC_AXI_CLK] = &mmss_mmssnoc_axi_clk.clkr,
  3056. [MMSS_S0_AXI_CLK] = &mmss_s0_axi_clk.clkr,
  3057. [OCMEMCX_AHB_CLK] = &ocmemcx_ahb_clk.clkr,
  3058. [OCMEMCX_OCMEMNOC_CLK] = &ocmemcx_ocmemnoc_clk.clkr,
  3059. [OXILI_OCMEMGX_CLK] = &oxili_ocmemgx_clk.clkr,
  3060. [OXILI_GFX3D_CLK] = &oxili_gfx3d_clk.clkr,
  3061. [OXILI_RBBMTIMER_CLK] = &oxili_rbbmtimer_clk.clkr,
  3062. [OXILICX_AHB_CLK] = &oxilicx_ahb_clk.clkr,
  3063. [VENUS0_AHB_CLK] = &venus0_ahb_clk.clkr,
  3064. [VENUS0_AXI_CLK] = &venus0_axi_clk.clkr,
  3065. [VENUS0_CORE0_VCODEC_CLK] = &venus0_core0_vcodec_clk.clkr,
  3066. [VENUS0_CORE1_VCODEC_CLK] = &venus0_core1_vcodec_clk.clkr,
  3067. [VENUS0_OCMEMNOC_CLK] = &venus0_ocmemnoc_clk.clkr,
  3068. [VENUS0_VCODEC0_CLK] = &venus0_vcodec0_clk.clkr,
  3069. [VPU_AHB_CLK] = &vpu_ahb_clk.clkr,
  3070. [VPU_AXI_CLK] = &vpu_axi_clk.clkr,
  3071. [VPU_BUS_CLK] = &vpu_bus_clk.clkr,
  3072. [VPU_CXO_CLK] = &vpu_cxo_clk.clkr,
  3073. [VPU_MAPLE_CLK] = &vpu_maple_clk.clkr,
  3074. [VPU_SLEEP_CLK] = &vpu_sleep_clk.clkr,
  3075. [VPU_VDP_CLK] = &vpu_vdp_clk.clkr,
  3076. };
  3077. static const struct qcom_reset_map mmcc_apq8084_resets[] = {
  3078. [MMSS_SPDM_RESET] = { 0x0200 },
  3079. [MMSS_SPDM_RM_RESET] = { 0x0300 },
  3080. [VENUS0_RESET] = { 0x1020 },
  3081. [VPU_RESET] = { 0x1400 },
  3082. [MDSS_RESET] = { 0x2300 },
  3083. [AVSYNC_RESET] = { 0x2400 },
  3084. [CAMSS_PHY0_RESET] = { 0x3020 },
  3085. [CAMSS_PHY1_RESET] = { 0x3050 },
  3086. [CAMSS_PHY2_RESET] = { 0x3080 },
  3087. [CAMSS_CSI0_RESET] = { 0x30b0 },
  3088. [CAMSS_CSI0PHY_RESET] = { 0x30c0 },
  3089. [CAMSS_CSI0RDI_RESET] = { 0x30d0 },
  3090. [CAMSS_CSI0PIX_RESET] = { 0x30e0 },
  3091. [CAMSS_CSI1_RESET] = { 0x3120 },
  3092. [CAMSS_CSI1PHY_RESET] = { 0x3130 },
  3093. [CAMSS_CSI1RDI_RESET] = { 0x3140 },
  3094. [CAMSS_CSI1PIX_RESET] = { 0x3150 },
  3095. [CAMSS_CSI2_RESET] = { 0x3180 },
  3096. [CAMSS_CSI2PHY_RESET] = { 0x3190 },
  3097. [CAMSS_CSI2RDI_RESET] = { 0x31a0 },
  3098. [CAMSS_CSI2PIX_RESET] = { 0x31b0 },
  3099. [CAMSS_CSI3_RESET] = { 0x31e0 },
  3100. [CAMSS_CSI3PHY_RESET] = { 0x31f0 },
  3101. [CAMSS_CSI3RDI_RESET] = { 0x3200 },
  3102. [CAMSS_CSI3PIX_RESET] = { 0x3210 },
  3103. [CAMSS_ISPIF_RESET] = { 0x3220 },
  3104. [CAMSS_CCI_RESET] = { 0x3340 },
  3105. [CAMSS_MCLK0_RESET] = { 0x3380 },
  3106. [CAMSS_MCLK1_RESET] = { 0x33b0 },
  3107. [CAMSS_MCLK2_RESET] = { 0x33e0 },
  3108. [CAMSS_MCLK3_RESET] = { 0x3410 },
  3109. [CAMSS_GP0_RESET] = { 0x3440 },
  3110. [CAMSS_GP1_RESET] = { 0x3470 },
  3111. [CAMSS_TOP_RESET] = { 0x3480 },
  3112. [CAMSS_AHB_RESET] = { 0x3488 },
  3113. [CAMSS_MICRO_RESET] = { 0x3490 },
  3114. [CAMSS_JPEG_RESET] = { 0x35a0 },
  3115. [CAMSS_VFE_RESET] = { 0x36a0 },
  3116. [CAMSS_CSI_VFE0_RESET] = { 0x3700 },
  3117. [CAMSS_CSI_VFE1_RESET] = { 0x3710 },
  3118. [OXILI_RESET] = { 0x4020 },
  3119. [OXILICX_RESET] = { 0x4030 },
  3120. [OCMEMCX_RESET] = { 0x4050 },
  3121. [MMSS_RBCRP_RESET] = { 0x4080 },
  3122. [MMSSNOCAHB_RESET] = { 0x5020 },
  3123. [MMSSNOCAXI_RESET] = { 0x5060 },
  3124. };
  3125. static struct gdsc *mmcc_apq8084_gdscs[] = {
  3126. [VENUS0_GDSC] = &venus0_gdsc,
  3127. [VENUS0_CORE0_GDSC] = &venus0_core0_gdsc,
  3128. [VENUS0_CORE1_GDSC] = &venus0_core1_gdsc,
  3129. [MDSS_GDSC] = &mdss_gdsc,
  3130. [CAMSS_JPEG_GDSC] = &camss_jpeg_gdsc,
  3131. [CAMSS_VFE_GDSC] = &camss_vfe_gdsc,
  3132. [OXILI_GDSC] = &oxili_gdsc,
  3133. [OXILICX_GDSC] = &oxilicx_gdsc,
  3134. };
  3135. static const struct regmap_config mmcc_apq8084_regmap_config = {
  3136. .reg_bits = 32,
  3137. .reg_stride = 4,
  3138. .val_bits = 32,
  3139. .max_register = 0x5104,
  3140. .fast_io = true,
  3141. };
  3142. static const struct qcom_cc_desc mmcc_apq8084_desc = {
  3143. .config = &mmcc_apq8084_regmap_config,
  3144. .clks = mmcc_apq8084_clocks,
  3145. .num_clks = ARRAY_SIZE(mmcc_apq8084_clocks),
  3146. .resets = mmcc_apq8084_resets,
  3147. .num_resets = ARRAY_SIZE(mmcc_apq8084_resets),
  3148. .gdscs = mmcc_apq8084_gdscs,
  3149. .num_gdscs = ARRAY_SIZE(mmcc_apq8084_gdscs),
  3150. };
  3151. static const struct of_device_id mmcc_apq8084_match_table[] = {
  3152. { .compatible = "qcom,mmcc-apq8084" },
  3153. { }
  3154. };
  3155. MODULE_DEVICE_TABLE(of, mmcc_apq8084_match_table);
  3156. static int mmcc_apq8084_probe(struct platform_device *pdev)
  3157. {
  3158. int ret;
  3159. struct regmap *regmap;
  3160. ret = qcom_cc_probe(pdev, &mmcc_apq8084_desc);
  3161. if (ret)
  3162. return ret;
  3163. regmap = dev_get_regmap(&pdev->dev, NULL);
  3164. clk_pll_configure_sr_hpm_lp(&mmpll1, regmap, &mmpll1_config, true);
  3165. clk_pll_configure_sr_hpm_lp(&mmpll3, regmap, &mmpll3_config, false);
  3166. return 0;
  3167. }
  3168. static struct platform_driver mmcc_apq8084_driver = {
  3169. .probe = mmcc_apq8084_probe,
  3170. .driver = {
  3171. .name = "mmcc-apq8084",
  3172. .of_match_table = mmcc_apq8084_match_table,
  3173. },
  3174. };
  3175. module_platform_driver(mmcc_apq8084_driver);
  3176. MODULE_DESCRIPTION("QCOM MMCC APQ8084 Driver");
  3177. MODULE_LICENSE("GPL v2");
  3178. MODULE_ALIAS("platform:mmcc-apq8084");