clk-rk3368.c 39 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887
  1. /*
  2. * Copyright (c) 2015 Heiko Stuebner <heiko@sntech.de>
  3. *
  4. * This program is free software; you can redistribute it and/or modify
  5. * it under the terms of the GNU General Public License as published by
  6. * the Free Software Foundation; either version 2 of the License, or
  7. * (at your option) any later version.
  8. *
  9. * This program is distributed in the hope that it will be useful,
  10. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  11. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  12. * GNU General Public License for more details.
  13. */
  14. #include <linux/clk-provider.h>
  15. #include <linux/of.h>
  16. #include <linux/of_address.h>
  17. #include <linux/platform_device.h>
  18. #include <dt-bindings/clock/rk3368-cru.h>
  19. #include "clk.h"
  20. #define RK3368_GRF_SOC_STATUS0 0x480
  21. enum rk3368_plls {
  22. apllb, aplll, dpll, cpll, gpll, npll,
  23. };
  24. static struct rockchip_pll_rate_table rk3368_pll_rates[] = {
  25. RK3066_PLL_RATE(2208000000, 1, 92, 1),
  26. RK3066_PLL_RATE(2184000000, 1, 91, 1),
  27. RK3066_PLL_RATE(2160000000, 1, 90, 1),
  28. RK3066_PLL_RATE(2136000000, 1, 89, 1),
  29. RK3066_PLL_RATE(2112000000, 1, 88, 1),
  30. RK3066_PLL_RATE(2088000000, 1, 87, 1),
  31. RK3066_PLL_RATE(2064000000, 1, 86, 1),
  32. RK3066_PLL_RATE(2040000000, 1, 85, 1),
  33. RK3066_PLL_RATE(2016000000, 1, 84, 1),
  34. RK3066_PLL_RATE(1992000000, 1, 83, 1),
  35. RK3066_PLL_RATE(1968000000, 1, 82, 1),
  36. RK3066_PLL_RATE(1944000000, 1, 81, 1),
  37. RK3066_PLL_RATE(1920000000, 1, 80, 1),
  38. RK3066_PLL_RATE(1896000000, 1, 79, 1),
  39. RK3066_PLL_RATE(1872000000, 1, 78, 1),
  40. RK3066_PLL_RATE(1848000000, 1, 77, 1),
  41. RK3066_PLL_RATE(1824000000, 1, 76, 1),
  42. RK3066_PLL_RATE(1800000000, 1, 75, 1),
  43. RK3066_PLL_RATE(1776000000, 1, 74, 1),
  44. RK3066_PLL_RATE(1752000000, 1, 73, 1),
  45. RK3066_PLL_RATE(1728000000, 1, 72, 1),
  46. RK3066_PLL_RATE(1704000000, 1, 71, 1),
  47. RK3066_PLL_RATE(1680000000, 1, 70, 1),
  48. RK3066_PLL_RATE(1656000000, 1, 69, 1),
  49. RK3066_PLL_RATE(1632000000, 1, 68, 1),
  50. RK3066_PLL_RATE(1608000000, 1, 67, 1),
  51. RK3066_PLL_RATE(1560000000, 1, 65, 1),
  52. RK3066_PLL_RATE(1512000000, 1, 63, 1),
  53. RK3066_PLL_RATE(1488000000, 1, 62, 1),
  54. RK3066_PLL_RATE(1464000000, 1, 61, 1),
  55. RK3066_PLL_RATE(1440000000, 1, 60, 1),
  56. RK3066_PLL_RATE(1416000000, 1, 59, 1),
  57. RK3066_PLL_RATE(1392000000, 1, 58, 1),
  58. RK3066_PLL_RATE(1368000000, 1, 57, 1),
  59. RK3066_PLL_RATE(1344000000, 1, 56, 1),
  60. RK3066_PLL_RATE(1320000000, 1, 55, 1),
  61. RK3066_PLL_RATE(1296000000, 1, 54, 1),
  62. RK3066_PLL_RATE(1272000000, 1, 53, 1),
  63. RK3066_PLL_RATE(1248000000, 1, 52, 1),
  64. RK3066_PLL_RATE(1224000000, 1, 51, 1),
  65. RK3066_PLL_RATE(1200000000, 1, 50, 1),
  66. RK3066_PLL_RATE(1176000000, 1, 49, 1),
  67. RK3066_PLL_RATE(1128000000, 1, 47, 1),
  68. RK3066_PLL_RATE(1104000000, 1, 46, 1),
  69. RK3066_PLL_RATE(1008000000, 1, 84, 2),
  70. RK3066_PLL_RATE( 912000000, 1, 76, 2),
  71. RK3066_PLL_RATE( 888000000, 1, 74, 2),
  72. RK3066_PLL_RATE( 816000000, 1, 68, 2),
  73. RK3066_PLL_RATE( 792000000, 1, 66, 2),
  74. RK3066_PLL_RATE( 696000000, 1, 58, 2),
  75. RK3066_PLL_RATE( 672000000, 1, 56, 2),
  76. RK3066_PLL_RATE( 648000000, 1, 54, 2),
  77. RK3066_PLL_RATE( 624000000, 1, 52, 2),
  78. RK3066_PLL_RATE( 600000000, 1, 50, 2),
  79. RK3066_PLL_RATE( 576000000, 1, 48, 2),
  80. RK3066_PLL_RATE( 552000000, 1, 46, 2),
  81. RK3066_PLL_RATE( 528000000, 1, 88, 4),
  82. RK3066_PLL_RATE( 504000000, 1, 84, 4),
  83. RK3066_PLL_RATE( 480000000, 1, 80, 4),
  84. RK3066_PLL_RATE( 456000000, 1, 76, 4),
  85. RK3066_PLL_RATE( 408000000, 1, 68, 4),
  86. RK3066_PLL_RATE( 312000000, 1, 52, 4),
  87. RK3066_PLL_RATE( 252000000, 1, 84, 8),
  88. RK3066_PLL_RATE( 216000000, 1, 72, 8),
  89. RK3066_PLL_RATE( 126000000, 2, 84, 8),
  90. RK3066_PLL_RATE( 48000000, 2, 32, 8),
  91. { /* sentinel */ },
  92. };
  93. PNAME(mux_pll_p) = { "xin24m", "xin32k" };
  94. PNAME(mux_armclkb_p) = { "apllb_core", "gpllb_core" };
  95. PNAME(mux_armclkl_p) = { "aplll_core", "gplll_core" };
  96. PNAME(mux_ddrphy_p) = { "dpll_ddr", "gpll_ddr" };
  97. PNAME(mux_cs_src_p) = { "apllb_cs", "aplll_cs", "gpll_cs"};
  98. PNAME(mux_aclk_bus_src_p) = { "cpll_aclk_bus", "gpll_aclk_bus" };
  99. PNAME(mux_pll_src_cpll_gpll_p) = { "cpll", "gpll" };
  100. PNAME(mux_pll_src_cpll_gpll_npll_p) = { "cpll", "gpll", "npll" };
  101. PNAME(mux_pll_src_npll_cpll_gpll_p) = { "npll", "cpll", "gpll" };
  102. PNAME(mux_pll_src_cpll_gpll_usb_p) = { "cpll", "gpll", "usbphy_480m" };
  103. PNAME(mux_pll_src_cpll_gpll_usb_usb_p) = { "cpll", "gpll", "usbphy_480m",
  104. "usbphy_480m" };
  105. PNAME(mux_pll_src_cpll_gpll_usb_npll_p) = { "cpll", "gpll", "usbphy_480m",
  106. "npll" };
  107. PNAME(mux_pll_src_cpll_gpll_npll_npll_p) = { "cpll", "gpll", "npll", "npll" };
  108. PNAME(mux_pll_src_cpll_gpll_npll_usb_p) = { "cpll", "gpll", "npll",
  109. "usbphy_480m" };
  110. PNAME(mux_i2s_8ch_pre_p) = { "i2s_8ch_src", "i2s_8ch_frac",
  111. "ext_i2s", "xin12m" };
  112. PNAME(mux_i2s_8ch_clkout_p) = { "i2s_8ch_pre", "xin12m" };
  113. PNAME(mux_i2s_2ch_p) = { "i2s_2ch_src", "i2s_2ch_frac",
  114. "dummy", "xin12m" };
  115. PNAME(mux_spdif_8ch_p) = { "spdif_8ch_pre", "spdif_8ch_frac",
  116. "ext_i2s", "xin12m" };
  117. PNAME(mux_edp_24m_p) = { "dummy", "xin24m" };
  118. PNAME(mux_vip_out_p) = { "vip_src", "xin24m" };
  119. PNAME(mux_usbphy480m_p) = { "usbotg_out", "xin24m" };
  120. PNAME(mux_hsic_usbphy480m_p) = { "usbotg_out", "dummy" };
  121. PNAME(mux_hsicphy480m_p) = { "cpll", "gpll", "usbphy_480m" };
  122. PNAME(mux_uart0_p) = { "uart0_src", "uart0_frac", "xin24m" };
  123. PNAME(mux_uart1_p) = { "uart1_src", "uart1_frac", "xin24m" };
  124. PNAME(mux_uart2_p) = { "uart2_src", "xin24m" };
  125. PNAME(mux_uart3_p) = { "uart3_src", "uart3_frac", "xin24m" };
  126. PNAME(mux_uart4_p) = { "uart4_src", "uart4_frac", "xin24m" };
  127. PNAME(mux_mac_p) = { "mac_pll_src", "ext_gmac" };
  128. PNAME(mux_mmc_src_p) = { "cpll", "gpll", "usbphy_480m", "xin24m" };
  129. static struct rockchip_pll_clock rk3368_pll_clks[] __initdata = {
  130. [apllb] = PLL(pll_rk3066, PLL_APLLB, "apllb", mux_pll_p, 0, RK3368_PLL_CON(0),
  131. RK3368_PLL_CON(3), 8, 1, 0, rk3368_pll_rates),
  132. [aplll] = PLL(pll_rk3066, PLL_APLLL, "aplll", mux_pll_p, 0, RK3368_PLL_CON(4),
  133. RK3368_PLL_CON(7), 8, 0, 0, rk3368_pll_rates),
  134. [dpll] = PLL(pll_rk3066, PLL_DPLL, "dpll", mux_pll_p, 0, RK3368_PLL_CON(8),
  135. RK3368_PLL_CON(11), 8, 2, 0, NULL),
  136. [cpll] = PLL(pll_rk3066, PLL_CPLL, "cpll", mux_pll_p, 0, RK3368_PLL_CON(12),
  137. RK3368_PLL_CON(15), 8, 3, ROCKCHIP_PLL_SYNC_RATE, rk3368_pll_rates),
  138. [gpll] = PLL(pll_rk3066, PLL_GPLL, "gpll", mux_pll_p, 0, RK3368_PLL_CON(16),
  139. RK3368_PLL_CON(19), 8, 4, ROCKCHIP_PLL_SYNC_RATE, rk3368_pll_rates),
  140. [npll] = PLL(pll_rk3066, PLL_NPLL, "npll", mux_pll_p, 0, RK3368_PLL_CON(20),
  141. RK3368_PLL_CON(23), 8, 5, ROCKCHIP_PLL_SYNC_RATE, rk3368_pll_rates),
  142. };
  143. static struct clk_div_table div_ddrphy_t[] = {
  144. { .val = 0, .div = 1 },
  145. { .val = 1, .div = 2 },
  146. { .val = 3, .div = 4 },
  147. { /* sentinel */ },
  148. };
  149. #define MFLAGS CLK_MUX_HIWORD_MASK
  150. #define DFLAGS CLK_DIVIDER_HIWORD_MASK
  151. #define GFLAGS (CLK_GATE_HIWORD_MASK | CLK_GATE_SET_TO_DISABLE)
  152. #define IFLAGS ROCKCHIP_INVERTER_HIWORD_MASK
  153. static const struct rockchip_cpuclk_reg_data rk3368_cpuclkb_data = {
  154. .core_reg = RK3368_CLKSEL_CON(0),
  155. .div_core_shift = 0,
  156. .div_core_mask = 0x1f,
  157. .mux_core_shift = 7,
  158. };
  159. static const struct rockchip_cpuclk_reg_data rk3368_cpuclkl_data = {
  160. .core_reg = RK3368_CLKSEL_CON(2),
  161. .div_core_shift = 0,
  162. .div_core_mask = 0x1f,
  163. .mux_core_shift = 7,
  164. };
  165. #define RK3368_DIV_ACLKM_MASK 0x1f
  166. #define RK3368_DIV_ACLKM_SHIFT 8
  167. #define RK3368_DIV_ATCLK_MASK 0x1f
  168. #define RK3368_DIV_ATCLK_SHIFT 0
  169. #define RK3368_DIV_PCLK_DBG_MASK 0x1f
  170. #define RK3368_DIV_PCLK_DBG_SHIFT 8
  171. #define RK3368_CLKSEL0(_offs, _aclkm) \
  172. { \
  173. .reg = RK3288_CLKSEL_CON(0 + _offs), \
  174. .val = HIWORD_UPDATE(_aclkm, RK3368_DIV_ACLKM_MASK, \
  175. RK3368_DIV_ACLKM_SHIFT), \
  176. }
  177. #define RK3368_CLKSEL1(_offs, _atclk, _pdbg) \
  178. { \
  179. .reg = RK3288_CLKSEL_CON(1 + _offs), \
  180. .val = HIWORD_UPDATE(_atclk, RK3368_DIV_ATCLK_MASK, \
  181. RK3368_DIV_ATCLK_SHIFT) | \
  182. HIWORD_UPDATE(_pdbg, RK3368_DIV_PCLK_DBG_MASK, \
  183. RK3368_DIV_PCLK_DBG_SHIFT), \
  184. }
  185. /* cluster_b: aclkm in clksel0, rest in clksel1 */
  186. #define RK3368_CPUCLKB_RATE(_prate, _aclkm, _atclk, _pdbg) \
  187. { \
  188. .prate = _prate, \
  189. .divs = { \
  190. RK3368_CLKSEL0(0, _aclkm), \
  191. RK3368_CLKSEL1(0, _atclk, _pdbg), \
  192. }, \
  193. }
  194. /* cluster_l: aclkm in clksel2, rest in clksel3 */
  195. #define RK3368_CPUCLKL_RATE(_prate, _aclkm, _atclk, _pdbg) \
  196. { \
  197. .prate = _prate, \
  198. .divs = { \
  199. RK3368_CLKSEL0(2, _aclkm), \
  200. RK3368_CLKSEL1(2, _atclk, _pdbg), \
  201. }, \
  202. }
  203. static struct rockchip_cpuclk_rate_table rk3368_cpuclkb_rates[] __initdata = {
  204. RK3368_CPUCLKB_RATE(1512000000, 1, 5, 5),
  205. RK3368_CPUCLKB_RATE(1488000000, 1, 4, 4),
  206. RK3368_CPUCLKB_RATE(1416000000, 1, 4, 4),
  207. RK3368_CPUCLKB_RATE(1200000000, 1, 3, 3),
  208. RK3368_CPUCLKB_RATE(1008000000, 1, 3, 3),
  209. RK3368_CPUCLKB_RATE( 816000000, 1, 2, 2),
  210. RK3368_CPUCLKB_RATE( 696000000, 1, 2, 2),
  211. RK3368_CPUCLKB_RATE( 600000000, 1, 1, 1),
  212. RK3368_CPUCLKB_RATE( 408000000, 1, 1, 1),
  213. RK3368_CPUCLKB_RATE( 312000000, 1, 1, 1),
  214. };
  215. static struct rockchip_cpuclk_rate_table rk3368_cpuclkl_rates[] __initdata = {
  216. RK3368_CPUCLKL_RATE(1512000000, 1, 6, 6),
  217. RK3368_CPUCLKL_RATE(1488000000, 1, 5, 5),
  218. RK3368_CPUCLKL_RATE(1416000000, 1, 5, 5),
  219. RK3368_CPUCLKL_RATE(1200000000, 1, 4, 4),
  220. RK3368_CPUCLKL_RATE(1008000000, 1, 4, 4),
  221. RK3368_CPUCLKL_RATE( 816000000, 1, 3, 3),
  222. RK3368_CPUCLKL_RATE( 696000000, 1, 2, 2),
  223. RK3368_CPUCLKL_RATE( 600000000, 1, 2, 2),
  224. RK3368_CPUCLKL_RATE( 408000000, 1, 1, 1),
  225. RK3368_CPUCLKL_RATE( 312000000, 1, 1, 1),
  226. };
  227. static struct rockchip_clk_branch rk3368_clk_branches[] __initdata = {
  228. /*
  229. * Clock-Architecture Diagram 2
  230. */
  231. MUX(SCLK_USBPHY480M, "usbphy_480m", mux_usbphy480m_p, CLK_SET_RATE_PARENT,
  232. RK3368_CLKSEL_CON(13), 8, 1, MFLAGS),
  233. GATE(0, "apllb_core", "apllb", CLK_IGNORE_UNUSED,
  234. RK3368_CLKGATE_CON(0), 0, GFLAGS),
  235. GATE(0, "gpllb_core", "gpll", CLK_IGNORE_UNUSED,
  236. RK3368_CLKGATE_CON(0), 1, GFLAGS),
  237. GATE(0, "aplll_core", "aplll", CLK_IGNORE_UNUSED,
  238. RK3368_CLKGATE_CON(0), 4, GFLAGS),
  239. GATE(0, "gplll_core", "gpll", CLK_IGNORE_UNUSED,
  240. RK3368_CLKGATE_CON(0), 5, GFLAGS),
  241. DIV(0, "aclkm_core_b", "armclkb", 0,
  242. RK3368_CLKSEL_CON(0), 8, 5, DFLAGS | CLK_DIVIDER_READ_ONLY),
  243. DIV(0, "atclk_core_b", "armclkb", 0,
  244. RK3368_CLKSEL_CON(1), 0, 5, DFLAGS | CLK_DIVIDER_READ_ONLY),
  245. DIV(0, "pclk_dbg_b", "armclkb", 0,
  246. RK3368_CLKSEL_CON(1), 8, 5, DFLAGS | CLK_DIVIDER_READ_ONLY),
  247. DIV(0, "aclkm_core_l", "armclkl", 0,
  248. RK3368_CLKSEL_CON(2), 8, 5, DFLAGS | CLK_DIVIDER_READ_ONLY),
  249. DIV(0, "atclk_core_l", "armclkl", 0,
  250. RK3368_CLKSEL_CON(3), 0, 5, DFLAGS | CLK_DIVIDER_READ_ONLY),
  251. DIV(0, "pclk_dbg_l", "armclkl", 0,
  252. RK3368_CLKSEL_CON(3), 8, 5, DFLAGS | CLK_DIVIDER_READ_ONLY),
  253. GATE(0, "apllb_cs", "apllb", CLK_IGNORE_UNUSED,
  254. RK3368_CLKGATE_CON(0), 9, GFLAGS),
  255. GATE(0, "aplll_cs", "aplll", CLK_IGNORE_UNUSED,
  256. RK3368_CLKGATE_CON(0), 10, GFLAGS),
  257. GATE(0, "gpll_cs", "gpll", CLK_IGNORE_UNUSED,
  258. RK3368_CLKGATE_CON(0), 8, GFLAGS),
  259. COMPOSITE_NOGATE(0, "sclk_cs_pre", mux_cs_src_p, CLK_IGNORE_UNUSED,
  260. RK3368_CLKSEL_CON(4), 6, 2, MFLAGS, 0, 5, DFLAGS),
  261. COMPOSITE_NOMUX(0, "clkin_trace", "sclk_cs_pre", CLK_IGNORE_UNUSED,
  262. RK3368_CLKSEL_CON(4), 8, 5, DFLAGS,
  263. RK3368_CLKGATE_CON(0), 13, GFLAGS),
  264. COMPOSITE(0, "aclk_cci_pre", mux_pll_src_cpll_gpll_usb_npll_p, CLK_IGNORE_UNUSED,
  265. RK3368_CLKSEL_CON(5), 6, 2, MFLAGS, 0, 7, DFLAGS,
  266. RK3368_CLKGATE_CON(0), 12, GFLAGS),
  267. GATE(SCLK_PVTM_CORE, "sclk_pvtm_core", "xin24m", 0, RK3368_CLKGATE_CON(7), 10, GFLAGS),
  268. GATE(0, "dpll_ddr", "dpll", CLK_IGNORE_UNUSED,
  269. RK3368_CLKGATE_CON(1), 8, GFLAGS),
  270. GATE(0, "gpll_ddr", "gpll", 0,
  271. RK3368_CLKGATE_CON(1), 9, GFLAGS),
  272. COMPOSITE_NOGATE_DIVTBL(0, "ddrphy_src", mux_ddrphy_p, CLK_IGNORE_UNUSED,
  273. RK3368_CLKSEL_CON(13), 4, 1, MFLAGS, 0, 2, DFLAGS, div_ddrphy_t),
  274. GATE(0, "sclk_ddr", "ddrphy_div4", CLK_IGNORE_UNUSED,
  275. RK3368_CLKGATE_CON(6), 14, GFLAGS),
  276. GATE(0, "sclk_ddr4x", "ddrphy_src", CLK_IGNORE_UNUSED,
  277. RK3368_CLKGATE_CON(6), 15, GFLAGS),
  278. GATE(0, "gpll_aclk_bus", "gpll", CLK_IGNORE_UNUSED,
  279. RK3368_CLKGATE_CON(1), 10, GFLAGS),
  280. GATE(0, "cpll_aclk_bus", "cpll", CLK_IGNORE_UNUSED,
  281. RK3368_CLKGATE_CON(1), 11, GFLAGS),
  282. COMPOSITE_NOGATE(0, "aclk_bus_src", mux_aclk_bus_src_p, CLK_IGNORE_UNUSED,
  283. RK3368_CLKSEL_CON(8), 7, 1, MFLAGS, 0, 5, DFLAGS),
  284. GATE(ACLK_BUS, "aclk_bus", "aclk_bus_src", CLK_IGNORE_UNUSED,
  285. RK3368_CLKGATE_CON(1), 0, GFLAGS),
  286. COMPOSITE_NOMUX(PCLK_BUS, "pclk_bus", "aclk_bus_src", CLK_IGNORE_UNUSED,
  287. RK3368_CLKSEL_CON(8), 12, 3, DFLAGS,
  288. RK3368_CLKGATE_CON(1), 2, GFLAGS),
  289. COMPOSITE_NOMUX(HCLK_BUS, "hclk_bus", "aclk_bus_src", CLK_IGNORE_UNUSED,
  290. RK3368_CLKSEL_CON(8), 8, 2, DFLAGS,
  291. RK3368_CLKGATE_CON(1), 1, GFLAGS),
  292. COMPOSITE_NOMUX(0, "sclk_crypto", "aclk_bus_src", 0,
  293. RK3368_CLKSEL_CON(10), 14, 2, DFLAGS,
  294. RK3368_CLKGATE_CON(7), 2, GFLAGS),
  295. COMPOSITE(0, "fclk_mcu_src", mux_pll_src_cpll_gpll_p, CLK_IGNORE_UNUSED,
  296. RK3368_CLKSEL_CON(12), 7, 1, MFLAGS, 0, 5, DFLAGS,
  297. RK3368_CLKGATE_CON(1), 3, GFLAGS),
  298. /*
  299. * stclk_mcu is listed as child of fclk_mcu_src in diagram 5,
  300. * but stclk_mcu has an additional own divider in diagram 2
  301. */
  302. COMPOSITE_NOMUX(0, "stclk_mcu", "fclk_mcu_src", 0,
  303. RK3368_CLKSEL_CON(12), 8, 3, DFLAGS,
  304. RK3368_CLKGATE_CON(13), 13, GFLAGS),
  305. COMPOSITE(0, "i2s_8ch_src", mux_pll_src_cpll_gpll_p, 0,
  306. RK3368_CLKSEL_CON(27), 12, 1, MFLAGS, 0, 7, DFLAGS,
  307. RK3368_CLKGATE_CON(6), 1, GFLAGS),
  308. COMPOSITE_FRAC(0, "i2s_8ch_frac", "i2s_8ch_src", CLK_SET_RATE_PARENT,
  309. RK3368_CLKSEL_CON(28), 0,
  310. RK3368_CLKGATE_CON(6), 2, GFLAGS),
  311. MUX(0, "i2s_8ch_pre", mux_i2s_8ch_pre_p, CLK_SET_RATE_PARENT,
  312. RK3368_CLKSEL_CON(27), 8, 2, MFLAGS),
  313. COMPOSITE_NODIV(SCLK_I2S_8CH_OUT, "i2s_8ch_clkout", mux_i2s_8ch_clkout_p, 0,
  314. RK3368_CLKSEL_CON(27), 15, 1, MFLAGS,
  315. RK3368_CLKGATE_CON(6), 0, GFLAGS),
  316. GATE(SCLK_I2S_8CH, "sclk_i2s_8ch", "i2s_8ch_pre", CLK_SET_RATE_PARENT,
  317. RK3368_CLKGATE_CON(6), 3, GFLAGS),
  318. COMPOSITE(0, "spdif_8ch_src", mux_pll_src_cpll_gpll_p, 0,
  319. RK3368_CLKSEL_CON(31), 12, 1, MFLAGS, 0, 7, DFLAGS,
  320. RK3368_CLKGATE_CON(6), 4, GFLAGS),
  321. COMPOSITE_FRAC(0, "spdif_8ch_frac", "spdif_8ch_src", CLK_SET_RATE_PARENT,
  322. RK3368_CLKSEL_CON(32), 0,
  323. RK3368_CLKGATE_CON(6), 5, GFLAGS),
  324. COMPOSITE_NODIV(SCLK_SPDIF_8CH, "sclk_spdif_8ch", mux_spdif_8ch_p, 0,
  325. RK3368_CLKSEL_CON(31), 8, 2, MFLAGS,
  326. RK3368_CLKGATE_CON(6), 6, GFLAGS),
  327. COMPOSITE(0, "i2s_2ch_src", mux_pll_src_cpll_gpll_p, 0,
  328. RK3368_CLKSEL_CON(53), 12, 1, MFLAGS, 0, 7, DFLAGS,
  329. RK3368_CLKGATE_CON(5), 13, GFLAGS),
  330. COMPOSITE_FRAC(0, "i2s_2ch_frac", "i2s_2ch_src", CLK_SET_RATE_PARENT,
  331. RK3368_CLKSEL_CON(54), 0,
  332. RK3368_CLKGATE_CON(5), 14, GFLAGS),
  333. COMPOSITE_NODIV(SCLK_I2S_2CH, "sclk_i2s_2ch", mux_i2s_2ch_p, 0,
  334. RK3368_CLKSEL_CON(53), 8, 2, MFLAGS,
  335. RK3368_CLKGATE_CON(5), 15, GFLAGS),
  336. COMPOSITE(0, "sclk_tsp", mux_pll_src_cpll_gpll_npll_p, 0,
  337. RK3368_CLKSEL_CON(46), 6, 2, MFLAGS, 0, 5, DFLAGS,
  338. RK3368_CLKGATE_CON(6), 12, GFLAGS),
  339. GATE(0, "sclk_hsadc_tsp", "ext_hsadc_tsp", 0,
  340. RK3368_CLKGATE_CON(13), 7, GFLAGS),
  341. MUX(0, "uart_src", mux_pll_src_cpll_gpll_p, 0,
  342. RK3368_CLKSEL_CON(35), 12, 1, MFLAGS),
  343. COMPOSITE_NOMUX(0, "uart2_src", "uart_src", 0,
  344. RK3368_CLKSEL_CON(37), 0, 7, DFLAGS,
  345. RK3368_CLKGATE_CON(2), 4, GFLAGS),
  346. MUX(SCLK_UART2, "sclk_uart2", mux_uart2_p, CLK_SET_RATE_PARENT,
  347. RK3368_CLKSEL_CON(37), 8, 1, MFLAGS),
  348. /*
  349. * Clock-Architecture Diagram 3
  350. */
  351. COMPOSITE(0, "aclk_vepu", mux_pll_src_cpll_gpll_npll_usb_p, 0,
  352. RK3368_CLKSEL_CON(15), 6, 2, MFLAGS, 0, 5, DFLAGS,
  353. RK3368_CLKGATE_CON(4), 6, GFLAGS),
  354. COMPOSITE(0, "aclk_vdpu", mux_pll_src_cpll_gpll_npll_usb_p, 0,
  355. RK3368_CLKSEL_CON(15), 14, 2, MFLAGS, 8, 5, DFLAGS,
  356. RK3368_CLKGATE_CON(4), 7, GFLAGS),
  357. /*
  358. * We introduce a virtual node of hclk_vodec_pre_v to split one clock
  359. * struct with a gate and a fix divider into two node in software.
  360. */
  361. GATE(0, "hclk_video_pre_v", "aclk_vdpu", 0,
  362. RK3368_CLKGATE_CON(4), 8, GFLAGS),
  363. COMPOSITE(0, "sclk_hevc_cabac_src", mux_pll_src_cpll_gpll_npll_usb_p, 0,
  364. RK3368_CLKSEL_CON(17), 6, 2, MFLAGS, 0, 5, DFLAGS,
  365. RK3368_CLKGATE_CON(5), 1, GFLAGS),
  366. COMPOSITE(0, "sclk_hevc_core_src", mux_pll_src_cpll_gpll_npll_usb_p, 0,
  367. RK3368_CLKSEL_CON(17), 14, 2, MFLAGS, 8, 5, DFLAGS,
  368. RK3368_CLKGATE_CON(5), 2, GFLAGS),
  369. COMPOSITE(0, "aclk_vio0", mux_pll_src_cpll_gpll_usb_p, CLK_IGNORE_UNUSED,
  370. RK3368_CLKSEL_CON(19), 6, 2, MFLAGS, 0, 5, DFLAGS,
  371. RK3368_CLKGATE_CON(4), 0, GFLAGS),
  372. DIV(0, "hclk_vio", "aclk_vio0", 0,
  373. RK3368_CLKSEL_CON(21), 0, 5, DFLAGS),
  374. COMPOSITE(0, "aclk_rga_pre", mux_pll_src_cpll_gpll_usb_p, 0,
  375. RK3368_CLKSEL_CON(18), 14, 2, MFLAGS, 8, 5, DFLAGS,
  376. RK3368_CLKGATE_CON(4), 3, GFLAGS),
  377. COMPOSITE(SCLK_RGA, "sclk_rga", mux_pll_src_cpll_gpll_usb_p, 0,
  378. RK3368_CLKSEL_CON(18), 6, 2, MFLAGS, 0, 5, DFLAGS,
  379. RK3368_CLKGATE_CON(4), 4, GFLAGS),
  380. COMPOSITE(DCLK_VOP, "dclk_vop", mux_pll_src_cpll_gpll_npll_p, 0,
  381. RK3368_CLKSEL_CON(20), 8, 2, MFLAGS, 0, 8, DFLAGS,
  382. RK3368_CLKGATE_CON(4), 1, GFLAGS),
  383. GATE(SCLK_VOP0_PWM, "sclk_vop0_pwm", "xin24m", 0,
  384. RK3368_CLKGATE_CON(4), 2, GFLAGS),
  385. COMPOSITE(SCLK_ISP, "sclk_isp", mux_pll_src_cpll_gpll_npll_npll_p, 0,
  386. RK3368_CLKSEL_CON(22), 6, 2, MFLAGS, 0, 6, DFLAGS,
  387. RK3368_CLKGATE_CON(4), 9, GFLAGS),
  388. GATE(0, "pclk_isp_in", "ext_isp", 0,
  389. RK3368_CLKGATE_CON(17), 2, GFLAGS),
  390. INVERTER(PCLK_ISP, "pclk_isp", "pclk_isp_in",
  391. RK3368_CLKSEL_CON(21), 6, IFLAGS),
  392. GATE(0, "pclk_vip_in", "ext_vip", 0,
  393. RK3368_CLKGATE_CON(16), 13, GFLAGS),
  394. INVERTER(PCLK_VIP, "pclk_vip", "pclk_vip_in",
  395. RK3368_CLKSEL_CON(21), 13, IFLAGS),
  396. GATE(SCLK_HDMI_HDCP, "sclk_hdmi_hdcp", "xin24m", 0,
  397. RK3368_CLKGATE_CON(4), 13, GFLAGS),
  398. GATE(SCLK_HDMI_CEC, "sclk_hdmi_cec", "xin32k", 0,
  399. RK3368_CLKGATE_CON(4), 12, GFLAGS),
  400. COMPOSITE_NODIV(0, "vip_src", mux_pll_src_cpll_gpll_p, 0,
  401. RK3368_CLKSEL_CON(21), 15, 1, MFLAGS,
  402. RK3368_CLKGATE_CON(4), 5, GFLAGS),
  403. COMPOSITE_NOGATE(0, "sclk_vip_out", mux_vip_out_p, 0,
  404. RK3368_CLKSEL_CON(21), 14, 1, MFLAGS, 8, 5, DFLAGS),
  405. COMPOSITE_NODIV(SCLK_EDP_24M, "sclk_edp_24m", mux_edp_24m_p, 0,
  406. RK3368_CLKSEL_CON(23), 8, 1, MFLAGS,
  407. RK3368_CLKGATE_CON(5), 4, GFLAGS),
  408. COMPOSITE(SCLK_EDP, "sclk_edp", mux_pll_src_cpll_gpll_npll_npll_p, 0,
  409. RK3368_CLKSEL_CON(23), 6, 2, MFLAGS, 0, 6, DFLAGS,
  410. RK3368_CLKGATE_CON(5), 3, GFLAGS),
  411. COMPOSITE(SCLK_HDCP, "sclk_hdcp", mux_pll_src_cpll_gpll_npll_npll_p, 0,
  412. RK3368_CLKSEL_CON(55), 6, 2, MFLAGS, 0, 6, DFLAGS,
  413. RK3368_CLKGATE_CON(5), 5, GFLAGS),
  414. DIV(0, "pclk_pd_alive", "gpll", 0,
  415. RK3368_CLKSEL_CON(10), 8, 5, DFLAGS),
  416. /* sclk_timer has a gate in the sgrf */
  417. COMPOSITE_NOMUX(0, "pclk_pd_pmu", "gpll", CLK_IGNORE_UNUSED,
  418. RK3368_CLKSEL_CON(10), 0, 5, DFLAGS,
  419. RK3368_CLKGATE_CON(7), 9, GFLAGS),
  420. GATE(SCLK_PVTM_PMU, "sclk_pvtm_pmu", "xin24m", 0,
  421. RK3368_CLKGATE_CON(7), 3, GFLAGS),
  422. COMPOSITE(0, "sclk_gpu_core_src", mux_pll_src_cpll_gpll_usb_npll_p, 0,
  423. RK3368_CLKSEL_CON(14), 6, 2, MFLAGS, 0, 5, DFLAGS,
  424. RK3368_CLKGATE_CON(4), 11, GFLAGS),
  425. MUX(0, "aclk_gpu_src", mux_pll_src_cpll_gpll_p, 0,
  426. RK3368_CLKSEL_CON(14), 14, 1, MFLAGS),
  427. COMPOSITE_NOMUX(0, "aclk_gpu_mem_pre", "aclk_gpu_src", 0,
  428. RK3368_CLKSEL_CON(14), 8, 5, DFLAGS,
  429. RK3368_CLKGATE_CON(5), 8, GFLAGS),
  430. COMPOSITE_NOMUX(0, "aclk_gpu_cfg_pre", "aclk_gpu_src", 0,
  431. RK3368_CLKSEL_CON(16), 8, 5, DFLAGS,
  432. RK3368_CLKGATE_CON(5), 9, GFLAGS),
  433. GATE(SCLK_PVTM_GPU, "sclk_pvtm_gpu", "xin24m", 0,
  434. RK3368_CLKGATE_CON(7), 11, GFLAGS),
  435. COMPOSITE(0, "aclk_peri_src", mux_pll_src_cpll_gpll_p, CLK_IGNORE_UNUSED,
  436. RK3368_CLKSEL_CON(9), 7, 1, MFLAGS, 0, 5, DFLAGS,
  437. RK3368_CLKGATE_CON(3), 0, GFLAGS),
  438. COMPOSITE_NOMUX(PCLK_PERI, "pclk_peri", "aclk_peri_src", 0,
  439. RK3368_CLKSEL_CON(9), 12, 2, DFLAGS | CLK_DIVIDER_POWER_OF_TWO,
  440. RK3368_CLKGATE_CON(3), 3, GFLAGS),
  441. COMPOSITE_NOMUX(HCLK_PERI, "hclk_peri", "aclk_peri_src", CLK_IGNORE_UNUSED,
  442. RK3368_CLKSEL_CON(9), 8, 2, DFLAGS | CLK_DIVIDER_POWER_OF_TWO,
  443. RK3368_CLKGATE_CON(3), 2, GFLAGS),
  444. GATE(ACLK_PERI, "aclk_peri", "aclk_peri_src", CLK_IGNORE_UNUSED,
  445. RK3368_CLKGATE_CON(3), 1, GFLAGS),
  446. GATE(0, "sclk_mipidsi_24m", "xin24m", 0, RK3368_CLKGATE_CON(4), 14, GFLAGS),
  447. /*
  448. * Clock-Architecture Diagram 4
  449. */
  450. COMPOSITE(SCLK_SPI0, "sclk_spi0", mux_pll_src_cpll_gpll_p, 0,
  451. RK3368_CLKSEL_CON(45), 7, 1, MFLAGS, 0, 7, DFLAGS,
  452. RK3368_CLKGATE_CON(3), 7, GFLAGS),
  453. COMPOSITE(SCLK_SPI1, "sclk_spi1", mux_pll_src_cpll_gpll_p, 0,
  454. RK3368_CLKSEL_CON(45), 15, 1, MFLAGS, 8, 7, DFLAGS,
  455. RK3368_CLKGATE_CON(3), 8, GFLAGS),
  456. COMPOSITE(SCLK_SPI2, "sclk_spi2", mux_pll_src_cpll_gpll_p, 0,
  457. RK3368_CLKSEL_CON(46), 15, 1, MFLAGS, 8, 7, DFLAGS,
  458. RK3368_CLKGATE_CON(3), 9, GFLAGS),
  459. COMPOSITE(SCLK_SDMMC, "sclk_sdmmc", mux_mmc_src_p, 0,
  460. RK3368_CLKSEL_CON(50), 8, 2, MFLAGS, 0, 7, DFLAGS,
  461. RK3368_CLKGATE_CON(7), 12, GFLAGS),
  462. COMPOSITE(SCLK_SDIO0, "sclk_sdio0", mux_mmc_src_p, 0,
  463. RK3368_CLKSEL_CON(48), 8, 2, MFLAGS, 0, 7, DFLAGS,
  464. RK3368_CLKGATE_CON(7), 13, GFLAGS),
  465. COMPOSITE(SCLK_EMMC, "sclk_emmc", mux_mmc_src_p, 0,
  466. RK3368_CLKSEL_CON(51), 8, 2, MFLAGS, 0, 7, DFLAGS,
  467. RK3368_CLKGATE_CON(7), 15, GFLAGS),
  468. MMC(SCLK_SDMMC_DRV, "sdmmc_drv", "sclk_sdmmc", RK3368_SDMMC_CON0, 1),
  469. MMC(SCLK_SDMMC_SAMPLE, "sdmmc_sample", "sclk_sdmmc", RK3368_SDMMC_CON1, 0),
  470. MMC(SCLK_SDIO0_DRV, "sdio0_drv", "sclk_sdio0", RK3368_SDIO0_CON0, 1),
  471. MMC(SCLK_SDIO0_SAMPLE, "sdio0_sample", "sclk_sdio0", RK3368_SDIO0_CON1, 0),
  472. MMC(SCLK_EMMC_DRV, "emmc_drv", "sclk_emmc", RK3368_EMMC_CON0, 1),
  473. MMC(SCLK_EMMC_SAMPLE, "emmc_sample", "sclk_emmc", RK3368_EMMC_CON1, 0),
  474. GATE(SCLK_OTGPHY0, "sclk_otgphy0", "xin24m", CLK_IGNORE_UNUSED,
  475. RK3368_CLKGATE_CON(8), 1, GFLAGS),
  476. /* pmu_grf_soc_con0[6] allows to select between xin32k and pvtm_pmu */
  477. GATE(SCLK_OTG_ADP, "sclk_otg_adp", "xin32k", CLK_IGNORE_UNUSED,
  478. RK3368_CLKGATE_CON(8), 4, GFLAGS),
  479. /* pmu_grf_soc_con0[6] allows to select between xin32k and pvtm_pmu */
  480. COMPOSITE_NOMUX(SCLK_TSADC, "sclk_tsadc", "xin32k", 0,
  481. RK3368_CLKSEL_CON(25), 0, 6, DFLAGS,
  482. RK3368_CLKGATE_CON(3), 5, GFLAGS),
  483. COMPOSITE_NOMUX(SCLK_SARADC, "sclk_saradc", "xin24m", 0,
  484. RK3368_CLKSEL_CON(25), 8, 8, DFLAGS,
  485. RK3368_CLKGATE_CON(3), 6, GFLAGS),
  486. COMPOSITE(SCLK_NANDC0, "sclk_nandc0", mux_pll_src_cpll_gpll_p, 0,
  487. RK3368_CLKSEL_CON(47), 7, 1, MFLAGS, 0, 5, DFLAGS,
  488. RK3368_CLKGATE_CON(7), 8, GFLAGS),
  489. COMPOSITE(SCLK_SFC, "sclk_sfc", mux_pll_src_cpll_gpll_p, 0,
  490. RK3368_CLKSEL_CON(52), 7, 1, MFLAGS, 0, 5, DFLAGS,
  491. RK3368_CLKGATE_CON(6), 7, GFLAGS),
  492. COMPOSITE(0, "uart0_src", mux_pll_src_cpll_gpll_usb_usb_p, 0,
  493. RK3368_CLKSEL_CON(33), 12, 2, MFLAGS, 0, 7, DFLAGS,
  494. RK3368_CLKGATE_CON(2), 0, GFLAGS),
  495. COMPOSITE_FRAC(0, "uart0_frac", "uart0_src", CLK_SET_RATE_PARENT,
  496. RK3368_CLKSEL_CON(34), 0,
  497. RK3368_CLKGATE_CON(2), 1, GFLAGS),
  498. MUX(SCLK_UART0, "sclk_uart0", mux_uart0_p, CLK_SET_RATE_PARENT,
  499. RK3368_CLKSEL_CON(33), 8, 2, MFLAGS),
  500. COMPOSITE_NOMUX(0, "uart1_src", "uart_src", 0,
  501. RK3368_CLKSEL_CON(35), 0, 7, DFLAGS,
  502. RK3368_CLKGATE_CON(2), 2, GFLAGS),
  503. COMPOSITE_FRAC(0, "uart1_frac", "uart1_src", CLK_SET_RATE_PARENT,
  504. RK3368_CLKSEL_CON(36), 0,
  505. RK3368_CLKGATE_CON(2), 3, GFLAGS),
  506. MUX(SCLK_UART1, "sclk_uart1", mux_uart1_p, CLK_SET_RATE_PARENT,
  507. RK3368_CLKSEL_CON(35), 8, 2, MFLAGS),
  508. COMPOSITE_NOMUX(0, "uart3_src", "uart_src", 0,
  509. RK3368_CLKSEL_CON(39), 0, 7, DFLAGS,
  510. RK3368_CLKGATE_CON(2), 6, GFLAGS),
  511. COMPOSITE_FRAC(0, "uart3_frac", "uart3_src", CLK_SET_RATE_PARENT,
  512. RK3368_CLKSEL_CON(40), 0,
  513. RK3368_CLKGATE_CON(2), 7, GFLAGS),
  514. MUX(SCLK_UART3, "sclk_uart3", mux_uart3_p, CLK_SET_RATE_PARENT,
  515. RK3368_CLKSEL_CON(39), 8, 2, MFLAGS),
  516. COMPOSITE_NOMUX(0, "uart4_src", "uart_src", 0,
  517. RK3368_CLKSEL_CON(41), 0, 7, DFLAGS,
  518. RK3368_CLKGATE_CON(2), 8, GFLAGS),
  519. COMPOSITE_FRAC(0, "uart4_frac", "uart4_src", CLK_SET_RATE_PARENT,
  520. RK3368_CLKSEL_CON(42), 0,
  521. RK3368_CLKGATE_CON(2), 9, GFLAGS),
  522. MUX(SCLK_UART4, "sclk_uart4", mux_uart4_p, CLK_SET_RATE_PARENT,
  523. RK3368_CLKSEL_CON(41), 8, 2, MFLAGS),
  524. COMPOSITE(0, "mac_pll_src", mux_pll_src_npll_cpll_gpll_p, 0,
  525. RK3368_CLKSEL_CON(43), 6, 2, MFLAGS, 0, 5, DFLAGS,
  526. RK3368_CLKGATE_CON(3), 4, GFLAGS),
  527. MUX(SCLK_MAC, "mac_clk", mux_mac_p, CLK_SET_RATE_PARENT,
  528. RK3368_CLKSEL_CON(43), 8, 1, MFLAGS),
  529. GATE(SCLK_MACREF_OUT, "sclk_macref_out", "mac_clk", 0,
  530. RK3368_CLKGATE_CON(7), 7, GFLAGS),
  531. GATE(SCLK_MACREF, "sclk_macref", "mac_clk", 0,
  532. RK3368_CLKGATE_CON(7), 6, GFLAGS),
  533. GATE(SCLK_MAC_RX, "sclk_mac_rx", "mac_clk", 0,
  534. RK3368_CLKGATE_CON(7), 4, GFLAGS),
  535. GATE(SCLK_MAC_TX, "sclk_mac_tx", "mac_clk", 0,
  536. RK3368_CLKGATE_CON(7), 5, GFLAGS),
  537. GATE(0, "jtag", "ext_jtag", 0,
  538. RK3368_CLKGATE_CON(7), 0, GFLAGS),
  539. COMPOSITE_NODIV(0, "hsic_usbphy_480m", mux_hsic_usbphy480m_p, 0,
  540. RK3368_CLKSEL_CON(26), 8, 2, MFLAGS,
  541. RK3368_CLKGATE_CON(8), 0, GFLAGS),
  542. COMPOSITE_NODIV(SCLK_HSICPHY480M, "sclk_hsicphy480m", mux_hsicphy480m_p, 0,
  543. RK3368_CLKSEL_CON(26), 12, 2, MFLAGS,
  544. RK3368_CLKGATE_CON(8), 7, GFLAGS),
  545. GATE(SCLK_HSICPHY12M, "sclk_hsicphy12m", "xin12m", 0,
  546. RK3368_CLKGATE_CON(8), 6, GFLAGS),
  547. /*
  548. * Clock-Architecture Diagram 5
  549. */
  550. /* aclk_cci_pre gates */
  551. GATE(0, "aclk_core_niu_cpup", "aclk_cci_pre", CLK_IGNORE_UNUSED, RK3368_CLKGATE_CON(11), 4, GFLAGS),
  552. GATE(0, "aclk_core_niu_cci", "aclk_cci_pre", CLK_IGNORE_UNUSED, RK3368_CLKGATE_CON(11), 3, GFLAGS),
  553. GATE(0, "aclk_cci400", "aclk_cci_pre", CLK_IGNORE_UNUSED, RK3368_CLKGATE_CON(11), 2, GFLAGS),
  554. GATE(0, "aclk_adb400m_pd_core_b", "aclk_cci_pre", CLK_IGNORE_UNUSED, RK3368_CLKGATE_CON(11), 1, GFLAGS),
  555. GATE(0, "aclk_adb400m_pd_core_l", "aclk_cci_pre", CLK_IGNORE_UNUSED, RK3368_CLKGATE_CON(11), 0, GFLAGS),
  556. /* aclkm_core_* gates */
  557. GATE(0, "aclk_adb400s_pd_core_b", "aclkm_core_b", CLK_IGNORE_UNUSED, RK3368_CLKGATE_CON(10), 0, GFLAGS),
  558. GATE(0, "aclk_adb400s_pd_core_l", "aclkm_core_l", CLK_IGNORE_UNUSED, RK3368_CLKGATE_CON(9), 0, GFLAGS),
  559. /* armclk* gates */
  560. GATE(0, "sclk_dbg_pd_core_b", "armclkb", CLK_IGNORE_UNUSED, RK3368_CLKGATE_CON(10), 1, GFLAGS),
  561. GATE(0, "sclk_dbg_pd_core_l", "armclkl", CLK_IGNORE_UNUSED, RK3368_CLKGATE_CON(9), 1, GFLAGS),
  562. /* sclk_cs_pre gates */
  563. GATE(0, "sclk_dbg", "sclk_cs_pre", CLK_IGNORE_UNUSED, RK3368_CLKGATE_CON(11), 7, GFLAGS),
  564. GATE(0, "pclk_core_niu_sdbg", "sclk_cs_pre", CLK_IGNORE_UNUSED, RK3368_CLKGATE_CON(11), 6, GFLAGS),
  565. GATE(0, "hclk_core_niu_dbg", "sclk_cs_pre", CLK_IGNORE_UNUSED, RK3368_CLKGATE_CON(11), 5, GFLAGS),
  566. /* aclk_bus gates */
  567. GATE(0, "aclk_strc_sys", "aclk_bus", CLK_IGNORE_UNUSED, RK3368_CLKGATE_CON(12), 12, GFLAGS),
  568. GATE(ACLK_DMAC_BUS, "aclk_dmac_bus", "aclk_bus", 0, RK3368_CLKGATE_CON(12), 11, GFLAGS),
  569. GATE(0, "sclk_intmem1", "aclk_bus", CLK_IGNORE_UNUSED, RK3368_CLKGATE_CON(12), 6, GFLAGS),
  570. GATE(0, "sclk_intmem0", "aclk_bus", CLK_IGNORE_UNUSED, RK3368_CLKGATE_CON(12), 5, GFLAGS),
  571. GATE(0, "aclk_intmem", "aclk_bus", CLK_IGNORE_UNUSED, RK3368_CLKGATE_CON(12), 4, GFLAGS),
  572. GATE(0, "aclk_gic400", "aclk_bus", CLK_IGNORE_UNUSED, RK3368_CLKGATE_CON(13), 9, GFLAGS),
  573. /* sclk_ddr gates */
  574. GATE(0, "nclk_ddrupctl", "sclk_ddr", CLK_IGNORE_UNUSED, RK3368_CLKGATE_CON(13), 2, GFLAGS),
  575. /* clk_hsadc_tsp is part of diagram2 */
  576. /* fclk_mcu_src gates */
  577. GATE(0, "hclk_noc_mcu", "fclk_mcu_src", 0, RK3368_CLKGATE_CON(13), 14, GFLAGS),
  578. GATE(0, "fclk_mcu", "fclk_mcu_src", 0, RK3368_CLKGATE_CON(13), 12, GFLAGS),
  579. GATE(0, "hclk_mcu", "fclk_mcu_src", 0, RK3368_CLKGATE_CON(13), 11, GFLAGS),
  580. /* hclk_cpu gates */
  581. GATE(HCLK_SPDIF, "hclk_spdif", "hclk_bus", 0, RK3368_CLKGATE_CON(12), 10, GFLAGS),
  582. GATE(HCLK_ROM, "hclk_rom", "hclk_bus", CLK_IGNORE_UNUSED, RK3368_CLKGATE_CON(12), 9, GFLAGS),
  583. GATE(HCLK_I2S_2CH, "hclk_i2s_2ch", "hclk_bus", 0, RK3368_CLKGATE_CON(12), 8, GFLAGS),
  584. GATE(HCLK_I2S_8CH, "hclk_i2s_8ch", "hclk_bus", 0, RK3368_CLKGATE_CON(12), 7, GFLAGS),
  585. GATE(HCLK_TSP, "hclk_tsp", "hclk_bus", 0, RK3368_CLKGATE_CON(13), 10, GFLAGS),
  586. GATE(HCLK_CRYPTO, "hclk_crypto", "hclk_bus", 0, RK3368_CLKGATE_CON(13), 4, GFLAGS),
  587. GATE(MCLK_CRYPTO, "mclk_crypto", "hclk_bus", 0, RK3368_CLKGATE_CON(13), 3, GFLAGS),
  588. /* pclk_cpu gates */
  589. GATE(PCLK_DDRPHY, "pclk_ddrphy", "pclk_bus", 0, RK3368_CLKGATE_CON(12), 14, GFLAGS),
  590. GATE(PCLK_DDRUPCTL, "pclk_ddrupctl", "pclk_bus", 0, RK3368_CLKGATE_CON(12), 13, GFLAGS),
  591. GATE(PCLK_I2C1, "pclk_i2c1", "pclk_bus", 0, RK3368_CLKGATE_CON(12), 3, GFLAGS),
  592. GATE(PCLK_I2C0, "pclk_i2c0", "pclk_bus", 0, RK3368_CLKGATE_CON(12), 2, GFLAGS),
  593. GATE(PCLK_MAILBOX, "pclk_mailbox", "pclk_bus", 0, RK3368_CLKGATE_CON(12), 1, GFLAGS),
  594. GATE(PCLK_PWM0, "pclk_pwm0", "pclk_bus", CLK_IGNORE_UNUSED, RK3368_CLKGATE_CON(12), 0, GFLAGS),
  595. GATE(PCLK_SIM, "pclk_sim", "pclk_bus", 0, RK3368_CLKGATE_CON(13), 8, GFLAGS),
  596. GATE(PCLK_PWM1, "pclk_pwm1", "pclk_bus", 0, RK3368_CLKGATE_CON(13), 6, GFLAGS),
  597. GATE(PCLK_UART2, "pclk_uart2", "pclk_bus", 0, RK3368_CLKGATE_CON(13), 5, GFLAGS),
  598. GATE(0, "pclk_efuse_256", "pclk_bus", 0, RK3368_CLKGATE_CON(13), 1, GFLAGS),
  599. GATE(0, "pclk_efuse_1024", "pclk_bus", 0, RK3368_CLKGATE_CON(13), 0, GFLAGS),
  600. /*
  601. * video clk gates
  602. * aclk_video(_pre) can actually select between parents of aclk_vdpu
  603. * and aclk_vepu by setting bit GRF_SOC_CON0[7].
  604. */
  605. GATE(ACLK_VIDEO, "aclk_video", "aclk_vdpu", 0, RK3368_CLKGATE_CON(15), 0, GFLAGS),
  606. GATE(SCLK_HEVC_CABAC, "sclk_hevc_cabac", "sclk_hevc_cabac_src", 0, RK3368_CLKGATE_CON(15), 3, GFLAGS),
  607. GATE(SCLK_HEVC_CORE, "sclk_hevc_core", "sclk_hevc_core_src", 0, RK3368_CLKGATE_CON(15), 2, GFLAGS),
  608. GATE(HCLK_VIDEO, "hclk_video", "hclk_video_pre", 0, RK3368_CLKGATE_CON(15), 1, GFLAGS),
  609. /* aclk_rga_pre gates */
  610. GATE(ACLK_VIO1_NOC, "aclk_vio1_noc", "aclk_rga_pre", CLK_IGNORE_UNUSED, RK3368_CLKGATE_CON(16), 10, GFLAGS),
  611. GATE(ACLK_RGA, "aclk_rga", "aclk_rga_pre", 0, RK3368_CLKGATE_CON(16), 0, GFLAGS),
  612. GATE(ACLK_HDCP, "aclk_hdcp", "aclk_rga_pre", 0, RK3368_CLKGATE_CON(17), 10, GFLAGS),
  613. /* aclk_vio0 gates */
  614. GATE(ACLK_VIP, "aclk_vip", "aclk_vio0", 0, RK3368_CLKGATE_CON(16), 11, GFLAGS),
  615. GATE(ACLK_VIO0_NOC, "aclk_vio0_noc", "aclk_vio0", CLK_IGNORE_UNUSED, RK3368_CLKGATE_CON(16), 9, GFLAGS),
  616. GATE(ACLK_VOP, "aclk_vop", "aclk_vio0", 0, RK3368_CLKGATE_CON(16), 5, GFLAGS),
  617. GATE(ACLK_VOP_IEP, "aclk_vop_iep", "aclk_vio0", 0, RK3368_CLKGATE_CON(16), 4, GFLAGS),
  618. GATE(ACLK_IEP, "aclk_iep", "aclk_vio0", 0, RK3368_CLKGATE_CON(16), 2, GFLAGS),
  619. /* sclk_isp gates */
  620. GATE(HCLK_ISP, "hclk_isp", "sclk_isp", 0, RK3368_CLKGATE_CON(16), 14, GFLAGS),
  621. GATE(ACLK_ISP, "aclk_isp", "sclk_isp", 0, RK3368_CLKGATE_CON(17), 0, GFLAGS),
  622. /* hclk_vio gates */
  623. GATE(HCLK_VIP, "hclk_vip", "hclk_vio", 0, RK3368_CLKGATE_CON(16), 12, GFLAGS),
  624. GATE(HCLK_VIO_NOC, "hclk_vio_noc", "hclk_vio", CLK_IGNORE_UNUSED, RK3368_CLKGATE_CON(16), 8, GFLAGS),
  625. GATE(HCLK_VIO_AHB_ARBI, "hclk_vio_ahb_arbi", "hclk_vio", CLK_IGNORE_UNUSED, RK3368_CLKGATE_CON(16), 7, GFLAGS),
  626. GATE(HCLK_VOP, "hclk_vop", "hclk_vio", 0, RK3368_CLKGATE_CON(16), 6, GFLAGS),
  627. GATE(HCLK_IEP, "hclk_iep", "hclk_vio", 0, RK3368_CLKGATE_CON(16), 3, GFLAGS),
  628. GATE(HCLK_RGA, "hclk_rga", "hclk_vio", 0, RK3368_CLKGATE_CON(16), 1, GFLAGS),
  629. GATE(HCLK_VIO_HDCPMMU, "hclk_hdcpmmu", "hclk_vio", 0, RK3368_CLKGATE_CON(17), 12, GFLAGS),
  630. GATE(HCLK_VIO_H2P, "hclk_vio_h2p", "hclk_vio", CLK_IGNORE_UNUSED, RK3368_CLKGATE_CON(17), 7, GFLAGS),
  631. /*
  632. * pclk_vio gates
  633. * pclk_vio comes from the exactly same source as hclk_vio
  634. */
  635. GATE(PCLK_HDCP, "pclk_hdcp", "hclk_vio", 0, RK3368_CLKGATE_CON(17), 11, GFLAGS),
  636. GATE(PCLK_EDP_CTRL, "pclk_edp_ctrl", "hclk_vio", 0, RK3368_CLKGATE_CON(17), 9, GFLAGS),
  637. GATE(PCLK_VIO_H2P, "pclk_vio_h2p", "hclk_vio", CLK_IGNORE_UNUSED, RK3368_CLKGATE_CON(17), 8, GFLAGS),
  638. GATE(PCLK_HDMI_CTRL, "pclk_hdmi_ctrl", "hclk_vio", 0, RK3368_CLKGATE_CON(17), 6, GFLAGS),
  639. GATE(PCLK_MIPI_CSI, "pclk_mipi_csi", "hclk_vio", 0, RK3368_CLKGATE_CON(17), 4, GFLAGS),
  640. GATE(PCLK_MIPI_DSI0, "pclk_mipi_dsi0", "hclk_vio", 0, RK3368_CLKGATE_CON(17), 3, GFLAGS),
  641. /* ext_vip gates in diagram3 */
  642. /* gpu gates */
  643. GATE(SCLK_GPU_CORE, "sclk_gpu_core", "sclk_gpu_core_src", 0, RK3368_CLKGATE_CON(18), 2, GFLAGS),
  644. GATE(ACLK_GPU_MEM, "aclk_gpu_mem", "aclk_gpu_mem_pre", 0, RK3368_CLKGATE_CON(18), 1, GFLAGS),
  645. GATE(ACLK_GPU_CFG, "aclk_gpu_cfg", "aclk_gpu_cfg_pre", 0, RK3368_CLKGATE_CON(18), 0, GFLAGS),
  646. /* aclk_peri gates */
  647. GATE(ACLK_DMAC_PERI, "aclk_dmac_peri", "aclk_peri", 0, RK3368_CLKGATE_CON(19), 3, GFLAGS),
  648. GATE(0, "aclk_peri_axi_matrix", "aclk_peri", CLK_IGNORE_UNUSED, RK3368_CLKGATE_CON(19), 2, GFLAGS),
  649. GATE(HCLK_SFC, "hclk_sfc", "aclk_peri", 0, RK3368_CLKGATE_CON(20), 15, GFLAGS),
  650. GATE(ACLK_GMAC, "aclk_gmac", "aclk_peri", 0, RK3368_CLKGATE_CON(20), 13, GFLAGS),
  651. GATE(0, "aclk_peri_niu", "aclk_peri", CLK_IGNORE_UNUSED, RK3368_CLKGATE_CON(20), 8, GFLAGS),
  652. GATE(ACLK_PERI_MMU, "aclk_peri_mmu", "aclk_peri", CLK_IGNORE_UNUSED, RK3368_CLKGATE_CON(21), 4, GFLAGS),
  653. /* hclk_peri gates */
  654. GATE(0, "hclk_peri_axi_matrix", "hclk_peri", CLK_IGNORE_UNUSED, RK3368_CLKGATE_CON(19), 0, GFLAGS),
  655. GATE(HCLK_NANDC0, "hclk_nandc0", "hclk_peri", 0, RK3368_CLKGATE_CON(20), 11, GFLAGS),
  656. GATE(0, "hclk_mmc_peri", "hclk_peri", CLK_IGNORE_UNUSED, RK3368_CLKGATE_CON(20), 10, GFLAGS),
  657. GATE(0, "hclk_emem_peri", "hclk_peri", CLK_IGNORE_UNUSED, RK3368_CLKGATE_CON(20), 9, GFLAGS),
  658. GATE(0, "hclk_peri_ahb_arbi", "hclk_peri", CLK_IGNORE_UNUSED, RK3368_CLKGATE_CON(20), 7, GFLAGS),
  659. GATE(0, "hclk_usb_peri", "hclk_peri", CLK_IGNORE_UNUSED, RK3368_CLKGATE_CON(20), 6, GFLAGS),
  660. GATE(HCLK_HSIC, "hclk_hsic", "hclk_peri", 0, RK3368_CLKGATE_CON(20), 5, GFLAGS),
  661. GATE(HCLK_HOST1, "hclk_host1", "hclk_peri", CLK_IGNORE_UNUSED, RK3368_CLKGATE_CON(20), 4, GFLAGS),
  662. GATE(HCLK_HOST0, "hclk_host0", "hclk_peri", 0, RK3368_CLKGATE_CON(20), 3, GFLAGS),
  663. GATE(0, "pmu_hclk_otg0", "hclk_peri", 0, RK3368_CLKGATE_CON(20), 2, GFLAGS),
  664. GATE(HCLK_OTG0, "hclk_otg0", "hclk_peri", CLK_IGNORE_UNUSED, RK3368_CLKGATE_CON(20), 1, GFLAGS),
  665. GATE(HCLK_HSADC, "hclk_hsadc", "hclk_peri", 0, RK3368_CLKGATE_CON(21), 3, GFLAGS),
  666. GATE(HCLK_EMMC, "hclk_emmc", "hclk_peri", 0, RK3368_CLKGATE_CON(21), 2, GFLAGS),
  667. GATE(HCLK_SDIO0, "hclk_sdio0", "hclk_peri", 0, RK3368_CLKGATE_CON(21), 1, GFLAGS),
  668. GATE(HCLK_SDMMC, "hclk_sdmmc", "hclk_peri", 0, RK3368_CLKGATE_CON(21), 0, GFLAGS),
  669. /* pclk_peri gates */
  670. GATE(PCLK_SARADC, "pclk_saradc", "pclk_peri", 0, RK3368_CLKGATE_CON(19), 15, GFLAGS),
  671. GATE(PCLK_I2C5, "pclk_i2c5", "pclk_peri", 0, RK3368_CLKGATE_CON(19), 14, GFLAGS),
  672. GATE(PCLK_I2C4, "pclk_i2c4", "pclk_peri", 0, RK3368_CLKGATE_CON(19), 13, GFLAGS),
  673. GATE(PCLK_I2C3, "pclk_i2c3", "pclk_peri", 0, RK3368_CLKGATE_CON(19), 12, GFLAGS),
  674. GATE(PCLK_I2C2, "pclk_i2c2", "pclk_peri", 0, RK3368_CLKGATE_CON(19), 11, GFLAGS),
  675. GATE(PCLK_UART4, "pclk_uart4", "pclk_peri", 0, RK3368_CLKGATE_CON(19), 10, GFLAGS),
  676. GATE(PCLK_UART3, "pclk_uart3", "pclk_peri", 0, RK3368_CLKGATE_CON(19), 9, GFLAGS),
  677. GATE(PCLK_UART1, "pclk_uart1", "pclk_peri", 0, RK3368_CLKGATE_CON(19), 8, GFLAGS),
  678. GATE(PCLK_UART0, "pclk_uart0", "pclk_peri", 0, RK3368_CLKGATE_CON(19), 7, GFLAGS),
  679. GATE(PCLK_SPI2, "pclk_spi2", "pclk_peri", 0, RK3368_CLKGATE_CON(19), 6, GFLAGS),
  680. GATE(PCLK_SPI1, "pclk_spi1", "pclk_peri", 0, RK3368_CLKGATE_CON(19), 5, GFLAGS),
  681. GATE(PCLK_SPI0, "pclk_spi0", "pclk_peri", 0, RK3368_CLKGATE_CON(19), 4, GFLAGS),
  682. GATE(0, "pclk_peri_axi_matrix", "pclk_peri", CLK_IGNORE_UNUSED, RK3368_CLKGATE_CON(19), 1, GFLAGS),
  683. GATE(PCLK_GMAC, "pclk_gmac", "pclk_peri", 0, RK3368_CLKGATE_CON(20), 14, GFLAGS),
  684. GATE(PCLK_TSADC, "pclk_tsadc", "pclk_peri", 0, RK3368_CLKGATE_CON(20), 0, GFLAGS),
  685. /* pclk_pd_alive gates */
  686. GATE(PCLK_TIMER1, "pclk_timer1", "pclk_pd_alive", 0, RK3368_CLKGATE_CON(14), 8, GFLAGS),
  687. GATE(PCLK_TIMER0, "pclk_timer0", "pclk_pd_alive", 0, RK3368_CLKGATE_CON(14), 7, GFLAGS),
  688. GATE(0, "pclk_alive_niu", "pclk_pd_alive", CLK_IGNORE_UNUSED, RK3368_CLKGATE_CON(14), 12, GFLAGS),
  689. GATE(PCLK_GRF, "pclk_grf", "pclk_pd_alive", CLK_IGNORE_UNUSED, RK3368_CLKGATE_CON(14), 11, GFLAGS),
  690. GATE(PCLK_GPIO3, "pclk_gpio3", "pclk_pd_alive", 0, RK3368_CLKGATE_CON(14), 3, GFLAGS),
  691. GATE(PCLK_GPIO2, "pclk_gpio2", "pclk_pd_alive", 0, RK3368_CLKGATE_CON(14), 2, GFLAGS),
  692. GATE(PCLK_GPIO1, "pclk_gpio1", "pclk_pd_alive", 0, RK3368_CLKGATE_CON(14), 1, GFLAGS),
  693. /*
  694. * pclk_vio gates
  695. * pclk_vio comes from the exactly same source as hclk_vio
  696. */
  697. GATE(0, "pclk_dphyrx", "hclk_vio", CLK_IGNORE_UNUSED, RK3368_CLKGATE_CON(14), 8, GFLAGS),
  698. GATE(0, "pclk_dphytx", "hclk_vio", CLK_IGNORE_UNUSED, RK3368_CLKGATE_CON(14), 8, GFLAGS),
  699. /* pclk_pd_pmu gates */
  700. GATE(PCLK_PMUGRF, "pclk_pmugrf", "pclk_pd_pmu", CLK_IGNORE_UNUSED, RK3368_CLKGATE_CON(17), 0, GFLAGS),
  701. GATE(PCLK_GPIO0, "pclk_gpio0", "pclk_pd_pmu", 0, RK3368_CLKGATE_CON(17), 4, GFLAGS),
  702. GATE(PCLK_SGRF, "pclk_sgrf", "pclk_pd_pmu", CLK_IGNORE_UNUSED, RK3368_CLKGATE_CON(17), 3, GFLAGS),
  703. GATE(0, "pclk_pmu_noc", "pclk_pd_pmu", CLK_IGNORE_UNUSED, RK3368_CLKGATE_CON(17), 2, GFLAGS),
  704. GATE(0, "pclk_intmem1", "pclk_pd_pmu", CLK_IGNORE_UNUSED, RK3368_CLKGATE_CON(17), 1, GFLAGS),
  705. GATE(PCLK_PMU, "pclk_pmu", "pclk_pd_pmu", CLK_IGNORE_UNUSED, RK3368_CLKGATE_CON(17), 2, GFLAGS),
  706. /* timer gates */
  707. GATE(0, "sclk_timer15", "xin24m", CLK_IGNORE_UNUSED, RK3368_CLKGATE_CON(24), 11, GFLAGS),
  708. GATE(0, "sclk_timer14", "xin24m", CLK_IGNORE_UNUSED, RK3368_CLKGATE_CON(24), 10, GFLAGS),
  709. GATE(0, "sclk_timer13", "xin24m", CLK_IGNORE_UNUSED, RK3368_CLKGATE_CON(24), 9, GFLAGS),
  710. GATE(0, "sclk_timer12", "xin24m", CLK_IGNORE_UNUSED, RK3368_CLKGATE_CON(24), 8, GFLAGS),
  711. GATE(0, "sclk_timer11", "xin24m", CLK_IGNORE_UNUSED, RK3368_CLKGATE_CON(24), 7, GFLAGS),
  712. GATE(0, "sclk_timer10", "xin24m", CLK_IGNORE_UNUSED, RK3368_CLKGATE_CON(24), 6, GFLAGS),
  713. GATE(0, "sclk_timer05", "xin24m", CLK_IGNORE_UNUSED, RK3368_CLKGATE_CON(24), 5, GFLAGS),
  714. GATE(0, "sclk_timer04", "xin24m", CLK_IGNORE_UNUSED, RK3368_CLKGATE_CON(24), 4, GFLAGS),
  715. GATE(0, "sclk_timer03", "xin24m", CLK_IGNORE_UNUSED, RK3368_CLKGATE_CON(24), 3, GFLAGS),
  716. GATE(0, "sclk_timer02", "xin24m", CLK_IGNORE_UNUSED, RK3368_CLKGATE_CON(24), 2, GFLAGS),
  717. GATE(0, "sclk_timer01", "xin24m", CLK_IGNORE_UNUSED, RK3368_CLKGATE_CON(24), 1, GFLAGS),
  718. GATE(0, "sclk_timer00", "xin24m", CLK_IGNORE_UNUSED, RK3368_CLKGATE_CON(24), 0, GFLAGS),
  719. };
  720. static const char *const rk3368_critical_clocks[] __initconst = {
  721. "pclk_pd_pmu",
  722. };
  723. static void __init rk3368_clk_init(struct device_node *np)
  724. {
  725. void __iomem *reg_base;
  726. struct clk *clk;
  727. reg_base = of_iomap(np, 0);
  728. if (!reg_base) {
  729. pr_err("%s: could not map cru region\n", __func__);
  730. return;
  731. }
  732. rockchip_clk_init(np, reg_base, CLK_NR_CLKS);
  733. /* xin12m is created by a cru-internal divider */
  734. clk = clk_register_fixed_factor(NULL, "xin12m", "xin24m", 0, 1, 2);
  735. if (IS_ERR(clk))
  736. pr_warn("%s: could not register clock xin12m: %ld\n",
  737. __func__, PTR_ERR(clk));
  738. /* ddrphy_div4 is created by a cru-internal divider */
  739. clk = clk_register_fixed_factor(NULL, "ddrphy_div4", "ddrphy_src", 0, 1, 4);
  740. if (IS_ERR(clk))
  741. pr_warn("%s: could not register clock xin12m: %ld\n",
  742. __func__, PTR_ERR(clk));
  743. clk = clk_register_fixed_factor(NULL, "hclk_video_pre",
  744. "hclk_video_pre_v", 0, 1, 4);
  745. if (IS_ERR(clk))
  746. pr_warn("%s: could not register clock hclk_vcodec_pre: %ld\n",
  747. __func__, PTR_ERR(clk));
  748. /* Watchdog pclk is controlled by sgrf_soc_con3[7]. */
  749. clk = clk_register_fixed_factor(NULL, "pclk_wdt", "pclk_pd_alive", 0, 1, 1);
  750. if (IS_ERR(clk))
  751. pr_warn("%s: could not register clock pclk_wdt: %ld\n",
  752. __func__, PTR_ERR(clk));
  753. else
  754. rockchip_clk_add_lookup(clk, PCLK_WDT);
  755. rockchip_clk_register_plls(rk3368_pll_clks,
  756. ARRAY_SIZE(rk3368_pll_clks),
  757. RK3368_GRF_SOC_STATUS0);
  758. rockchip_clk_register_branches(rk3368_clk_branches,
  759. ARRAY_SIZE(rk3368_clk_branches));
  760. rockchip_clk_protect_critical(rk3368_critical_clocks,
  761. ARRAY_SIZE(rk3368_critical_clocks));
  762. rockchip_clk_register_armclk(ARMCLKB, "armclkb",
  763. mux_armclkb_p, ARRAY_SIZE(mux_armclkb_p),
  764. &rk3368_cpuclkb_data, rk3368_cpuclkb_rates,
  765. ARRAY_SIZE(rk3368_cpuclkb_rates));
  766. rockchip_clk_register_armclk(ARMCLKL, "armclkl",
  767. mux_armclkl_p, ARRAY_SIZE(mux_armclkl_p),
  768. &rk3368_cpuclkl_data, rk3368_cpuclkl_rates,
  769. ARRAY_SIZE(rk3368_cpuclkl_rates));
  770. rockchip_register_softrst(np, 15, reg_base + RK3368_SOFTRST_CON(0),
  771. ROCKCHIP_SOFTRST_HIWORD_MASK);
  772. rockchip_register_restart_notifier(RK3368_GLB_SRST_FST);
  773. }
  774. CLK_OF_DECLARE(rk3368_cru, "rockchip,rk3368-cru", rk3368_clk_init);