clk-a20-gmac.c 3.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122
  1. /*
  2. * Copyright 2013 Emilio López
  3. * Emilio López <emilio@elopez.com.ar>
  4. *
  5. * Copyright 2013 Chen-Yu Tsai
  6. * Chen-Yu Tsai <wens@csie.org>
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License as published by
  10. * the Free Software Foundation; either version 2 of the License, or
  11. * (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. */
  18. #include <linux/clk-provider.h>
  19. #include <linux/clkdev.h>
  20. #include <linux/of.h>
  21. #include <linux/of_address.h>
  22. #include <linux/slab.h>
  23. static DEFINE_SPINLOCK(gmac_lock);
  24. /**
  25. * sun7i_a20_gmac_clk_setup - Setup function for A20/A31 GMAC clock module
  26. *
  27. * This clock looks something like this
  28. * ________________________
  29. * MII TX clock from PHY >-----|___________ _________|----> to GMAC core
  30. * GMAC Int. RGMII TX clk >----|___________\__/__gate---|----> to PHY
  31. * Ext. 125MHz RGMII TX clk >--|__divider__/ |
  32. * |________________________|
  33. *
  34. * The external 125 MHz reference is optional, i.e. GMAC can use its
  35. * internal TX clock just fine. The A31 GMAC clock module does not have
  36. * the divider controls for the external reference.
  37. *
  38. * To keep it simple, let the GMAC use either the MII TX clock for MII mode,
  39. * and its internal TX clock for GMII and RGMII modes. The GMAC driver should
  40. * select the appropriate source and gate/ungate the output to the PHY.
  41. *
  42. * Only the GMAC should use this clock. Altering the clock so that it doesn't
  43. * match the GMAC's operation parameters will result in the GMAC not being
  44. * able to send traffic out. The GMAC driver should set the clock rate and
  45. * enable/disable this clock to configure the required state. The clock
  46. * driver then responds by auto-reparenting the clock.
  47. */
  48. #define SUN7I_A20_GMAC_GPIT 2
  49. #define SUN7I_A20_GMAC_MASK 0x3
  50. #define SUN7I_A20_GMAC_PARENTS 2
  51. static u32 sun7i_a20_gmac_mux_table[SUN7I_A20_GMAC_PARENTS] = {
  52. 0x00, /* Select mii_phy_tx_clk */
  53. 0x02, /* Select gmac_int_tx_clk */
  54. };
  55. static void __init sun7i_a20_gmac_clk_setup(struct device_node *node)
  56. {
  57. struct clk *clk;
  58. struct clk_mux *mux;
  59. struct clk_gate *gate;
  60. const char *clk_name = node->name;
  61. const char *parents[SUN7I_A20_GMAC_PARENTS];
  62. void __iomem *reg;
  63. if (of_property_read_string(node, "clock-output-names", &clk_name))
  64. return;
  65. /* allocate mux and gate clock structs */
  66. mux = kzalloc(sizeof(struct clk_mux), GFP_KERNEL);
  67. if (!mux)
  68. return;
  69. gate = kzalloc(sizeof(struct clk_gate), GFP_KERNEL);
  70. if (!gate)
  71. goto free_mux;
  72. /* gmac clock requires exactly 2 parents */
  73. if (of_clk_parent_fill(node, parents, 2) != 2)
  74. goto free_gate;
  75. reg = of_iomap(node, 0);
  76. if (!reg)
  77. goto free_gate;
  78. /* set up gate and fixed rate properties */
  79. gate->reg = reg;
  80. gate->bit_idx = SUN7I_A20_GMAC_GPIT;
  81. gate->lock = &gmac_lock;
  82. mux->reg = reg;
  83. mux->mask = SUN7I_A20_GMAC_MASK;
  84. mux->table = sun7i_a20_gmac_mux_table;
  85. mux->lock = &gmac_lock;
  86. clk = clk_register_composite(NULL, clk_name,
  87. parents, SUN7I_A20_GMAC_PARENTS,
  88. &mux->hw, &clk_mux_ops,
  89. NULL, NULL,
  90. &gate->hw, &clk_gate_ops,
  91. 0);
  92. if (IS_ERR(clk))
  93. goto iounmap_reg;
  94. of_clk_add_provider(node, of_clk_src_simple_get, clk);
  95. clk_register_clkdev(clk, clk_name, NULL);
  96. return;
  97. iounmap_reg:
  98. iounmap(reg);
  99. free_gate:
  100. kfree(gate);
  101. free_mux:
  102. kfree(mux);
  103. }
  104. CLK_OF_DECLARE(sun7i_a20_gmac, "allwinner,sun7i-a20-gmac-clk",
  105. sun7i_a20_gmac_clk_setup);