clk-simple-gates.c 5.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162
  1. /*
  2. * Copyright 2015 Maxime Ripard
  3. *
  4. * Maxime Ripard <maxime.ripard@free-electrons.com>
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License as published by
  8. * the Free Software Foundation; either version 2 of the License, or
  9. * (at your option) any later version.
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. */
  16. #include <linux/clk.h>
  17. #include <linux/clk-provider.h>
  18. #include <linux/of.h>
  19. #include <linux/of_address.h>
  20. #include <linux/slab.h>
  21. #include <linux/spinlock.h>
  22. static DEFINE_SPINLOCK(gates_lock);
  23. static void __init sunxi_simple_gates_setup(struct device_node *node,
  24. const int protected[],
  25. int nprotected)
  26. {
  27. struct clk_onecell_data *clk_data;
  28. const char *clk_parent, *clk_name;
  29. struct property *prop;
  30. struct resource res;
  31. void __iomem *clk_reg;
  32. void __iomem *reg;
  33. const __be32 *p;
  34. int number, i = 0, j;
  35. u8 clk_bit;
  36. u32 index;
  37. reg = of_io_request_and_map(node, 0, of_node_full_name(node));
  38. if (IS_ERR(reg))
  39. return;
  40. clk_parent = of_clk_get_parent_name(node, 0);
  41. clk_data = kmalloc(sizeof(struct clk_onecell_data), GFP_KERNEL);
  42. if (!clk_data)
  43. goto err_unmap;
  44. number = of_property_count_u32_elems(node, "clock-indices");
  45. of_property_read_u32_index(node, "clock-indices", number - 1, &number);
  46. clk_data->clks = kcalloc(number + 1, sizeof(struct clk *), GFP_KERNEL);
  47. if (!clk_data->clks)
  48. goto err_free_data;
  49. of_property_for_each_u32(node, "clock-indices", prop, p, index) {
  50. of_property_read_string_index(node, "clock-output-names",
  51. i, &clk_name);
  52. clk_reg = reg + 4 * (index / 32);
  53. clk_bit = index % 32;
  54. clk_data->clks[index] = clk_register_gate(NULL, clk_name,
  55. clk_parent, 0,
  56. clk_reg,
  57. clk_bit,
  58. 0, &gates_lock);
  59. i++;
  60. if (IS_ERR(clk_data->clks[index])) {
  61. WARN_ON(true);
  62. continue;
  63. }
  64. for (j = 0; j < nprotected; j++)
  65. if (protected[j] == index)
  66. clk_prepare_enable(clk_data->clks[index]);
  67. }
  68. clk_data->clk_num = number + 1;
  69. of_clk_add_provider(node, of_clk_src_onecell_get, clk_data);
  70. return;
  71. err_free_data:
  72. kfree(clk_data);
  73. err_unmap:
  74. iounmap(reg);
  75. of_address_to_resource(node, 0, &res);
  76. release_mem_region(res.start, resource_size(&res));
  77. }
  78. static void __init sunxi_simple_gates_init(struct device_node *node)
  79. {
  80. sunxi_simple_gates_setup(node, NULL, 0);
  81. }
  82. CLK_OF_DECLARE(sun4i_a10_gates, "allwinner,sun4i-a10-gates-clk",
  83. sunxi_simple_gates_init);
  84. CLK_OF_DECLARE(sun4i_a10_apb0, "allwinner,sun4i-a10-apb0-gates-clk",
  85. sunxi_simple_gates_init);
  86. CLK_OF_DECLARE(sun4i_a10_apb1, "allwinner,sun4i-a10-apb1-gates-clk",
  87. sunxi_simple_gates_init);
  88. CLK_OF_DECLARE(sun4i_a10_axi, "allwinner,sun4i-a10-axi-gates-clk",
  89. sunxi_simple_gates_init);
  90. CLK_OF_DECLARE(sun5i_a10s_apb0, "allwinner,sun5i-a10s-apb0-gates-clk",
  91. sunxi_simple_gates_init);
  92. CLK_OF_DECLARE(sun5i_a10s_apb1, "allwinner,sun5i-a10s-apb1-gates-clk",
  93. sunxi_simple_gates_init);
  94. CLK_OF_DECLARE(sun5i_a13_apb0, "allwinner,sun5i-a13-apb0-gates-clk",
  95. sunxi_simple_gates_init);
  96. CLK_OF_DECLARE(sun5i_a13_apb1, "allwinner,sun5i-a13-apb1-gates-clk",
  97. sunxi_simple_gates_init);
  98. CLK_OF_DECLARE(sun6i_a31_ahb1, "allwinner,sun6i-a31-ahb1-gates-clk",
  99. sunxi_simple_gates_init);
  100. CLK_OF_DECLARE(sun6i_a31_apb1, "allwinner,sun6i-a31-apb1-gates-clk",
  101. sunxi_simple_gates_init);
  102. CLK_OF_DECLARE(sun6i_a31_apb2, "allwinner,sun6i-a31-apb2-gates-clk",
  103. sunxi_simple_gates_init);
  104. CLK_OF_DECLARE(sun7i_a20_apb0, "allwinner,sun7i-a20-apb0-gates-clk",
  105. sunxi_simple_gates_init);
  106. CLK_OF_DECLARE(sun7i_a20_apb1, "allwinner,sun7i-a20-apb1-gates-clk",
  107. sunxi_simple_gates_init);
  108. CLK_OF_DECLARE(sun8i_a23_ahb1, "allwinner,sun8i-a23-ahb1-gates-clk",
  109. sunxi_simple_gates_init);
  110. CLK_OF_DECLARE(sun8i_a23_apb1, "allwinner,sun8i-a23-apb1-gates-clk",
  111. sunxi_simple_gates_init);
  112. CLK_OF_DECLARE(sun8i_a23_apb2, "allwinner,sun8i-a23-apb2-gates-clk",
  113. sunxi_simple_gates_init);
  114. CLK_OF_DECLARE(sun8i_a33_ahb1, "allwinner,sun8i-a33-ahb1-gates-clk",
  115. sunxi_simple_gates_init);
  116. CLK_OF_DECLARE(sun9i_a80_ahb0, "allwinner,sun9i-a80-ahb0-gates-clk",
  117. sunxi_simple_gates_init);
  118. CLK_OF_DECLARE(sun9i_a80_ahb1, "allwinner,sun9i-a80-ahb1-gates-clk",
  119. sunxi_simple_gates_init);
  120. CLK_OF_DECLARE(sun9i_a80_ahb2, "allwinner,sun9i-a80-ahb2-gates-clk",
  121. sunxi_simple_gates_init);
  122. CLK_OF_DECLARE(sun9i_a80_apb0, "allwinner,sun9i-a80-apb0-gates-clk",
  123. sunxi_simple_gates_init);
  124. CLK_OF_DECLARE(sun9i_a80_apb1, "allwinner,sun9i-a80-apb1-gates-clk",
  125. sunxi_simple_gates_init);
  126. static const int sun4i_a10_ahb_critical_clocks[] __initconst = {
  127. 14, /* ahb_sdram */
  128. };
  129. static void __init sun4i_a10_ahb_init(struct device_node *node)
  130. {
  131. sunxi_simple_gates_setup(node, sun4i_a10_ahb_critical_clocks,
  132. ARRAY_SIZE(sun4i_a10_ahb_critical_clocks));
  133. }
  134. CLK_OF_DECLARE(sun4i_a10_ahb, "allwinner,sun4i-a10-ahb-gates-clk",
  135. sun4i_a10_ahb_init);
  136. CLK_OF_DECLARE(sun5i_a10s_ahb, "allwinner,sun5i-a10s-ahb-gates-clk",
  137. sun4i_a10_ahb_init);
  138. CLK_OF_DECLARE(sun5i_a13_ahb, "allwinner,sun5i-a13-ahb-gates-clk",
  139. sun4i_a10_ahb_init);
  140. CLK_OF_DECLARE(sun7i_a20_ahb, "allwinner,sun7i-a20-ahb-gates-clk",
  141. sun4i_a10_ahb_init);