clk-tegra-super-gen4.c 4.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150
  1. /*
  2. * Copyright (c) 2012, 2013, NVIDIA CORPORATION. All rights reserved.
  3. *
  4. * This program is free software; you can redistribute it and/or modify it
  5. * under the terms and conditions of the GNU General Public License,
  6. * version 2, as published by the Free Software Foundation.
  7. *
  8. * This program is distributed in the hope it will be useful, but WITHOUT
  9. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  10. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  11. * more details.
  12. *
  13. * You should have received a copy of the GNU General Public License
  14. * along with this program. If not, see <http://www.gnu.org/licenses/>.
  15. */
  16. #include <linux/io.h>
  17. #include <linux/clk-provider.h>
  18. #include <linux/of.h>
  19. #include <linux/of_address.h>
  20. #include <linux/delay.h>
  21. #include <linux/export.h>
  22. #include <linux/clk/tegra.h>
  23. #include "clk.h"
  24. #include "clk-id.h"
  25. #define PLLX_BASE 0xe0
  26. #define PLLX_MISC 0xe4
  27. #define PLLX_MISC2 0x514
  28. #define PLLX_MISC3 0x518
  29. #define CCLKG_BURST_POLICY 0x368
  30. #define CCLKLP_BURST_POLICY 0x370
  31. #define SCLK_BURST_POLICY 0x028
  32. #define SYSTEM_CLK_RATE 0x030
  33. static DEFINE_SPINLOCK(sysrate_lock);
  34. static const char *sclk_parents[] = { "clk_m", "pll_c_out1", "pll_p_out4",
  35. "pll_p", "pll_p_out2", "unused",
  36. "clk_32k", "pll_m_out1" };
  37. static const char *cclk_g_parents[] = { "clk_m", "pll_c", "clk_32k", "pll_m",
  38. "pll_p", "pll_p_out4", "unused",
  39. "unused", "pll_x", "unused", "unused",
  40. "unused", "unused", "unused", "unused",
  41. "dfllCPU_out" };
  42. static const char *cclk_lp_parents[] = { "clk_m", "pll_c", "clk_32k", "pll_m",
  43. "pll_p", "pll_p_out4", "unused",
  44. "unused", "pll_x", "pll_x_out0" };
  45. static void __init tegra_sclk_init(void __iomem *clk_base,
  46. struct tegra_clk *tegra_clks)
  47. {
  48. struct clk *clk;
  49. struct clk **dt_clk;
  50. /* SCLK */
  51. dt_clk = tegra_lookup_dt_id(tegra_clk_sclk, tegra_clks);
  52. if (dt_clk) {
  53. clk = tegra_clk_register_super_mux("sclk", sclk_parents,
  54. ARRAY_SIZE(sclk_parents),
  55. CLK_SET_RATE_PARENT,
  56. clk_base + SCLK_BURST_POLICY,
  57. 0, 4, 0, 0, NULL);
  58. *dt_clk = clk;
  59. }
  60. /* HCLK */
  61. dt_clk = tegra_lookup_dt_id(tegra_clk_hclk, tegra_clks);
  62. if (dt_clk) {
  63. clk = clk_register_divider(NULL, "hclk_div", "sclk", 0,
  64. clk_base + SYSTEM_CLK_RATE, 4, 2, 0,
  65. &sysrate_lock);
  66. clk = clk_register_gate(NULL, "hclk", "hclk_div",
  67. CLK_SET_RATE_PARENT | CLK_IGNORE_UNUSED,
  68. clk_base + SYSTEM_CLK_RATE,
  69. 7, CLK_GATE_SET_TO_DISABLE, &sysrate_lock);
  70. *dt_clk = clk;
  71. }
  72. /* PCLK */
  73. dt_clk = tegra_lookup_dt_id(tegra_clk_pclk, tegra_clks);
  74. if (!dt_clk)
  75. return;
  76. clk = clk_register_divider(NULL, "pclk_div", "hclk", 0,
  77. clk_base + SYSTEM_CLK_RATE, 0, 2, 0,
  78. &sysrate_lock);
  79. clk = clk_register_gate(NULL, "pclk", "pclk_div", CLK_SET_RATE_PARENT |
  80. CLK_IGNORE_UNUSED, clk_base + SYSTEM_CLK_RATE,
  81. 3, CLK_GATE_SET_TO_DISABLE, &sysrate_lock);
  82. *dt_clk = clk;
  83. }
  84. void __init tegra_super_clk_gen4_init(void __iomem *clk_base,
  85. void __iomem *pmc_base,
  86. struct tegra_clk *tegra_clks,
  87. struct tegra_clk_pll_params *params)
  88. {
  89. struct clk *clk;
  90. struct clk **dt_clk;
  91. /* CCLKG */
  92. dt_clk = tegra_lookup_dt_id(tegra_clk_cclk_g, tegra_clks);
  93. if (dt_clk) {
  94. clk = tegra_clk_register_super_mux("cclk_g", cclk_g_parents,
  95. ARRAY_SIZE(cclk_g_parents),
  96. CLK_SET_RATE_PARENT,
  97. clk_base + CCLKG_BURST_POLICY,
  98. 0, 4, 0, 0, NULL);
  99. *dt_clk = clk;
  100. }
  101. /* CCLKLP */
  102. dt_clk = tegra_lookup_dt_id(tegra_clk_cclk_lp, tegra_clks);
  103. if (dt_clk) {
  104. clk = tegra_clk_register_super_mux("cclk_lp", cclk_lp_parents,
  105. ARRAY_SIZE(cclk_lp_parents),
  106. CLK_SET_RATE_PARENT,
  107. clk_base + CCLKLP_BURST_POLICY,
  108. TEGRA_DIVIDER_2, 4, 8, 9, NULL);
  109. *dt_clk = clk;
  110. }
  111. tegra_sclk_init(clk_base, tegra_clks);
  112. #if defined(CONFIG_ARCH_TEGRA_114_SOC) || defined(CONFIG_ARCH_TEGRA_124_SOC)
  113. /* PLLX */
  114. dt_clk = tegra_lookup_dt_id(tegra_clk_pll_x, tegra_clks);
  115. if (!dt_clk)
  116. return;
  117. clk = tegra_clk_register_pllxc("pll_x", "pll_ref", clk_base,
  118. pmc_base, CLK_IGNORE_UNUSED, params, NULL);
  119. *dt_clk = clk;
  120. /* PLLX_OUT0 */
  121. dt_clk = tegra_lookup_dt_id(tegra_clk_pll_x_out0, tegra_clks);
  122. if (!dt_clk)
  123. return;
  124. clk = clk_register_fixed_factor(NULL, "pll_x_out0", "pll_x",
  125. CLK_SET_RATE_PARENT, 1, 2);
  126. *dt_clk = clk;
  127. #endif
  128. }