u8500_of_clk.c 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579
  1. /*
  2. * Clock definitions for u8500 platform.
  3. *
  4. * Copyright (C) 2012 ST-Ericsson SA
  5. * Author: Ulf Hansson <ulf.hansson@linaro.org>
  6. *
  7. * License terms: GNU General Public License (GPL) version 2
  8. */
  9. #include <linux/of.h>
  10. #include <linux/of_address.h>
  11. #include <linux/clk-provider.h>
  12. #include <linux/mfd/dbx500-prcmu.h>
  13. #include <linux/platform_data/clk-ux500.h>
  14. #include "clk.h"
  15. #define PRCC_NUM_PERIPH_CLUSTERS 6
  16. #define PRCC_PERIPHS_PER_CLUSTER 32
  17. static struct clk *prcmu_clk[PRCMU_NUM_CLKS];
  18. static struct clk *prcc_pclk[(PRCC_NUM_PERIPH_CLUSTERS + 1) * PRCC_PERIPHS_PER_CLUSTER];
  19. static struct clk *prcc_kclk[(PRCC_NUM_PERIPH_CLUSTERS + 1) * PRCC_PERIPHS_PER_CLUSTER];
  20. #define PRCC_SHOW(clk, base, bit) \
  21. clk[(base * PRCC_PERIPHS_PER_CLUSTER) + bit]
  22. #define PRCC_PCLK_STORE(clk, base, bit) \
  23. prcc_pclk[(base * PRCC_PERIPHS_PER_CLUSTER) + bit] = clk
  24. #define PRCC_KCLK_STORE(clk, base, bit) \
  25. prcc_kclk[(base * PRCC_PERIPHS_PER_CLUSTER) + bit] = clk
  26. static struct clk *ux500_twocell_get(struct of_phandle_args *clkspec,
  27. void *data)
  28. {
  29. struct clk **clk_data = data;
  30. unsigned int base, bit;
  31. if (clkspec->args_count != 2)
  32. return ERR_PTR(-EINVAL);
  33. base = clkspec->args[0];
  34. bit = clkspec->args[1];
  35. if (base != 1 && base != 2 && base != 3 && base != 5 && base != 6) {
  36. pr_err("%s: invalid PRCC base %d\n", __func__, base);
  37. return ERR_PTR(-EINVAL);
  38. }
  39. return PRCC_SHOW(clk_data, base, bit);
  40. }
  41. static const struct of_device_id u8500_clk_of_match[] = {
  42. { .compatible = "stericsson,u8500-clks", },
  43. { },
  44. };
  45. /* CLKRST4 is missing making it hard to index things */
  46. enum clkrst_index {
  47. CLKRST1_INDEX = 0,
  48. CLKRST2_INDEX,
  49. CLKRST3_INDEX,
  50. CLKRST5_INDEX,
  51. CLKRST6_INDEX,
  52. CLKRST_MAX,
  53. };
  54. void u8500_clk_init(void)
  55. {
  56. struct prcmu_fw_version *fw_version;
  57. struct device_node *np = NULL;
  58. struct device_node *child = NULL;
  59. const char *sgaclk_parent = NULL;
  60. struct clk *clk, *rtc_clk, *twd_clk;
  61. u32 bases[CLKRST_MAX];
  62. int i;
  63. if (of_have_populated_dt())
  64. np = of_find_matching_node(NULL, u8500_clk_of_match);
  65. if (!np) {
  66. pr_err("Either DT or U8500 Clock node not found\n");
  67. return;
  68. }
  69. for (i = 0; i < ARRAY_SIZE(bases); i++) {
  70. struct resource r;
  71. if (of_address_to_resource(np, i, &r))
  72. /* Not much choice but to continue */
  73. pr_err("failed to get CLKRST %d base address\n",
  74. i + 1);
  75. bases[i] = r.start;
  76. }
  77. /* Clock sources */
  78. clk = clk_reg_prcmu_gate("soc0_pll", NULL, PRCMU_PLLSOC0,
  79. CLK_IS_ROOT|CLK_IGNORE_UNUSED);
  80. prcmu_clk[PRCMU_PLLSOC0] = clk;
  81. clk = clk_reg_prcmu_gate("soc1_pll", NULL, PRCMU_PLLSOC1,
  82. CLK_IS_ROOT|CLK_IGNORE_UNUSED);
  83. prcmu_clk[PRCMU_PLLSOC1] = clk;
  84. clk = clk_reg_prcmu_gate("ddr_pll", NULL, PRCMU_PLLDDR,
  85. CLK_IS_ROOT|CLK_IGNORE_UNUSED);
  86. prcmu_clk[PRCMU_PLLDDR] = clk;
  87. /* FIXME: Add sys, ulp and int clocks here. */
  88. rtc_clk = clk_register_fixed_rate(NULL, "rtc32k", "NULL",
  89. CLK_IS_ROOT|CLK_IGNORE_UNUSED,
  90. 32768);
  91. /* PRCMU clocks */
  92. fw_version = prcmu_get_fw_version();
  93. if (fw_version != NULL) {
  94. switch (fw_version->project) {
  95. case PRCMU_FW_PROJECT_U8500_C2:
  96. case PRCMU_FW_PROJECT_U8520:
  97. case PRCMU_FW_PROJECT_U8420:
  98. sgaclk_parent = "soc0_pll";
  99. break;
  100. default:
  101. break;
  102. }
  103. }
  104. if (sgaclk_parent)
  105. clk = clk_reg_prcmu_gate("sgclk", sgaclk_parent,
  106. PRCMU_SGACLK, 0);
  107. else
  108. clk = clk_reg_prcmu_gate("sgclk", NULL,
  109. PRCMU_SGACLK, CLK_IS_ROOT);
  110. prcmu_clk[PRCMU_SGACLK] = clk;
  111. clk = clk_reg_prcmu_gate("uartclk", NULL, PRCMU_UARTCLK, CLK_IS_ROOT);
  112. prcmu_clk[PRCMU_UARTCLK] = clk;
  113. clk = clk_reg_prcmu_gate("msp02clk", NULL, PRCMU_MSP02CLK, CLK_IS_ROOT);
  114. prcmu_clk[PRCMU_MSP02CLK] = clk;
  115. clk = clk_reg_prcmu_gate("msp1clk", NULL, PRCMU_MSP1CLK, CLK_IS_ROOT);
  116. prcmu_clk[PRCMU_MSP1CLK] = clk;
  117. clk = clk_reg_prcmu_gate("i2cclk", NULL, PRCMU_I2CCLK, CLK_IS_ROOT);
  118. prcmu_clk[PRCMU_I2CCLK] = clk;
  119. clk = clk_reg_prcmu_gate("slimclk", NULL, PRCMU_SLIMCLK, CLK_IS_ROOT);
  120. prcmu_clk[PRCMU_SLIMCLK] = clk;
  121. clk = clk_reg_prcmu_gate("per1clk", NULL, PRCMU_PER1CLK, CLK_IS_ROOT);
  122. prcmu_clk[PRCMU_PER1CLK] = clk;
  123. clk = clk_reg_prcmu_gate("per2clk", NULL, PRCMU_PER2CLK, CLK_IS_ROOT);
  124. prcmu_clk[PRCMU_PER2CLK] = clk;
  125. clk = clk_reg_prcmu_gate("per3clk", NULL, PRCMU_PER3CLK, CLK_IS_ROOT);
  126. prcmu_clk[PRCMU_PER3CLK] = clk;
  127. clk = clk_reg_prcmu_gate("per5clk", NULL, PRCMU_PER5CLK, CLK_IS_ROOT);
  128. prcmu_clk[PRCMU_PER5CLK] = clk;
  129. clk = clk_reg_prcmu_gate("per6clk", NULL, PRCMU_PER6CLK, CLK_IS_ROOT);
  130. prcmu_clk[PRCMU_PER6CLK] = clk;
  131. clk = clk_reg_prcmu_gate("per7clk", NULL, PRCMU_PER7CLK, CLK_IS_ROOT);
  132. prcmu_clk[PRCMU_PER7CLK] = clk;
  133. clk = clk_reg_prcmu_scalable("lcdclk", NULL, PRCMU_LCDCLK, 0,
  134. CLK_IS_ROOT|CLK_SET_RATE_GATE);
  135. prcmu_clk[PRCMU_LCDCLK] = clk;
  136. clk = clk_reg_prcmu_opp_gate("bmlclk", NULL, PRCMU_BMLCLK, CLK_IS_ROOT);
  137. prcmu_clk[PRCMU_BMLCLK] = clk;
  138. clk = clk_reg_prcmu_scalable("hsitxclk", NULL, PRCMU_HSITXCLK, 0,
  139. CLK_IS_ROOT|CLK_SET_RATE_GATE);
  140. prcmu_clk[PRCMU_HSITXCLK] = clk;
  141. clk = clk_reg_prcmu_scalable("hsirxclk", NULL, PRCMU_HSIRXCLK, 0,
  142. CLK_IS_ROOT|CLK_SET_RATE_GATE);
  143. prcmu_clk[PRCMU_HSIRXCLK] = clk;
  144. clk = clk_reg_prcmu_scalable("hdmiclk", NULL, PRCMU_HDMICLK, 0,
  145. CLK_IS_ROOT|CLK_SET_RATE_GATE);
  146. prcmu_clk[PRCMU_HDMICLK] = clk;
  147. clk = clk_reg_prcmu_gate("apeatclk", NULL, PRCMU_APEATCLK, CLK_IS_ROOT);
  148. prcmu_clk[PRCMU_APEATCLK] = clk;
  149. clk = clk_reg_prcmu_scalable("apetraceclk", NULL, PRCMU_APETRACECLK, 0,
  150. CLK_IS_ROOT|CLK_SET_RATE_GATE);
  151. prcmu_clk[PRCMU_APETRACECLK] = clk;
  152. clk = clk_reg_prcmu_gate("mcdeclk", NULL, PRCMU_MCDECLK, CLK_IS_ROOT);
  153. prcmu_clk[PRCMU_MCDECLK] = clk;
  154. clk = clk_reg_prcmu_opp_gate("ipi2cclk", NULL, PRCMU_IPI2CCLK,
  155. CLK_IS_ROOT);
  156. prcmu_clk[PRCMU_IPI2CCLK] = clk;
  157. clk = clk_reg_prcmu_gate("dsialtclk", NULL, PRCMU_DSIALTCLK,
  158. CLK_IS_ROOT);
  159. prcmu_clk[PRCMU_DSIALTCLK] = clk;
  160. clk = clk_reg_prcmu_gate("dmaclk", NULL, PRCMU_DMACLK, CLK_IS_ROOT);
  161. prcmu_clk[PRCMU_DMACLK] = clk;
  162. clk = clk_reg_prcmu_gate("b2r2clk", NULL, PRCMU_B2R2CLK, CLK_IS_ROOT);
  163. prcmu_clk[PRCMU_B2R2CLK] = clk;
  164. clk = clk_reg_prcmu_scalable("tvclk", NULL, PRCMU_TVCLK, 0,
  165. CLK_IS_ROOT|CLK_SET_RATE_GATE);
  166. prcmu_clk[PRCMU_TVCLK] = clk;
  167. clk = clk_reg_prcmu_gate("sspclk", NULL, PRCMU_SSPCLK, CLK_IS_ROOT);
  168. prcmu_clk[PRCMU_SSPCLK] = clk;
  169. clk = clk_reg_prcmu_gate("rngclk", NULL, PRCMU_RNGCLK, CLK_IS_ROOT);
  170. prcmu_clk[PRCMU_RNGCLK] = clk;
  171. clk = clk_reg_prcmu_gate("uiccclk", NULL, PRCMU_UICCCLK, CLK_IS_ROOT);
  172. prcmu_clk[PRCMU_UICCCLK] = clk;
  173. clk = clk_reg_prcmu_gate("timclk", NULL, PRCMU_TIMCLK, CLK_IS_ROOT);
  174. prcmu_clk[PRCMU_TIMCLK] = clk;
  175. clk = clk_reg_prcmu_opp_volt_scalable("sdmmcclk", NULL, PRCMU_SDMMCCLK,
  176. 100000000,
  177. CLK_IS_ROOT|CLK_SET_RATE_GATE);
  178. prcmu_clk[PRCMU_SDMMCCLK] = clk;
  179. clk = clk_reg_prcmu_scalable("dsi_pll", "hdmiclk",
  180. PRCMU_PLLDSI, 0, CLK_SET_RATE_GATE);
  181. prcmu_clk[PRCMU_PLLDSI] = clk;
  182. clk = clk_reg_prcmu_scalable("dsi0clk", "dsi_pll",
  183. PRCMU_DSI0CLK, 0, CLK_SET_RATE_GATE);
  184. prcmu_clk[PRCMU_DSI0CLK] = clk;
  185. clk = clk_reg_prcmu_scalable("dsi1clk", "dsi_pll",
  186. PRCMU_DSI1CLK, 0, CLK_SET_RATE_GATE);
  187. prcmu_clk[PRCMU_DSI1CLK] = clk;
  188. clk = clk_reg_prcmu_scalable("dsi0escclk", "tvclk",
  189. PRCMU_DSI0ESCCLK, 0, CLK_SET_RATE_GATE);
  190. prcmu_clk[PRCMU_DSI0ESCCLK] = clk;
  191. clk = clk_reg_prcmu_scalable("dsi1escclk", "tvclk",
  192. PRCMU_DSI1ESCCLK, 0, CLK_SET_RATE_GATE);
  193. prcmu_clk[PRCMU_DSI1ESCCLK] = clk;
  194. clk = clk_reg_prcmu_scalable("dsi2escclk", "tvclk",
  195. PRCMU_DSI2ESCCLK, 0, CLK_SET_RATE_GATE);
  196. prcmu_clk[PRCMU_DSI2ESCCLK] = clk;
  197. clk = clk_reg_prcmu_scalable_rate("armss", NULL,
  198. PRCMU_ARMSS, 0, CLK_IS_ROOT|CLK_IGNORE_UNUSED);
  199. prcmu_clk[PRCMU_ARMSS] = clk;
  200. twd_clk = clk_register_fixed_factor(NULL, "smp_twd", "armss",
  201. CLK_IGNORE_UNUSED, 1, 2);
  202. /*
  203. * FIXME: Add special handled PRCMU clocks here:
  204. * 1. clkout0yuv, use PRCMU as parent + need regulator + pinctrl.
  205. * 2. ab9540_clkout1yuv, see clkout0yuv
  206. */
  207. /* PRCC P-clocks */
  208. clk = clk_reg_prcc_pclk("p1_pclk0", "per1clk", bases[CLKRST1_INDEX],
  209. BIT(0), 0);
  210. PRCC_PCLK_STORE(clk, 1, 0);
  211. clk = clk_reg_prcc_pclk("p1_pclk1", "per1clk", bases[CLKRST1_INDEX],
  212. BIT(1), 0);
  213. PRCC_PCLK_STORE(clk, 1, 1);
  214. clk = clk_reg_prcc_pclk("p1_pclk2", "per1clk", bases[CLKRST1_INDEX],
  215. BIT(2), 0);
  216. PRCC_PCLK_STORE(clk, 1, 2);
  217. clk = clk_reg_prcc_pclk("p1_pclk3", "per1clk", bases[CLKRST1_INDEX],
  218. BIT(3), 0);
  219. PRCC_PCLK_STORE(clk, 1, 3);
  220. clk = clk_reg_prcc_pclk("p1_pclk4", "per1clk", bases[CLKRST1_INDEX],
  221. BIT(4), 0);
  222. PRCC_PCLK_STORE(clk, 1, 4);
  223. clk = clk_reg_prcc_pclk("p1_pclk5", "per1clk", bases[CLKRST1_INDEX],
  224. BIT(5), 0);
  225. PRCC_PCLK_STORE(clk, 1, 5);
  226. clk = clk_reg_prcc_pclk("p1_pclk6", "per1clk", bases[CLKRST1_INDEX],
  227. BIT(6), 0);
  228. PRCC_PCLK_STORE(clk, 1, 6);
  229. clk = clk_reg_prcc_pclk("p1_pclk7", "per1clk", bases[CLKRST1_INDEX],
  230. BIT(7), 0);
  231. PRCC_PCLK_STORE(clk, 1, 7);
  232. clk = clk_reg_prcc_pclk("p1_pclk8", "per1clk", bases[CLKRST1_INDEX],
  233. BIT(8), 0);
  234. PRCC_PCLK_STORE(clk, 1, 8);
  235. clk = clk_reg_prcc_pclk("p1_pclk9", "per1clk", bases[CLKRST1_INDEX],
  236. BIT(9), 0);
  237. PRCC_PCLK_STORE(clk, 1, 9);
  238. clk = clk_reg_prcc_pclk("p1_pclk10", "per1clk", bases[CLKRST1_INDEX],
  239. BIT(10), 0);
  240. PRCC_PCLK_STORE(clk, 1, 10);
  241. clk = clk_reg_prcc_pclk("p1_pclk11", "per1clk", bases[CLKRST1_INDEX],
  242. BIT(11), 0);
  243. PRCC_PCLK_STORE(clk, 1, 11);
  244. clk = clk_reg_prcc_pclk("p2_pclk0", "per2clk", bases[CLKRST2_INDEX],
  245. BIT(0), 0);
  246. PRCC_PCLK_STORE(clk, 2, 0);
  247. clk = clk_reg_prcc_pclk("p2_pclk1", "per2clk", bases[CLKRST2_INDEX],
  248. BIT(1), 0);
  249. PRCC_PCLK_STORE(clk, 2, 1);
  250. clk = clk_reg_prcc_pclk("p2_pclk2", "per2clk", bases[CLKRST2_INDEX],
  251. BIT(2), 0);
  252. PRCC_PCLK_STORE(clk, 2, 2);
  253. clk = clk_reg_prcc_pclk("p2_pclk3", "per2clk", bases[CLKRST2_INDEX],
  254. BIT(3), 0);
  255. PRCC_PCLK_STORE(clk, 2, 3);
  256. clk = clk_reg_prcc_pclk("p2_pclk4", "per2clk", bases[CLKRST2_INDEX],
  257. BIT(4), 0);
  258. PRCC_PCLK_STORE(clk, 2, 4);
  259. clk = clk_reg_prcc_pclk("p2_pclk5", "per2clk", bases[CLKRST2_INDEX],
  260. BIT(5), 0);
  261. PRCC_PCLK_STORE(clk, 2, 5);
  262. clk = clk_reg_prcc_pclk("p2_pclk6", "per2clk", bases[CLKRST2_INDEX],
  263. BIT(6), 0);
  264. PRCC_PCLK_STORE(clk, 2, 6);
  265. clk = clk_reg_prcc_pclk("p2_pclk7", "per2clk", bases[CLKRST2_INDEX],
  266. BIT(7), 0);
  267. PRCC_PCLK_STORE(clk, 2, 7);
  268. clk = clk_reg_prcc_pclk("p2_pclk8", "per2clk", bases[CLKRST2_INDEX],
  269. BIT(8), 0);
  270. PRCC_PCLK_STORE(clk, 2, 8);
  271. clk = clk_reg_prcc_pclk("p2_pclk9", "per2clk", bases[CLKRST2_INDEX],
  272. BIT(9), 0);
  273. PRCC_PCLK_STORE(clk, 2, 9);
  274. clk = clk_reg_prcc_pclk("p2_pclk10", "per2clk", bases[CLKRST2_INDEX],
  275. BIT(10), 0);
  276. PRCC_PCLK_STORE(clk, 2, 10);
  277. clk = clk_reg_prcc_pclk("p2_pclk11", "per2clk", bases[CLKRST2_INDEX],
  278. BIT(11), 0);
  279. PRCC_PCLK_STORE(clk, 2, 11);
  280. clk = clk_reg_prcc_pclk("p2_pclk12", "per2clk", bases[CLKRST2_INDEX],
  281. BIT(12), 0);
  282. PRCC_PCLK_STORE(clk, 2, 12);
  283. clk = clk_reg_prcc_pclk("p3_pclk0", "per3clk", bases[CLKRST3_INDEX],
  284. BIT(0), 0);
  285. PRCC_PCLK_STORE(clk, 3, 0);
  286. clk = clk_reg_prcc_pclk("p3_pclk1", "per3clk", bases[CLKRST3_INDEX],
  287. BIT(1), 0);
  288. PRCC_PCLK_STORE(clk, 3, 1);
  289. clk = clk_reg_prcc_pclk("p3_pclk2", "per3clk", bases[CLKRST3_INDEX],
  290. BIT(2), 0);
  291. PRCC_PCLK_STORE(clk, 3, 2);
  292. clk = clk_reg_prcc_pclk("p3_pclk3", "per3clk", bases[CLKRST3_INDEX],
  293. BIT(3), 0);
  294. PRCC_PCLK_STORE(clk, 3, 3);
  295. clk = clk_reg_prcc_pclk("p3_pclk4", "per3clk", bases[CLKRST3_INDEX],
  296. BIT(4), 0);
  297. PRCC_PCLK_STORE(clk, 3, 4);
  298. clk = clk_reg_prcc_pclk("p3_pclk5", "per3clk", bases[CLKRST3_INDEX],
  299. BIT(5), 0);
  300. PRCC_PCLK_STORE(clk, 3, 5);
  301. clk = clk_reg_prcc_pclk("p3_pclk6", "per3clk", bases[CLKRST3_INDEX],
  302. BIT(6), 0);
  303. PRCC_PCLK_STORE(clk, 3, 6);
  304. clk = clk_reg_prcc_pclk("p3_pclk7", "per3clk", bases[CLKRST3_INDEX],
  305. BIT(7), 0);
  306. PRCC_PCLK_STORE(clk, 3, 7);
  307. clk = clk_reg_prcc_pclk("p3_pclk8", "per3clk", bases[CLKRST3_INDEX],
  308. BIT(8), 0);
  309. PRCC_PCLK_STORE(clk, 3, 8);
  310. clk = clk_reg_prcc_pclk("p5_pclk0", "per5clk", bases[CLKRST5_INDEX],
  311. BIT(0), 0);
  312. PRCC_PCLK_STORE(clk, 5, 0);
  313. clk = clk_reg_prcc_pclk("p5_pclk1", "per5clk", bases[CLKRST5_INDEX],
  314. BIT(1), 0);
  315. PRCC_PCLK_STORE(clk, 5, 1);
  316. clk = clk_reg_prcc_pclk("p6_pclk0", "per6clk", bases[CLKRST6_INDEX],
  317. BIT(0), 0);
  318. PRCC_PCLK_STORE(clk, 6, 0);
  319. clk = clk_reg_prcc_pclk("p6_pclk1", "per6clk", bases[CLKRST6_INDEX],
  320. BIT(1), 0);
  321. PRCC_PCLK_STORE(clk, 6, 1);
  322. clk = clk_reg_prcc_pclk("p6_pclk2", "per6clk", bases[CLKRST6_INDEX],
  323. BIT(2), 0);
  324. PRCC_PCLK_STORE(clk, 6, 2);
  325. clk = clk_reg_prcc_pclk("p6_pclk3", "per6clk", bases[CLKRST6_INDEX],
  326. BIT(3), 0);
  327. PRCC_PCLK_STORE(clk, 6, 3);
  328. clk = clk_reg_prcc_pclk("p6_pclk4", "per6clk", bases[CLKRST6_INDEX],
  329. BIT(4), 0);
  330. PRCC_PCLK_STORE(clk, 6, 4);
  331. clk = clk_reg_prcc_pclk("p6_pclk5", "per6clk", bases[CLKRST6_INDEX],
  332. BIT(5), 0);
  333. PRCC_PCLK_STORE(clk, 6, 5);
  334. clk = clk_reg_prcc_pclk("p6_pclk6", "per6clk", bases[CLKRST6_INDEX],
  335. BIT(6), 0);
  336. PRCC_PCLK_STORE(clk, 6, 6);
  337. clk = clk_reg_prcc_pclk("p6_pclk7", "per6clk", bases[CLKRST6_INDEX],
  338. BIT(7), 0);
  339. PRCC_PCLK_STORE(clk, 6, 7);
  340. /* PRCC K-clocks
  341. *
  342. * FIXME: Some drivers requires PERPIH[n| to be automatically enabled
  343. * by enabling just the K-clock, even if it is not a valid parent to
  344. * the K-clock. Until drivers get fixed we might need some kind of
  345. * "parent muxed join".
  346. */
  347. /* Periph1 */
  348. clk = clk_reg_prcc_kclk("p1_uart0_kclk", "uartclk",
  349. bases[CLKRST1_INDEX], BIT(0), CLK_SET_RATE_GATE);
  350. PRCC_KCLK_STORE(clk, 1, 0);
  351. clk = clk_reg_prcc_kclk("p1_uart1_kclk", "uartclk",
  352. bases[CLKRST1_INDEX], BIT(1), CLK_SET_RATE_GATE);
  353. PRCC_KCLK_STORE(clk, 1, 1);
  354. clk = clk_reg_prcc_kclk("p1_i2c1_kclk", "i2cclk",
  355. bases[CLKRST1_INDEX], BIT(2), CLK_SET_RATE_GATE);
  356. PRCC_KCLK_STORE(clk, 1, 2);
  357. clk = clk_reg_prcc_kclk("p1_msp0_kclk", "msp02clk",
  358. bases[CLKRST1_INDEX], BIT(3), CLK_SET_RATE_GATE);
  359. PRCC_KCLK_STORE(clk, 1, 3);
  360. clk = clk_reg_prcc_kclk("p1_msp1_kclk", "msp1clk",
  361. bases[CLKRST1_INDEX], BIT(4), CLK_SET_RATE_GATE);
  362. PRCC_KCLK_STORE(clk, 1, 4);
  363. clk = clk_reg_prcc_kclk("p1_sdi0_kclk", "sdmmcclk",
  364. bases[CLKRST1_INDEX], BIT(5), CLK_SET_RATE_GATE);
  365. PRCC_KCLK_STORE(clk, 1, 5);
  366. clk = clk_reg_prcc_kclk("p1_i2c2_kclk", "i2cclk",
  367. bases[CLKRST1_INDEX], BIT(6), CLK_SET_RATE_GATE);
  368. PRCC_KCLK_STORE(clk, 1, 6);
  369. clk = clk_reg_prcc_kclk("p1_slimbus0_kclk", "slimclk",
  370. bases[CLKRST1_INDEX], BIT(8), CLK_SET_RATE_GATE);
  371. PRCC_KCLK_STORE(clk, 1, 8);
  372. clk = clk_reg_prcc_kclk("p1_i2c4_kclk", "i2cclk",
  373. bases[CLKRST1_INDEX], BIT(9), CLK_SET_RATE_GATE);
  374. PRCC_KCLK_STORE(clk, 1, 9);
  375. clk = clk_reg_prcc_kclk("p1_msp3_kclk", "msp1clk",
  376. bases[CLKRST1_INDEX], BIT(10), CLK_SET_RATE_GATE);
  377. PRCC_KCLK_STORE(clk, 1, 10);
  378. /* Periph2 */
  379. clk = clk_reg_prcc_kclk("p2_i2c3_kclk", "i2cclk",
  380. bases[CLKRST2_INDEX], BIT(0), CLK_SET_RATE_GATE);
  381. PRCC_KCLK_STORE(clk, 2, 0);
  382. clk = clk_reg_prcc_kclk("p2_sdi4_kclk", "sdmmcclk",
  383. bases[CLKRST2_INDEX], BIT(2), CLK_SET_RATE_GATE);
  384. PRCC_KCLK_STORE(clk, 2, 2);
  385. clk = clk_reg_prcc_kclk("p2_msp2_kclk", "msp02clk",
  386. bases[CLKRST2_INDEX], BIT(3), CLK_SET_RATE_GATE);
  387. PRCC_KCLK_STORE(clk, 2, 3);
  388. clk = clk_reg_prcc_kclk("p2_sdi1_kclk", "sdmmcclk",
  389. bases[CLKRST2_INDEX], BIT(4), CLK_SET_RATE_GATE);
  390. PRCC_KCLK_STORE(clk, 2, 4);
  391. clk = clk_reg_prcc_kclk("p2_sdi3_kclk", "sdmmcclk",
  392. bases[CLKRST2_INDEX], BIT(5), CLK_SET_RATE_GATE);
  393. PRCC_KCLK_STORE(clk, 2, 5);
  394. /* Note that rate is received from parent. */
  395. clk = clk_reg_prcc_kclk("p2_ssirx_kclk", "hsirxclk",
  396. bases[CLKRST2_INDEX], BIT(6),
  397. CLK_SET_RATE_GATE|CLK_SET_RATE_PARENT);
  398. PRCC_KCLK_STORE(clk, 2, 6);
  399. clk = clk_reg_prcc_kclk("p2_ssitx_kclk", "hsitxclk",
  400. bases[CLKRST2_INDEX], BIT(7),
  401. CLK_SET_RATE_GATE|CLK_SET_RATE_PARENT);
  402. PRCC_KCLK_STORE(clk, 2, 7);
  403. /* Periph3 */
  404. clk = clk_reg_prcc_kclk("p3_ssp0_kclk", "sspclk",
  405. bases[CLKRST3_INDEX], BIT(1), CLK_SET_RATE_GATE);
  406. PRCC_KCLK_STORE(clk, 3, 1);
  407. clk = clk_reg_prcc_kclk("p3_ssp1_kclk", "sspclk",
  408. bases[CLKRST3_INDEX], BIT(2), CLK_SET_RATE_GATE);
  409. PRCC_KCLK_STORE(clk, 3, 2);
  410. clk = clk_reg_prcc_kclk("p3_i2c0_kclk", "i2cclk",
  411. bases[CLKRST3_INDEX], BIT(3), CLK_SET_RATE_GATE);
  412. PRCC_KCLK_STORE(clk, 3, 3);
  413. clk = clk_reg_prcc_kclk("p3_sdi2_kclk", "sdmmcclk",
  414. bases[CLKRST3_INDEX], BIT(4), CLK_SET_RATE_GATE);
  415. PRCC_KCLK_STORE(clk, 3, 4);
  416. clk = clk_reg_prcc_kclk("p3_ske_kclk", "rtc32k",
  417. bases[CLKRST3_INDEX], BIT(5), CLK_SET_RATE_GATE);
  418. PRCC_KCLK_STORE(clk, 3, 5);
  419. clk = clk_reg_prcc_kclk("p3_uart2_kclk", "uartclk",
  420. bases[CLKRST3_INDEX], BIT(6), CLK_SET_RATE_GATE);
  421. PRCC_KCLK_STORE(clk, 3, 6);
  422. clk = clk_reg_prcc_kclk("p3_sdi5_kclk", "sdmmcclk",
  423. bases[CLKRST3_INDEX], BIT(7), CLK_SET_RATE_GATE);
  424. PRCC_KCLK_STORE(clk, 3, 7);
  425. /* Periph6 */
  426. clk = clk_reg_prcc_kclk("p3_rng_kclk", "rngclk",
  427. bases[CLKRST6_INDEX], BIT(0), CLK_SET_RATE_GATE);
  428. PRCC_KCLK_STORE(clk, 6, 0);
  429. for_each_child_of_node(np, child) {
  430. static struct clk_onecell_data clk_data;
  431. if (!of_node_cmp(child->name, "prcmu-clock")) {
  432. clk_data.clks = prcmu_clk;
  433. clk_data.clk_num = ARRAY_SIZE(prcmu_clk);
  434. of_clk_add_provider(child, of_clk_src_onecell_get, &clk_data);
  435. }
  436. if (!of_node_cmp(child->name, "prcc-periph-clock"))
  437. of_clk_add_provider(child, ux500_twocell_get, prcc_pclk);
  438. if (!of_node_cmp(child->name, "prcc-kernel-clock"))
  439. of_clk_add_provider(child, ux500_twocell_get, prcc_kclk);
  440. if (!of_node_cmp(child->name, "rtc32k-clock"))
  441. of_clk_add_provider(child, of_clk_src_simple_get, rtc_clk);
  442. if (!of_node_cmp(child->name, "smp-twd-clock"))
  443. of_clk_add_provider(child, of_clk_src_simple_get, twd_clk);
  444. }
  445. }