omap-des.c 29 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231
  1. /*
  2. * Support for OMAP DES and Triple DES HW acceleration.
  3. *
  4. * Copyright (c) 2013 Texas Instruments Incorporated
  5. * Author: Joel Fernandes <joelf@ti.com>
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License version 2 as published
  9. * by the Free Software Foundation.
  10. *
  11. */
  12. #define pr_fmt(fmt) "%s: " fmt, __func__
  13. #ifdef DEBUG
  14. #define prn(num) printk(#num "=%d\n", num)
  15. #define prx(num) printk(#num "=%x\n", num)
  16. #else
  17. #define prn(num) do { } while (0)
  18. #define prx(num) do { } while (0)
  19. #endif
  20. #include <linux/err.h>
  21. #include <linux/module.h>
  22. #include <linux/init.h>
  23. #include <linux/errno.h>
  24. #include <linux/kernel.h>
  25. #include <linux/platform_device.h>
  26. #include <linux/scatterlist.h>
  27. #include <linux/dma-mapping.h>
  28. #include <linux/dmaengine.h>
  29. #include <linux/omap-dma.h>
  30. #include <linux/pm_runtime.h>
  31. #include <linux/of.h>
  32. #include <linux/of_device.h>
  33. #include <linux/of_address.h>
  34. #include <linux/io.h>
  35. #include <linux/crypto.h>
  36. #include <linux/interrupt.h>
  37. #include <crypto/scatterwalk.h>
  38. #include <crypto/des.h>
  39. #define DST_MAXBURST 2
  40. #define DES_BLOCK_WORDS (DES_BLOCK_SIZE >> 2)
  41. #define _calc_walked(inout) (dd->inout##_walk.offset - dd->inout##_sg->offset)
  42. #define DES_REG_KEY(dd, x) ((dd)->pdata->key_ofs - \
  43. ((x ^ 0x01) * 0x04))
  44. #define DES_REG_IV(dd, x) ((dd)->pdata->iv_ofs + ((x) * 0x04))
  45. #define DES_REG_CTRL(dd) ((dd)->pdata->ctrl_ofs)
  46. #define DES_REG_CTRL_CBC BIT(4)
  47. #define DES_REG_CTRL_TDES BIT(3)
  48. #define DES_REG_CTRL_DIRECTION BIT(2)
  49. #define DES_REG_CTRL_INPUT_READY BIT(1)
  50. #define DES_REG_CTRL_OUTPUT_READY BIT(0)
  51. #define DES_REG_DATA_N(dd, x) ((dd)->pdata->data_ofs + ((x) * 0x04))
  52. #define DES_REG_REV(dd) ((dd)->pdata->rev_ofs)
  53. #define DES_REG_MASK(dd) ((dd)->pdata->mask_ofs)
  54. #define DES_REG_LENGTH_N(x) (0x24 + ((x) * 0x04))
  55. #define DES_REG_IRQ_STATUS(dd) ((dd)->pdata->irq_status_ofs)
  56. #define DES_REG_IRQ_ENABLE(dd) ((dd)->pdata->irq_enable_ofs)
  57. #define DES_REG_IRQ_DATA_IN BIT(1)
  58. #define DES_REG_IRQ_DATA_OUT BIT(2)
  59. #define FLAGS_MODE_MASK 0x000f
  60. #define FLAGS_ENCRYPT BIT(0)
  61. #define FLAGS_CBC BIT(1)
  62. #define FLAGS_INIT BIT(4)
  63. #define FLAGS_BUSY BIT(6)
  64. struct omap_des_ctx {
  65. struct omap_des_dev *dd;
  66. int keylen;
  67. u32 key[(3 * DES_KEY_SIZE) / sizeof(u32)];
  68. unsigned long flags;
  69. };
  70. struct omap_des_reqctx {
  71. unsigned long mode;
  72. };
  73. #define OMAP_DES_QUEUE_LENGTH 1
  74. #define OMAP_DES_CACHE_SIZE 0
  75. struct omap_des_algs_info {
  76. struct crypto_alg *algs_list;
  77. unsigned int size;
  78. unsigned int registered;
  79. };
  80. struct omap_des_pdata {
  81. struct omap_des_algs_info *algs_info;
  82. unsigned int algs_info_size;
  83. void (*trigger)(struct omap_des_dev *dd, int length);
  84. u32 key_ofs;
  85. u32 iv_ofs;
  86. u32 ctrl_ofs;
  87. u32 data_ofs;
  88. u32 rev_ofs;
  89. u32 mask_ofs;
  90. u32 irq_enable_ofs;
  91. u32 irq_status_ofs;
  92. u32 dma_enable_in;
  93. u32 dma_enable_out;
  94. u32 dma_start;
  95. u32 major_mask;
  96. u32 major_shift;
  97. u32 minor_mask;
  98. u32 minor_shift;
  99. };
  100. struct omap_des_dev {
  101. struct list_head list;
  102. unsigned long phys_base;
  103. void __iomem *io_base;
  104. struct omap_des_ctx *ctx;
  105. struct device *dev;
  106. unsigned long flags;
  107. int err;
  108. /* spinlock used for queues */
  109. spinlock_t lock;
  110. struct crypto_queue queue;
  111. struct tasklet_struct done_task;
  112. struct tasklet_struct queue_task;
  113. struct ablkcipher_request *req;
  114. /*
  115. * total is used by PIO mode for book keeping so introduce
  116. * variable total_save as need it to calc page_order
  117. */
  118. size_t total;
  119. size_t total_save;
  120. struct scatterlist *in_sg;
  121. struct scatterlist *out_sg;
  122. /* Buffers for copying for unaligned cases */
  123. struct scatterlist in_sgl;
  124. struct scatterlist out_sgl;
  125. struct scatterlist *orig_out;
  126. int sgs_copied;
  127. struct scatter_walk in_walk;
  128. struct scatter_walk out_walk;
  129. int dma_in;
  130. struct dma_chan *dma_lch_in;
  131. int dma_out;
  132. struct dma_chan *dma_lch_out;
  133. int in_sg_len;
  134. int out_sg_len;
  135. int pio_only;
  136. const struct omap_des_pdata *pdata;
  137. };
  138. /* keep registered devices data here */
  139. static LIST_HEAD(dev_list);
  140. static DEFINE_SPINLOCK(list_lock);
  141. #ifdef DEBUG
  142. #define omap_des_read(dd, offset) \
  143. ({ \
  144. int _read_ret; \
  145. _read_ret = __raw_readl(dd->io_base + offset); \
  146. pr_err("omap_des_read(" #offset "=%#x)= %#x\n", \
  147. offset, _read_ret); \
  148. _read_ret; \
  149. })
  150. #else
  151. static inline u32 omap_des_read(struct omap_des_dev *dd, u32 offset)
  152. {
  153. return __raw_readl(dd->io_base + offset);
  154. }
  155. #endif
  156. #ifdef DEBUG
  157. #define omap_des_write(dd, offset, value) \
  158. do { \
  159. pr_err("omap_des_write(" #offset "=%#x) value=%#x\n", \
  160. offset, value); \
  161. __raw_writel(value, dd->io_base + offset); \
  162. } while (0)
  163. #else
  164. static inline void omap_des_write(struct omap_des_dev *dd, u32 offset,
  165. u32 value)
  166. {
  167. __raw_writel(value, dd->io_base + offset);
  168. }
  169. #endif
  170. static inline void omap_des_write_mask(struct omap_des_dev *dd, u32 offset,
  171. u32 value, u32 mask)
  172. {
  173. u32 val;
  174. val = omap_des_read(dd, offset);
  175. val &= ~mask;
  176. val |= value;
  177. omap_des_write(dd, offset, val);
  178. }
  179. static void omap_des_write_n(struct omap_des_dev *dd, u32 offset,
  180. u32 *value, int count)
  181. {
  182. for (; count--; value++, offset += 4)
  183. omap_des_write(dd, offset, *value);
  184. }
  185. static int omap_des_hw_init(struct omap_des_dev *dd)
  186. {
  187. int err;
  188. /*
  189. * clocks are enabled when request starts and disabled when finished.
  190. * It may be long delays between requests.
  191. * Device might go to off mode to save power.
  192. */
  193. err = pm_runtime_get_sync(dd->dev);
  194. if (err < 0) {
  195. pm_runtime_put_noidle(dd->dev);
  196. dev_err(dd->dev, "%s: failed to get_sync(%d)\n", __func__, err);
  197. return err;
  198. }
  199. if (!(dd->flags & FLAGS_INIT)) {
  200. dd->flags |= FLAGS_INIT;
  201. dd->err = 0;
  202. }
  203. return 0;
  204. }
  205. static int omap_des_write_ctrl(struct omap_des_dev *dd)
  206. {
  207. unsigned int key32;
  208. int i, err;
  209. u32 val = 0, mask = 0;
  210. err = omap_des_hw_init(dd);
  211. if (err)
  212. return err;
  213. key32 = dd->ctx->keylen / sizeof(u32);
  214. /* it seems a key should always be set even if it has not changed */
  215. for (i = 0; i < key32; i++) {
  216. omap_des_write(dd, DES_REG_KEY(dd, i),
  217. __le32_to_cpu(dd->ctx->key[i]));
  218. }
  219. if ((dd->flags & FLAGS_CBC) && dd->req->info)
  220. omap_des_write_n(dd, DES_REG_IV(dd, 0), dd->req->info, 2);
  221. if (dd->flags & FLAGS_CBC)
  222. val |= DES_REG_CTRL_CBC;
  223. if (dd->flags & FLAGS_ENCRYPT)
  224. val |= DES_REG_CTRL_DIRECTION;
  225. if (key32 == 6)
  226. val |= DES_REG_CTRL_TDES;
  227. mask |= DES_REG_CTRL_CBC | DES_REG_CTRL_DIRECTION | DES_REG_CTRL_TDES;
  228. omap_des_write_mask(dd, DES_REG_CTRL(dd), val, mask);
  229. return 0;
  230. }
  231. static void omap_des_dma_trigger_omap4(struct omap_des_dev *dd, int length)
  232. {
  233. u32 mask, val;
  234. omap_des_write(dd, DES_REG_LENGTH_N(0), length);
  235. val = dd->pdata->dma_start;
  236. if (dd->dma_lch_out != NULL)
  237. val |= dd->pdata->dma_enable_out;
  238. if (dd->dma_lch_in != NULL)
  239. val |= dd->pdata->dma_enable_in;
  240. mask = dd->pdata->dma_enable_out | dd->pdata->dma_enable_in |
  241. dd->pdata->dma_start;
  242. omap_des_write_mask(dd, DES_REG_MASK(dd), val, mask);
  243. }
  244. static void omap_des_dma_stop(struct omap_des_dev *dd)
  245. {
  246. u32 mask;
  247. mask = dd->pdata->dma_enable_out | dd->pdata->dma_enable_in |
  248. dd->pdata->dma_start;
  249. omap_des_write_mask(dd, DES_REG_MASK(dd), 0, mask);
  250. }
  251. static struct omap_des_dev *omap_des_find_dev(struct omap_des_ctx *ctx)
  252. {
  253. struct omap_des_dev *dd = NULL, *tmp;
  254. spin_lock_bh(&list_lock);
  255. if (!ctx->dd) {
  256. list_for_each_entry(tmp, &dev_list, list) {
  257. /* FIXME: take fist available des core */
  258. dd = tmp;
  259. break;
  260. }
  261. ctx->dd = dd;
  262. } else {
  263. /* already found before */
  264. dd = ctx->dd;
  265. }
  266. spin_unlock_bh(&list_lock);
  267. return dd;
  268. }
  269. static void omap_des_dma_out_callback(void *data)
  270. {
  271. struct omap_des_dev *dd = data;
  272. /* dma_lch_out - completed */
  273. tasklet_schedule(&dd->done_task);
  274. }
  275. static int omap_des_dma_init(struct omap_des_dev *dd)
  276. {
  277. int err = -ENOMEM;
  278. dma_cap_mask_t mask;
  279. dd->dma_lch_out = NULL;
  280. dd->dma_lch_in = NULL;
  281. dma_cap_zero(mask);
  282. dma_cap_set(DMA_SLAVE, mask);
  283. dd->dma_lch_in = dma_request_slave_channel_compat(mask,
  284. omap_dma_filter_fn,
  285. &dd->dma_in,
  286. dd->dev, "rx");
  287. if (!dd->dma_lch_in) {
  288. dev_err(dd->dev, "Unable to request in DMA channel\n");
  289. goto err_dma_in;
  290. }
  291. dd->dma_lch_out = dma_request_slave_channel_compat(mask,
  292. omap_dma_filter_fn,
  293. &dd->dma_out,
  294. dd->dev, "tx");
  295. if (!dd->dma_lch_out) {
  296. dev_err(dd->dev, "Unable to request out DMA channel\n");
  297. goto err_dma_out;
  298. }
  299. return 0;
  300. err_dma_out:
  301. dma_release_channel(dd->dma_lch_in);
  302. err_dma_in:
  303. if (err)
  304. pr_err("error: %d\n", err);
  305. return err;
  306. }
  307. static void omap_des_dma_cleanup(struct omap_des_dev *dd)
  308. {
  309. dma_release_channel(dd->dma_lch_out);
  310. dma_release_channel(dd->dma_lch_in);
  311. }
  312. static void sg_copy_buf(void *buf, struct scatterlist *sg,
  313. unsigned int start, unsigned int nbytes, int out)
  314. {
  315. struct scatter_walk walk;
  316. if (!nbytes)
  317. return;
  318. scatterwalk_start(&walk, sg);
  319. scatterwalk_advance(&walk, start);
  320. scatterwalk_copychunks(buf, &walk, nbytes, out);
  321. scatterwalk_done(&walk, out, 0);
  322. }
  323. static int omap_des_crypt_dma(struct crypto_tfm *tfm,
  324. struct scatterlist *in_sg, struct scatterlist *out_sg,
  325. int in_sg_len, int out_sg_len)
  326. {
  327. struct omap_des_ctx *ctx = crypto_tfm_ctx(tfm);
  328. struct omap_des_dev *dd = ctx->dd;
  329. struct dma_async_tx_descriptor *tx_in, *tx_out;
  330. struct dma_slave_config cfg;
  331. int ret;
  332. if (dd->pio_only) {
  333. scatterwalk_start(&dd->in_walk, dd->in_sg);
  334. scatterwalk_start(&dd->out_walk, dd->out_sg);
  335. /* Enable DATAIN interrupt and let it take
  336. care of the rest */
  337. omap_des_write(dd, DES_REG_IRQ_ENABLE(dd), 0x2);
  338. return 0;
  339. }
  340. dma_sync_sg_for_device(dd->dev, dd->in_sg, in_sg_len, DMA_TO_DEVICE);
  341. memset(&cfg, 0, sizeof(cfg));
  342. cfg.src_addr = dd->phys_base + DES_REG_DATA_N(dd, 0);
  343. cfg.dst_addr = dd->phys_base + DES_REG_DATA_N(dd, 0);
  344. cfg.src_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES;
  345. cfg.dst_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES;
  346. cfg.src_maxburst = DST_MAXBURST;
  347. cfg.dst_maxburst = DST_MAXBURST;
  348. /* IN */
  349. ret = dmaengine_slave_config(dd->dma_lch_in, &cfg);
  350. if (ret) {
  351. dev_err(dd->dev, "can't configure IN dmaengine slave: %d\n",
  352. ret);
  353. return ret;
  354. }
  355. tx_in = dmaengine_prep_slave_sg(dd->dma_lch_in, in_sg, in_sg_len,
  356. DMA_MEM_TO_DEV,
  357. DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
  358. if (!tx_in) {
  359. dev_err(dd->dev, "IN prep_slave_sg() failed\n");
  360. return -EINVAL;
  361. }
  362. /* No callback necessary */
  363. tx_in->callback_param = dd;
  364. /* OUT */
  365. ret = dmaengine_slave_config(dd->dma_lch_out, &cfg);
  366. if (ret) {
  367. dev_err(dd->dev, "can't configure OUT dmaengine slave: %d\n",
  368. ret);
  369. return ret;
  370. }
  371. tx_out = dmaengine_prep_slave_sg(dd->dma_lch_out, out_sg, out_sg_len,
  372. DMA_DEV_TO_MEM,
  373. DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
  374. if (!tx_out) {
  375. dev_err(dd->dev, "OUT prep_slave_sg() failed\n");
  376. return -EINVAL;
  377. }
  378. tx_out->callback = omap_des_dma_out_callback;
  379. tx_out->callback_param = dd;
  380. dmaengine_submit(tx_in);
  381. dmaengine_submit(tx_out);
  382. dma_async_issue_pending(dd->dma_lch_in);
  383. dma_async_issue_pending(dd->dma_lch_out);
  384. /* start DMA */
  385. dd->pdata->trigger(dd, dd->total);
  386. return 0;
  387. }
  388. static int omap_des_crypt_dma_start(struct omap_des_dev *dd)
  389. {
  390. struct crypto_tfm *tfm = crypto_ablkcipher_tfm(
  391. crypto_ablkcipher_reqtfm(dd->req));
  392. int err;
  393. pr_debug("total: %d\n", dd->total);
  394. if (!dd->pio_only) {
  395. err = dma_map_sg(dd->dev, dd->in_sg, dd->in_sg_len,
  396. DMA_TO_DEVICE);
  397. if (!err) {
  398. dev_err(dd->dev, "dma_map_sg() error\n");
  399. return -EINVAL;
  400. }
  401. err = dma_map_sg(dd->dev, dd->out_sg, dd->out_sg_len,
  402. DMA_FROM_DEVICE);
  403. if (!err) {
  404. dev_err(dd->dev, "dma_map_sg() error\n");
  405. return -EINVAL;
  406. }
  407. }
  408. err = omap_des_crypt_dma(tfm, dd->in_sg, dd->out_sg, dd->in_sg_len,
  409. dd->out_sg_len);
  410. if (err && !dd->pio_only) {
  411. dma_unmap_sg(dd->dev, dd->in_sg, dd->in_sg_len, DMA_TO_DEVICE);
  412. dma_unmap_sg(dd->dev, dd->out_sg, dd->out_sg_len,
  413. DMA_FROM_DEVICE);
  414. }
  415. return err;
  416. }
  417. static void omap_des_finish_req(struct omap_des_dev *dd, int err)
  418. {
  419. struct ablkcipher_request *req = dd->req;
  420. pr_debug("err: %d\n", err);
  421. pm_runtime_put(dd->dev);
  422. dd->flags &= ~FLAGS_BUSY;
  423. req->base.complete(&req->base, err);
  424. }
  425. static int omap_des_crypt_dma_stop(struct omap_des_dev *dd)
  426. {
  427. int err = 0;
  428. pr_debug("total: %d\n", dd->total);
  429. omap_des_dma_stop(dd);
  430. dmaengine_terminate_all(dd->dma_lch_in);
  431. dmaengine_terminate_all(dd->dma_lch_out);
  432. return err;
  433. }
  434. static int omap_des_copy_needed(struct scatterlist *sg)
  435. {
  436. while (sg) {
  437. if (!IS_ALIGNED(sg->offset, 4))
  438. return -1;
  439. if (!IS_ALIGNED(sg->length, DES_BLOCK_SIZE))
  440. return -1;
  441. sg = sg_next(sg);
  442. }
  443. return 0;
  444. }
  445. static int omap_des_copy_sgs(struct omap_des_dev *dd)
  446. {
  447. void *buf_in, *buf_out;
  448. int pages;
  449. pages = dd->total >> PAGE_SHIFT;
  450. if (dd->total & (PAGE_SIZE-1))
  451. pages++;
  452. BUG_ON(!pages);
  453. buf_in = (void *)__get_free_pages(GFP_ATOMIC, pages);
  454. buf_out = (void *)__get_free_pages(GFP_ATOMIC, pages);
  455. if (!buf_in || !buf_out) {
  456. pr_err("Couldn't allocated pages for unaligned cases.\n");
  457. return -1;
  458. }
  459. dd->orig_out = dd->out_sg;
  460. sg_copy_buf(buf_in, dd->in_sg, 0, dd->total, 0);
  461. sg_init_table(&dd->in_sgl, 1);
  462. sg_set_buf(&dd->in_sgl, buf_in, dd->total);
  463. dd->in_sg = &dd->in_sgl;
  464. sg_init_table(&dd->out_sgl, 1);
  465. sg_set_buf(&dd->out_sgl, buf_out, dd->total);
  466. dd->out_sg = &dd->out_sgl;
  467. return 0;
  468. }
  469. static int omap_des_handle_queue(struct omap_des_dev *dd,
  470. struct ablkcipher_request *req)
  471. {
  472. struct crypto_async_request *async_req, *backlog;
  473. struct omap_des_ctx *ctx;
  474. struct omap_des_reqctx *rctx;
  475. unsigned long flags;
  476. int err, ret = 0;
  477. spin_lock_irqsave(&dd->lock, flags);
  478. if (req)
  479. ret = ablkcipher_enqueue_request(&dd->queue, req);
  480. if (dd->flags & FLAGS_BUSY) {
  481. spin_unlock_irqrestore(&dd->lock, flags);
  482. return ret;
  483. }
  484. backlog = crypto_get_backlog(&dd->queue);
  485. async_req = crypto_dequeue_request(&dd->queue);
  486. if (async_req)
  487. dd->flags |= FLAGS_BUSY;
  488. spin_unlock_irqrestore(&dd->lock, flags);
  489. if (!async_req)
  490. return ret;
  491. if (backlog)
  492. backlog->complete(backlog, -EINPROGRESS);
  493. req = ablkcipher_request_cast(async_req);
  494. /* assign new request to device */
  495. dd->req = req;
  496. dd->total = req->nbytes;
  497. dd->total_save = req->nbytes;
  498. dd->in_sg = req->src;
  499. dd->out_sg = req->dst;
  500. if (omap_des_copy_needed(dd->in_sg) ||
  501. omap_des_copy_needed(dd->out_sg)) {
  502. if (omap_des_copy_sgs(dd))
  503. pr_err("Failed to copy SGs for unaligned cases\n");
  504. dd->sgs_copied = 1;
  505. } else {
  506. dd->sgs_copied = 0;
  507. }
  508. dd->in_sg_len = scatterwalk_bytes_sglen(dd->in_sg, dd->total);
  509. dd->out_sg_len = scatterwalk_bytes_sglen(dd->out_sg, dd->total);
  510. BUG_ON(dd->in_sg_len < 0 || dd->out_sg_len < 0);
  511. rctx = ablkcipher_request_ctx(req);
  512. ctx = crypto_ablkcipher_ctx(crypto_ablkcipher_reqtfm(req));
  513. rctx->mode &= FLAGS_MODE_MASK;
  514. dd->flags = (dd->flags & ~FLAGS_MODE_MASK) | rctx->mode;
  515. dd->ctx = ctx;
  516. ctx->dd = dd;
  517. err = omap_des_write_ctrl(dd);
  518. if (!err)
  519. err = omap_des_crypt_dma_start(dd);
  520. if (err) {
  521. /* des_task will not finish it, so do it here */
  522. omap_des_finish_req(dd, err);
  523. tasklet_schedule(&dd->queue_task);
  524. }
  525. return ret; /* return ret, which is enqueue return value */
  526. }
  527. static void omap_des_done_task(unsigned long data)
  528. {
  529. struct omap_des_dev *dd = (struct omap_des_dev *)data;
  530. void *buf_in, *buf_out;
  531. int pages;
  532. pr_debug("enter done_task\n");
  533. if (!dd->pio_only) {
  534. dma_sync_sg_for_device(dd->dev, dd->out_sg, dd->out_sg_len,
  535. DMA_FROM_DEVICE);
  536. dma_unmap_sg(dd->dev, dd->in_sg, dd->in_sg_len, DMA_TO_DEVICE);
  537. dma_unmap_sg(dd->dev, dd->out_sg, dd->out_sg_len,
  538. DMA_FROM_DEVICE);
  539. omap_des_crypt_dma_stop(dd);
  540. }
  541. if (dd->sgs_copied) {
  542. buf_in = sg_virt(&dd->in_sgl);
  543. buf_out = sg_virt(&dd->out_sgl);
  544. sg_copy_buf(buf_out, dd->orig_out, 0, dd->total_save, 1);
  545. pages = get_order(dd->total_save);
  546. free_pages((unsigned long)buf_in, pages);
  547. free_pages((unsigned long)buf_out, pages);
  548. }
  549. omap_des_finish_req(dd, 0);
  550. omap_des_handle_queue(dd, NULL);
  551. pr_debug("exit\n");
  552. }
  553. static void omap_des_queue_task(unsigned long data)
  554. {
  555. struct omap_des_dev *dd = (struct omap_des_dev *)data;
  556. omap_des_handle_queue(dd, NULL);
  557. }
  558. static int omap_des_crypt(struct ablkcipher_request *req, unsigned long mode)
  559. {
  560. struct omap_des_ctx *ctx = crypto_ablkcipher_ctx(
  561. crypto_ablkcipher_reqtfm(req));
  562. struct omap_des_reqctx *rctx = ablkcipher_request_ctx(req);
  563. struct omap_des_dev *dd;
  564. pr_debug("nbytes: %d, enc: %d, cbc: %d\n", req->nbytes,
  565. !!(mode & FLAGS_ENCRYPT),
  566. !!(mode & FLAGS_CBC));
  567. if (!IS_ALIGNED(req->nbytes, DES_BLOCK_SIZE)) {
  568. pr_err("request size is not exact amount of DES blocks\n");
  569. return -EINVAL;
  570. }
  571. dd = omap_des_find_dev(ctx);
  572. if (!dd)
  573. return -ENODEV;
  574. rctx->mode = mode;
  575. return omap_des_handle_queue(dd, req);
  576. }
  577. /* ********************** ALG API ************************************ */
  578. static int omap_des_setkey(struct crypto_ablkcipher *tfm, const u8 *key,
  579. unsigned int keylen)
  580. {
  581. struct omap_des_ctx *ctx = crypto_ablkcipher_ctx(tfm);
  582. if (keylen != DES_KEY_SIZE && keylen != (3*DES_KEY_SIZE))
  583. return -EINVAL;
  584. pr_debug("enter, keylen: %d\n", keylen);
  585. memcpy(ctx->key, key, keylen);
  586. ctx->keylen = keylen;
  587. return 0;
  588. }
  589. static int omap_des_ecb_encrypt(struct ablkcipher_request *req)
  590. {
  591. return omap_des_crypt(req, FLAGS_ENCRYPT);
  592. }
  593. static int omap_des_ecb_decrypt(struct ablkcipher_request *req)
  594. {
  595. return omap_des_crypt(req, 0);
  596. }
  597. static int omap_des_cbc_encrypt(struct ablkcipher_request *req)
  598. {
  599. return omap_des_crypt(req, FLAGS_ENCRYPT | FLAGS_CBC);
  600. }
  601. static int omap_des_cbc_decrypt(struct ablkcipher_request *req)
  602. {
  603. return omap_des_crypt(req, FLAGS_CBC);
  604. }
  605. static int omap_des_cra_init(struct crypto_tfm *tfm)
  606. {
  607. pr_debug("enter\n");
  608. tfm->crt_ablkcipher.reqsize = sizeof(struct omap_des_reqctx);
  609. return 0;
  610. }
  611. static void omap_des_cra_exit(struct crypto_tfm *tfm)
  612. {
  613. pr_debug("enter\n");
  614. }
  615. /* ********************** ALGS ************************************ */
  616. static struct crypto_alg algs_ecb_cbc[] = {
  617. {
  618. .cra_name = "ecb(des)",
  619. .cra_driver_name = "ecb-des-omap",
  620. .cra_priority = 100,
  621. .cra_flags = CRYPTO_ALG_TYPE_ABLKCIPHER |
  622. CRYPTO_ALG_KERN_DRIVER_ONLY |
  623. CRYPTO_ALG_ASYNC,
  624. .cra_blocksize = DES_BLOCK_SIZE,
  625. .cra_ctxsize = sizeof(struct omap_des_ctx),
  626. .cra_alignmask = 0,
  627. .cra_type = &crypto_ablkcipher_type,
  628. .cra_module = THIS_MODULE,
  629. .cra_init = omap_des_cra_init,
  630. .cra_exit = omap_des_cra_exit,
  631. .cra_u.ablkcipher = {
  632. .min_keysize = DES_KEY_SIZE,
  633. .max_keysize = DES_KEY_SIZE,
  634. .setkey = omap_des_setkey,
  635. .encrypt = omap_des_ecb_encrypt,
  636. .decrypt = omap_des_ecb_decrypt,
  637. }
  638. },
  639. {
  640. .cra_name = "cbc(des)",
  641. .cra_driver_name = "cbc-des-omap",
  642. .cra_priority = 100,
  643. .cra_flags = CRYPTO_ALG_TYPE_ABLKCIPHER |
  644. CRYPTO_ALG_KERN_DRIVER_ONLY |
  645. CRYPTO_ALG_ASYNC,
  646. .cra_blocksize = DES_BLOCK_SIZE,
  647. .cra_ctxsize = sizeof(struct omap_des_ctx),
  648. .cra_alignmask = 0,
  649. .cra_type = &crypto_ablkcipher_type,
  650. .cra_module = THIS_MODULE,
  651. .cra_init = omap_des_cra_init,
  652. .cra_exit = omap_des_cra_exit,
  653. .cra_u.ablkcipher = {
  654. .min_keysize = DES_KEY_SIZE,
  655. .max_keysize = DES_KEY_SIZE,
  656. .ivsize = DES_BLOCK_SIZE,
  657. .setkey = omap_des_setkey,
  658. .encrypt = omap_des_cbc_encrypt,
  659. .decrypt = omap_des_cbc_decrypt,
  660. }
  661. },
  662. {
  663. .cra_name = "ecb(des3_ede)",
  664. .cra_driver_name = "ecb-des3-omap",
  665. .cra_priority = 100,
  666. .cra_flags = CRYPTO_ALG_TYPE_ABLKCIPHER |
  667. CRYPTO_ALG_KERN_DRIVER_ONLY |
  668. CRYPTO_ALG_ASYNC,
  669. .cra_blocksize = DES_BLOCK_SIZE,
  670. .cra_ctxsize = sizeof(struct omap_des_ctx),
  671. .cra_alignmask = 0,
  672. .cra_type = &crypto_ablkcipher_type,
  673. .cra_module = THIS_MODULE,
  674. .cra_init = omap_des_cra_init,
  675. .cra_exit = omap_des_cra_exit,
  676. .cra_u.ablkcipher = {
  677. .min_keysize = 3*DES_KEY_SIZE,
  678. .max_keysize = 3*DES_KEY_SIZE,
  679. .setkey = omap_des_setkey,
  680. .encrypt = omap_des_ecb_encrypt,
  681. .decrypt = omap_des_ecb_decrypt,
  682. }
  683. },
  684. {
  685. .cra_name = "cbc(des3_ede)",
  686. .cra_driver_name = "cbc-des3-omap",
  687. .cra_priority = 100,
  688. .cra_flags = CRYPTO_ALG_TYPE_ABLKCIPHER |
  689. CRYPTO_ALG_KERN_DRIVER_ONLY |
  690. CRYPTO_ALG_ASYNC,
  691. .cra_blocksize = DES_BLOCK_SIZE,
  692. .cra_ctxsize = sizeof(struct omap_des_ctx),
  693. .cra_alignmask = 0,
  694. .cra_type = &crypto_ablkcipher_type,
  695. .cra_module = THIS_MODULE,
  696. .cra_init = omap_des_cra_init,
  697. .cra_exit = omap_des_cra_exit,
  698. .cra_u.ablkcipher = {
  699. .min_keysize = 3*DES_KEY_SIZE,
  700. .max_keysize = 3*DES_KEY_SIZE,
  701. .ivsize = DES_BLOCK_SIZE,
  702. .setkey = omap_des_setkey,
  703. .encrypt = omap_des_cbc_encrypt,
  704. .decrypt = omap_des_cbc_decrypt,
  705. }
  706. }
  707. };
  708. static struct omap_des_algs_info omap_des_algs_info_ecb_cbc[] = {
  709. {
  710. .algs_list = algs_ecb_cbc,
  711. .size = ARRAY_SIZE(algs_ecb_cbc),
  712. },
  713. };
  714. #ifdef CONFIG_OF
  715. static const struct omap_des_pdata omap_des_pdata_omap4 = {
  716. .algs_info = omap_des_algs_info_ecb_cbc,
  717. .algs_info_size = ARRAY_SIZE(omap_des_algs_info_ecb_cbc),
  718. .trigger = omap_des_dma_trigger_omap4,
  719. .key_ofs = 0x14,
  720. .iv_ofs = 0x18,
  721. .ctrl_ofs = 0x20,
  722. .data_ofs = 0x28,
  723. .rev_ofs = 0x30,
  724. .mask_ofs = 0x34,
  725. .irq_status_ofs = 0x3c,
  726. .irq_enable_ofs = 0x40,
  727. .dma_enable_in = BIT(5),
  728. .dma_enable_out = BIT(6),
  729. .major_mask = 0x0700,
  730. .major_shift = 8,
  731. .minor_mask = 0x003f,
  732. .minor_shift = 0,
  733. };
  734. static irqreturn_t omap_des_irq(int irq, void *dev_id)
  735. {
  736. struct omap_des_dev *dd = dev_id;
  737. u32 status, i;
  738. u32 *src, *dst;
  739. status = omap_des_read(dd, DES_REG_IRQ_STATUS(dd));
  740. if (status & DES_REG_IRQ_DATA_IN) {
  741. omap_des_write(dd, DES_REG_IRQ_ENABLE(dd), 0x0);
  742. BUG_ON(!dd->in_sg);
  743. BUG_ON(_calc_walked(in) > dd->in_sg->length);
  744. src = sg_virt(dd->in_sg) + _calc_walked(in);
  745. for (i = 0; i < DES_BLOCK_WORDS; i++) {
  746. omap_des_write(dd, DES_REG_DATA_N(dd, i), *src);
  747. scatterwalk_advance(&dd->in_walk, 4);
  748. if (dd->in_sg->length == _calc_walked(in)) {
  749. dd->in_sg = sg_next(dd->in_sg);
  750. if (dd->in_sg) {
  751. scatterwalk_start(&dd->in_walk,
  752. dd->in_sg);
  753. src = sg_virt(dd->in_sg) +
  754. _calc_walked(in);
  755. }
  756. } else {
  757. src++;
  758. }
  759. }
  760. /* Clear IRQ status */
  761. status &= ~DES_REG_IRQ_DATA_IN;
  762. omap_des_write(dd, DES_REG_IRQ_STATUS(dd), status);
  763. /* Enable DATA_OUT interrupt */
  764. omap_des_write(dd, DES_REG_IRQ_ENABLE(dd), 0x4);
  765. } else if (status & DES_REG_IRQ_DATA_OUT) {
  766. omap_des_write(dd, DES_REG_IRQ_ENABLE(dd), 0x0);
  767. BUG_ON(!dd->out_sg);
  768. BUG_ON(_calc_walked(out) > dd->out_sg->length);
  769. dst = sg_virt(dd->out_sg) + _calc_walked(out);
  770. for (i = 0; i < DES_BLOCK_WORDS; i++) {
  771. *dst = omap_des_read(dd, DES_REG_DATA_N(dd, i));
  772. scatterwalk_advance(&dd->out_walk, 4);
  773. if (dd->out_sg->length == _calc_walked(out)) {
  774. dd->out_sg = sg_next(dd->out_sg);
  775. if (dd->out_sg) {
  776. scatterwalk_start(&dd->out_walk,
  777. dd->out_sg);
  778. dst = sg_virt(dd->out_sg) +
  779. _calc_walked(out);
  780. }
  781. } else {
  782. dst++;
  783. }
  784. }
  785. BUG_ON(dd->total < DES_BLOCK_SIZE);
  786. dd->total -= DES_BLOCK_SIZE;
  787. /* Clear IRQ status */
  788. status &= ~DES_REG_IRQ_DATA_OUT;
  789. omap_des_write(dd, DES_REG_IRQ_STATUS(dd), status);
  790. if (!dd->total)
  791. /* All bytes read! */
  792. tasklet_schedule(&dd->done_task);
  793. else
  794. /* Enable DATA_IN interrupt for next block */
  795. omap_des_write(dd, DES_REG_IRQ_ENABLE(dd), 0x2);
  796. }
  797. return IRQ_HANDLED;
  798. }
  799. static const struct of_device_id omap_des_of_match[] = {
  800. {
  801. .compatible = "ti,omap4-des",
  802. .data = &omap_des_pdata_omap4,
  803. },
  804. {},
  805. };
  806. MODULE_DEVICE_TABLE(of, omap_des_of_match);
  807. static int omap_des_get_of(struct omap_des_dev *dd,
  808. struct platform_device *pdev)
  809. {
  810. const struct of_device_id *match;
  811. match = of_match_device(of_match_ptr(omap_des_of_match), &pdev->dev);
  812. if (!match) {
  813. dev_err(&pdev->dev, "no compatible OF match\n");
  814. return -EINVAL;
  815. }
  816. dd->dma_out = -1; /* Dummy value that's unused */
  817. dd->dma_in = -1; /* Dummy value that's unused */
  818. dd->pdata = match->data;
  819. return 0;
  820. }
  821. #else
  822. static int omap_des_get_of(struct omap_des_dev *dd,
  823. struct device *dev)
  824. {
  825. return -EINVAL;
  826. }
  827. #endif
  828. static int omap_des_get_pdev(struct omap_des_dev *dd,
  829. struct platform_device *pdev)
  830. {
  831. struct device *dev = &pdev->dev;
  832. struct resource *r;
  833. int err = 0;
  834. /* Get the DMA out channel */
  835. r = platform_get_resource(pdev, IORESOURCE_DMA, 0);
  836. if (!r) {
  837. dev_err(dev, "no DMA out resource info\n");
  838. err = -ENODEV;
  839. goto err;
  840. }
  841. dd->dma_out = r->start;
  842. /* Get the DMA in channel */
  843. r = platform_get_resource(pdev, IORESOURCE_DMA, 1);
  844. if (!r) {
  845. dev_err(dev, "no DMA in resource info\n");
  846. err = -ENODEV;
  847. goto err;
  848. }
  849. dd->dma_in = r->start;
  850. /* non-DT devices get pdata from pdev */
  851. dd->pdata = pdev->dev.platform_data;
  852. err:
  853. return err;
  854. }
  855. static int omap_des_probe(struct platform_device *pdev)
  856. {
  857. struct device *dev = &pdev->dev;
  858. struct omap_des_dev *dd;
  859. struct crypto_alg *algp;
  860. struct resource *res;
  861. int err = -ENOMEM, i, j, irq = -1;
  862. u32 reg;
  863. dd = devm_kzalloc(dev, sizeof(struct omap_des_dev), GFP_KERNEL);
  864. if (dd == NULL) {
  865. dev_err(dev, "unable to alloc data struct.\n");
  866. goto err_data;
  867. }
  868. dd->dev = dev;
  869. platform_set_drvdata(pdev, dd);
  870. spin_lock_init(&dd->lock);
  871. crypto_init_queue(&dd->queue, OMAP_DES_QUEUE_LENGTH);
  872. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  873. if (!res) {
  874. dev_err(dev, "no MEM resource info\n");
  875. goto err_res;
  876. }
  877. err = (dev->of_node) ? omap_des_get_of(dd, pdev) :
  878. omap_des_get_pdev(dd, pdev);
  879. if (err)
  880. goto err_res;
  881. dd->io_base = devm_ioremap_resource(dev, res);
  882. if (IS_ERR(dd->io_base)) {
  883. err = PTR_ERR(dd->io_base);
  884. goto err_res;
  885. }
  886. dd->phys_base = res->start;
  887. pm_runtime_enable(dev);
  888. err = pm_runtime_get_sync(dev);
  889. if (err < 0) {
  890. pm_runtime_put_noidle(dev);
  891. dev_err(dd->dev, "%s: failed to get_sync(%d)\n", __func__, err);
  892. goto err_get;
  893. }
  894. omap_des_dma_stop(dd);
  895. reg = omap_des_read(dd, DES_REG_REV(dd));
  896. pm_runtime_put_sync(dev);
  897. dev_info(dev, "OMAP DES hw accel rev: %u.%u\n",
  898. (reg & dd->pdata->major_mask) >> dd->pdata->major_shift,
  899. (reg & dd->pdata->minor_mask) >> dd->pdata->minor_shift);
  900. tasklet_init(&dd->done_task, omap_des_done_task, (unsigned long)dd);
  901. tasklet_init(&dd->queue_task, omap_des_queue_task, (unsigned long)dd);
  902. err = omap_des_dma_init(dd);
  903. if (err && DES_REG_IRQ_STATUS(dd) && DES_REG_IRQ_ENABLE(dd)) {
  904. dd->pio_only = 1;
  905. irq = platform_get_irq(pdev, 0);
  906. if (irq < 0) {
  907. dev_err(dev, "can't get IRQ resource\n");
  908. goto err_irq;
  909. }
  910. err = devm_request_irq(dev, irq, omap_des_irq, 0,
  911. dev_name(dev), dd);
  912. if (err) {
  913. dev_err(dev, "Unable to grab omap-des IRQ\n");
  914. goto err_irq;
  915. }
  916. }
  917. INIT_LIST_HEAD(&dd->list);
  918. spin_lock(&list_lock);
  919. list_add_tail(&dd->list, &dev_list);
  920. spin_unlock(&list_lock);
  921. for (i = 0; i < dd->pdata->algs_info_size; i++) {
  922. for (j = 0; j < dd->pdata->algs_info[i].size; j++) {
  923. algp = &dd->pdata->algs_info[i].algs_list[j];
  924. pr_debug("reg alg: %s\n", algp->cra_name);
  925. INIT_LIST_HEAD(&algp->cra_list);
  926. err = crypto_register_alg(algp);
  927. if (err)
  928. goto err_algs;
  929. dd->pdata->algs_info[i].registered++;
  930. }
  931. }
  932. return 0;
  933. err_algs:
  934. for (i = dd->pdata->algs_info_size - 1; i >= 0; i--)
  935. for (j = dd->pdata->algs_info[i].registered - 1; j >= 0; j--)
  936. crypto_unregister_alg(
  937. &dd->pdata->algs_info[i].algs_list[j]);
  938. if (!dd->pio_only)
  939. omap_des_dma_cleanup(dd);
  940. err_irq:
  941. tasklet_kill(&dd->done_task);
  942. tasklet_kill(&dd->queue_task);
  943. err_get:
  944. pm_runtime_disable(dev);
  945. err_res:
  946. dd = NULL;
  947. err_data:
  948. dev_err(dev, "initialization failed.\n");
  949. return err;
  950. }
  951. static int omap_des_remove(struct platform_device *pdev)
  952. {
  953. struct omap_des_dev *dd = platform_get_drvdata(pdev);
  954. int i, j;
  955. if (!dd)
  956. return -ENODEV;
  957. spin_lock(&list_lock);
  958. list_del(&dd->list);
  959. spin_unlock(&list_lock);
  960. for (i = dd->pdata->algs_info_size - 1; i >= 0; i--)
  961. for (j = dd->pdata->algs_info[i].registered - 1; j >= 0; j--)
  962. crypto_unregister_alg(
  963. &dd->pdata->algs_info[i].algs_list[j]);
  964. tasklet_kill(&dd->done_task);
  965. tasklet_kill(&dd->queue_task);
  966. omap_des_dma_cleanup(dd);
  967. pm_runtime_disable(dd->dev);
  968. dd = NULL;
  969. return 0;
  970. }
  971. #ifdef CONFIG_PM_SLEEP
  972. static int omap_des_suspend(struct device *dev)
  973. {
  974. pm_runtime_put_sync(dev);
  975. return 0;
  976. }
  977. static int omap_des_resume(struct device *dev)
  978. {
  979. int err;
  980. err = pm_runtime_get_sync(dev);
  981. if (err < 0) {
  982. pm_runtime_put_noidle(dev);
  983. dev_err(dev, "%s: failed to get_sync(%d)\n", __func__, err);
  984. return err;
  985. }
  986. return 0;
  987. }
  988. #endif
  989. static SIMPLE_DEV_PM_OPS(omap_des_pm_ops, omap_des_suspend, omap_des_resume);
  990. static struct platform_driver omap_des_driver = {
  991. .probe = omap_des_probe,
  992. .remove = omap_des_remove,
  993. .driver = {
  994. .name = "omap-des",
  995. .pm = &omap_des_pm_ops,
  996. .of_match_table = of_match_ptr(omap_des_of_match),
  997. },
  998. };
  999. module_platform_driver(omap_des_driver);
  1000. MODULE_DESCRIPTION("OMAP DES hw acceleration support.");
  1001. MODULE_LICENSE("GPL v2");
  1002. MODULE_AUTHOR("Joel Fernandes <joelf@ti.com>");