adf_transport.c 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578
  1. /*
  2. This file is provided under a dual BSD/GPLv2 license. When using or
  3. redistributing this file, you may do so under either license.
  4. GPL LICENSE SUMMARY
  5. Copyright(c) 2014 Intel Corporation.
  6. This program is free software; you can redistribute it and/or modify
  7. it under the terms of version 2 of the GNU General Public License as
  8. published by the Free Software Foundation.
  9. This program is distributed in the hope that it will be useful, but
  10. WITHOUT ANY WARRANTY; without even the implied warranty of
  11. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  12. General Public License for more details.
  13. Contact Information:
  14. qat-linux@intel.com
  15. BSD LICENSE
  16. Copyright(c) 2014 Intel Corporation.
  17. Redistribution and use in source and binary forms, with or without
  18. modification, are permitted provided that the following conditions
  19. are met:
  20. * Redistributions of source code must retain the above copyright
  21. notice, this list of conditions and the following disclaimer.
  22. * Redistributions in binary form must reproduce the above copyright
  23. notice, this list of conditions and the following disclaimer in
  24. the documentation and/or other materials provided with the
  25. distribution.
  26. * Neither the name of Intel Corporation nor the names of its
  27. contributors may be used to endorse or promote products derived
  28. from this software without specific prior written permission.
  29. THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
  30. "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
  31. LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
  32. A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
  33. OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
  34. SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
  35. LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
  36. DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
  37. THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
  38. (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
  39. OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  40. */
  41. #include <linux/delay.h>
  42. #include "adf_accel_devices.h"
  43. #include "adf_transport_internal.h"
  44. #include "adf_transport_access_macros.h"
  45. #include "adf_cfg.h"
  46. #include "adf_common_drv.h"
  47. static inline uint32_t adf_modulo(uint32_t data, uint32_t shift)
  48. {
  49. uint32_t div = data >> shift;
  50. uint32_t mult = div << shift;
  51. return data - mult;
  52. }
  53. static inline int adf_check_ring_alignment(uint64_t addr, uint64_t size)
  54. {
  55. if (((size - 1) & addr) != 0)
  56. return -EFAULT;
  57. return 0;
  58. }
  59. static int adf_verify_ring_size(uint32_t msg_size, uint32_t msg_num)
  60. {
  61. int i = ADF_MIN_RING_SIZE;
  62. for (; i <= ADF_MAX_RING_SIZE; i++)
  63. if ((msg_size * msg_num) == ADF_SIZE_TO_RING_SIZE_IN_BYTES(i))
  64. return i;
  65. return ADF_DEFAULT_RING_SIZE;
  66. }
  67. static int adf_reserve_ring(struct adf_etr_bank_data *bank, uint32_t ring)
  68. {
  69. spin_lock(&bank->lock);
  70. if (bank->ring_mask & (1 << ring)) {
  71. spin_unlock(&bank->lock);
  72. return -EFAULT;
  73. }
  74. bank->ring_mask |= (1 << ring);
  75. spin_unlock(&bank->lock);
  76. return 0;
  77. }
  78. static void adf_unreserve_ring(struct adf_etr_bank_data *bank, uint32_t ring)
  79. {
  80. spin_lock(&bank->lock);
  81. bank->ring_mask &= ~(1 << ring);
  82. spin_unlock(&bank->lock);
  83. }
  84. static void adf_enable_ring_irq(struct adf_etr_bank_data *bank, uint32_t ring)
  85. {
  86. spin_lock_bh(&bank->lock);
  87. bank->irq_mask |= (1 << ring);
  88. spin_unlock_bh(&bank->lock);
  89. WRITE_CSR_INT_COL_EN(bank->csr_addr, bank->bank_number, bank->irq_mask);
  90. WRITE_CSR_INT_COL_CTL(bank->csr_addr, bank->bank_number,
  91. bank->irq_coalesc_timer);
  92. }
  93. static void adf_disable_ring_irq(struct adf_etr_bank_data *bank, uint32_t ring)
  94. {
  95. spin_lock_bh(&bank->lock);
  96. bank->irq_mask &= ~(1 << ring);
  97. spin_unlock_bh(&bank->lock);
  98. WRITE_CSR_INT_COL_EN(bank->csr_addr, bank->bank_number, bank->irq_mask);
  99. }
  100. int adf_send_message(struct adf_etr_ring_data *ring, uint32_t *msg)
  101. {
  102. if (atomic_add_return(1, ring->inflights) >
  103. ADF_MAX_INFLIGHTS(ring->ring_size, ring->msg_size)) {
  104. atomic_dec(ring->inflights);
  105. return -EAGAIN;
  106. }
  107. spin_lock_bh(&ring->lock);
  108. memcpy(ring->base_addr + ring->tail, msg,
  109. ADF_MSG_SIZE_TO_BYTES(ring->msg_size));
  110. ring->tail = adf_modulo(ring->tail +
  111. ADF_MSG_SIZE_TO_BYTES(ring->msg_size),
  112. ADF_RING_SIZE_MODULO(ring->ring_size));
  113. WRITE_CSR_RING_TAIL(ring->bank->csr_addr, ring->bank->bank_number,
  114. ring->ring_number, ring->tail);
  115. spin_unlock_bh(&ring->lock);
  116. return 0;
  117. }
  118. static int adf_handle_response(struct adf_etr_ring_data *ring)
  119. {
  120. uint32_t msg_counter = 0;
  121. uint32_t *msg = (uint32_t *)(ring->base_addr + ring->head);
  122. while (*msg != ADF_RING_EMPTY_SIG) {
  123. ring->callback((uint32_t *)msg);
  124. *msg = ADF_RING_EMPTY_SIG;
  125. ring->head = adf_modulo(ring->head +
  126. ADF_MSG_SIZE_TO_BYTES(ring->msg_size),
  127. ADF_RING_SIZE_MODULO(ring->ring_size));
  128. msg_counter++;
  129. msg = (uint32_t *)(ring->base_addr + ring->head);
  130. }
  131. if (msg_counter > 0) {
  132. WRITE_CSR_RING_HEAD(ring->bank->csr_addr,
  133. ring->bank->bank_number,
  134. ring->ring_number, ring->head);
  135. atomic_sub(msg_counter, ring->inflights);
  136. }
  137. return 0;
  138. }
  139. static void adf_configure_tx_ring(struct adf_etr_ring_data *ring)
  140. {
  141. uint32_t ring_config = BUILD_RING_CONFIG(ring->ring_size);
  142. WRITE_CSR_RING_CONFIG(ring->bank->csr_addr, ring->bank->bank_number,
  143. ring->ring_number, ring_config);
  144. }
  145. static void adf_configure_rx_ring(struct adf_etr_ring_data *ring)
  146. {
  147. uint32_t ring_config =
  148. BUILD_RESP_RING_CONFIG(ring->ring_size,
  149. ADF_RING_NEAR_WATERMARK_512,
  150. ADF_RING_NEAR_WATERMARK_0);
  151. WRITE_CSR_RING_CONFIG(ring->bank->csr_addr, ring->bank->bank_number,
  152. ring->ring_number, ring_config);
  153. }
  154. static int adf_init_ring(struct adf_etr_ring_data *ring)
  155. {
  156. struct adf_etr_bank_data *bank = ring->bank;
  157. struct adf_accel_dev *accel_dev = bank->accel_dev;
  158. struct adf_hw_device_data *hw_data = accel_dev->hw_device;
  159. uint64_t ring_base;
  160. uint32_t ring_size_bytes =
  161. ADF_SIZE_TO_RING_SIZE_IN_BYTES(ring->ring_size);
  162. ring_size_bytes = ADF_RING_SIZE_BYTES_MIN(ring_size_bytes);
  163. ring->base_addr = dma_alloc_coherent(&GET_DEV(accel_dev),
  164. ring_size_bytes, &ring->dma_addr,
  165. GFP_KERNEL);
  166. if (!ring->base_addr)
  167. return -ENOMEM;
  168. memset(ring->base_addr, 0x7F, ring_size_bytes);
  169. /* The base_addr has to be aligned to the size of the buffer */
  170. if (adf_check_ring_alignment(ring->dma_addr, ring_size_bytes)) {
  171. dev_err(&GET_DEV(accel_dev), "Ring address not aligned\n");
  172. dma_free_coherent(&GET_DEV(accel_dev), ring_size_bytes,
  173. ring->base_addr, ring->dma_addr);
  174. return -EFAULT;
  175. }
  176. if (hw_data->tx_rings_mask & (1 << ring->ring_number))
  177. adf_configure_tx_ring(ring);
  178. else
  179. adf_configure_rx_ring(ring);
  180. ring_base = BUILD_RING_BASE_ADDR(ring->dma_addr, ring->ring_size);
  181. WRITE_CSR_RING_BASE(ring->bank->csr_addr, ring->bank->bank_number,
  182. ring->ring_number, ring_base);
  183. spin_lock_init(&ring->lock);
  184. return 0;
  185. }
  186. static void adf_cleanup_ring(struct adf_etr_ring_data *ring)
  187. {
  188. uint32_t ring_size_bytes =
  189. ADF_SIZE_TO_RING_SIZE_IN_BYTES(ring->ring_size);
  190. ring_size_bytes = ADF_RING_SIZE_BYTES_MIN(ring_size_bytes);
  191. if (ring->base_addr) {
  192. memset(ring->base_addr, 0x7F, ring_size_bytes);
  193. dma_free_coherent(&GET_DEV(ring->bank->accel_dev),
  194. ring_size_bytes, ring->base_addr,
  195. ring->dma_addr);
  196. }
  197. }
  198. int adf_create_ring(struct adf_accel_dev *accel_dev, const char *section,
  199. uint32_t bank_num, uint32_t num_msgs,
  200. uint32_t msg_size, const char *ring_name,
  201. adf_callback_fn callback, int poll_mode,
  202. struct adf_etr_ring_data **ring_ptr)
  203. {
  204. struct adf_etr_data *transport_data = accel_dev->transport;
  205. struct adf_etr_bank_data *bank;
  206. struct adf_etr_ring_data *ring;
  207. char val[ADF_CFG_MAX_VAL_LEN_IN_BYTES];
  208. uint32_t ring_num;
  209. int ret;
  210. if (bank_num >= GET_MAX_BANKS(accel_dev)) {
  211. dev_err(&GET_DEV(accel_dev), "Invalid bank number\n");
  212. return -EFAULT;
  213. }
  214. if (msg_size > ADF_MSG_SIZE_TO_BYTES(ADF_MAX_MSG_SIZE)) {
  215. dev_err(&GET_DEV(accel_dev), "Invalid msg size\n");
  216. return -EFAULT;
  217. }
  218. if (ADF_MAX_INFLIGHTS(adf_verify_ring_size(msg_size, num_msgs),
  219. ADF_BYTES_TO_MSG_SIZE(msg_size)) < 2) {
  220. dev_err(&GET_DEV(accel_dev),
  221. "Invalid ring size for given msg size\n");
  222. return -EFAULT;
  223. }
  224. if (adf_cfg_get_param_value(accel_dev, section, ring_name, val)) {
  225. dev_err(&GET_DEV(accel_dev), "Section %s, no such entry : %s\n",
  226. section, ring_name);
  227. return -EFAULT;
  228. }
  229. if (kstrtouint(val, 10, &ring_num)) {
  230. dev_err(&GET_DEV(accel_dev), "Can't get ring number\n");
  231. return -EFAULT;
  232. }
  233. if (ring_num >= ADF_ETR_MAX_RINGS_PER_BANK) {
  234. dev_err(&GET_DEV(accel_dev), "Invalid ring number\n");
  235. return -EFAULT;
  236. }
  237. bank = &transport_data->banks[bank_num];
  238. if (adf_reserve_ring(bank, ring_num)) {
  239. dev_err(&GET_DEV(accel_dev), "Ring %d, %s already exists.\n",
  240. ring_num, ring_name);
  241. return -EFAULT;
  242. }
  243. ring = &bank->rings[ring_num];
  244. ring->ring_number = ring_num;
  245. ring->bank = bank;
  246. ring->callback = callback;
  247. ring->msg_size = ADF_BYTES_TO_MSG_SIZE(msg_size);
  248. ring->ring_size = adf_verify_ring_size(msg_size, num_msgs);
  249. ring->head = 0;
  250. ring->tail = 0;
  251. atomic_set(ring->inflights, 0);
  252. ret = adf_init_ring(ring);
  253. if (ret)
  254. goto err;
  255. /* Enable HW arbitration for the given ring */
  256. adf_update_ring_arb(ring);
  257. if (adf_ring_debugfs_add(ring, ring_name)) {
  258. dev_err(&GET_DEV(accel_dev),
  259. "Couldn't add ring debugfs entry\n");
  260. ret = -EFAULT;
  261. goto err;
  262. }
  263. /* Enable interrupts if needed */
  264. if (callback && (!poll_mode))
  265. adf_enable_ring_irq(bank, ring->ring_number);
  266. *ring_ptr = ring;
  267. return 0;
  268. err:
  269. adf_cleanup_ring(ring);
  270. adf_unreserve_ring(bank, ring_num);
  271. adf_update_ring_arb(ring);
  272. return ret;
  273. }
  274. void adf_remove_ring(struct adf_etr_ring_data *ring)
  275. {
  276. struct adf_etr_bank_data *bank = ring->bank;
  277. /* Disable interrupts for the given ring */
  278. adf_disable_ring_irq(bank, ring->ring_number);
  279. /* Clear PCI config space */
  280. WRITE_CSR_RING_CONFIG(bank->csr_addr, bank->bank_number,
  281. ring->ring_number, 0);
  282. WRITE_CSR_RING_BASE(bank->csr_addr, bank->bank_number,
  283. ring->ring_number, 0);
  284. adf_ring_debugfs_rm(ring);
  285. adf_unreserve_ring(bank, ring->ring_number);
  286. /* Disable HW arbitration for the given ring */
  287. adf_update_ring_arb(ring);
  288. adf_cleanup_ring(ring);
  289. }
  290. static void adf_ring_response_handler(struct adf_etr_bank_data *bank)
  291. {
  292. uint32_t empty_rings, i;
  293. empty_rings = READ_CSR_E_STAT(bank->csr_addr, bank->bank_number);
  294. empty_rings = ~empty_rings & bank->irq_mask;
  295. for (i = 0; i < ADF_ETR_MAX_RINGS_PER_BANK; ++i) {
  296. if (empty_rings & (1 << i))
  297. adf_handle_response(&bank->rings[i]);
  298. }
  299. }
  300. /**
  301. * adf_response_handler() - Bottom half handler response handler
  302. * @bank_addr: Address of a ring bank for with the BH was scheduled.
  303. *
  304. * Function is the bottom half handler for the response from acceleration
  305. * device. There is one handler for every ring bank. Function checks all
  306. * communication rings in the bank.
  307. * To be used by QAT device specific drivers.
  308. *
  309. * Return: void
  310. */
  311. void adf_response_handler(unsigned long bank_addr)
  312. {
  313. struct adf_etr_bank_data *bank = (void *)bank_addr;
  314. /* Handle all the responses nad reenable IRQs */
  315. adf_ring_response_handler(bank);
  316. WRITE_CSR_INT_FLAG_AND_COL(bank->csr_addr, bank->bank_number,
  317. bank->irq_mask);
  318. }
  319. EXPORT_SYMBOL_GPL(adf_response_handler);
  320. static inline int adf_get_cfg_int(struct adf_accel_dev *accel_dev,
  321. const char *section, const char *format,
  322. uint32_t key, uint32_t *value)
  323. {
  324. char key_buf[ADF_CFG_MAX_KEY_LEN_IN_BYTES];
  325. char val_buf[ADF_CFG_MAX_VAL_LEN_IN_BYTES];
  326. snprintf(key_buf, ADF_CFG_MAX_KEY_LEN_IN_BYTES, format, key);
  327. if (adf_cfg_get_param_value(accel_dev, section, key_buf, val_buf))
  328. return -EFAULT;
  329. if (kstrtouint(val_buf, 10, value))
  330. return -EFAULT;
  331. return 0;
  332. }
  333. static void adf_get_coalesc_timer(struct adf_etr_bank_data *bank,
  334. const char *section,
  335. uint32_t bank_num_in_accel)
  336. {
  337. if (adf_get_cfg_int(bank->accel_dev, section,
  338. ADF_ETRMGR_COALESCE_TIMER_FORMAT,
  339. bank_num_in_accel, &bank->irq_coalesc_timer))
  340. bank->irq_coalesc_timer = ADF_COALESCING_DEF_TIME;
  341. if (ADF_COALESCING_MAX_TIME < bank->irq_coalesc_timer ||
  342. ADF_COALESCING_MIN_TIME > bank->irq_coalesc_timer)
  343. bank->irq_coalesc_timer = ADF_COALESCING_DEF_TIME;
  344. }
  345. static int adf_init_bank(struct adf_accel_dev *accel_dev,
  346. struct adf_etr_bank_data *bank,
  347. uint32_t bank_num, void __iomem *csr_addr)
  348. {
  349. struct adf_hw_device_data *hw_data = accel_dev->hw_device;
  350. struct adf_etr_ring_data *ring;
  351. struct adf_etr_ring_data *tx_ring;
  352. uint32_t i, coalesc_enabled = 0;
  353. memset(bank, 0, sizeof(*bank));
  354. bank->bank_number = bank_num;
  355. bank->csr_addr = csr_addr;
  356. bank->accel_dev = accel_dev;
  357. spin_lock_init(&bank->lock);
  358. /* Enable IRQ coalescing always. This will allow to use
  359. * the optimised flag and coalesc register.
  360. * If it is disabled in the config file just use min time value */
  361. if ((adf_get_cfg_int(accel_dev, "Accelerator0",
  362. ADF_ETRMGR_COALESCING_ENABLED_FORMAT, bank_num,
  363. &coalesc_enabled) == 0) && coalesc_enabled)
  364. adf_get_coalesc_timer(bank, "Accelerator0", bank_num);
  365. else
  366. bank->irq_coalesc_timer = ADF_COALESCING_MIN_TIME;
  367. for (i = 0; i < ADF_ETR_MAX_RINGS_PER_BANK; i++) {
  368. WRITE_CSR_RING_CONFIG(csr_addr, bank_num, i, 0);
  369. WRITE_CSR_RING_BASE(csr_addr, bank_num, i, 0);
  370. ring = &bank->rings[i];
  371. if (hw_data->tx_rings_mask & (1 << i)) {
  372. ring->inflights =
  373. kzalloc_node(sizeof(atomic_t),
  374. GFP_KERNEL,
  375. dev_to_node(&GET_DEV(accel_dev)));
  376. if (!ring->inflights)
  377. goto err;
  378. } else {
  379. if (i < hw_data->tx_rx_gap) {
  380. dev_err(&GET_DEV(accel_dev),
  381. "Invalid tx rings mask config\n");
  382. goto err;
  383. }
  384. tx_ring = &bank->rings[i - hw_data->tx_rx_gap];
  385. ring->inflights = tx_ring->inflights;
  386. }
  387. }
  388. if (adf_bank_debugfs_add(bank)) {
  389. dev_err(&GET_DEV(accel_dev),
  390. "Failed to add bank debugfs entry\n");
  391. goto err;
  392. }
  393. WRITE_CSR_INT_SRCSEL(csr_addr, bank_num);
  394. return 0;
  395. err:
  396. for (i = 0; i < ADF_ETR_MAX_RINGS_PER_BANK; i++) {
  397. ring = &bank->rings[i];
  398. if (hw_data->tx_rings_mask & (1 << i))
  399. kfree(ring->inflights);
  400. }
  401. return -ENOMEM;
  402. }
  403. /**
  404. * adf_init_etr_data() - Initialize transport rings for acceleration device
  405. * @accel_dev: Pointer to acceleration device.
  406. *
  407. * Function is the initializes the communications channels (rings) to the
  408. * acceleration device accel_dev.
  409. * To be used by QAT device specific drivers.
  410. *
  411. * Return: 0 on success, error code otherwise.
  412. */
  413. int adf_init_etr_data(struct adf_accel_dev *accel_dev)
  414. {
  415. struct adf_etr_data *etr_data;
  416. struct adf_hw_device_data *hw_data = accel_dev->hw_device;
  417. void __iomem *csr_addr;
  418. uint32_t size;
  419. uint32_t num_banks = 0;
  420. int i, ret;
  421. etr_data = kzalloc_node(sizeof(*etr_data), GFP_KERNEL,
  422. dev_to_node(&GET_DEV(accel_dev)));
  423. if (!etr_data)
  424. return -ENOMEM;
  425. num_banks = GET_MAX_BANKS(accel_dev);
  426. size = num_banks * sizeof(struct adf_etr_bank_data);
  427. etr_data->banks = kzalloc_node(size, GFP_KERNEL,
  428. dev_to_node(&GET_DEV(accel_dev)));
  429. if (!etr_data->banks) {
  430. ret = -ENOMEM;
  431. goto err_bank;
  432. }
  433. accel_dev->transport = etr_data;
  434. i = hw_data->get_etr_bar_id(hw_data);
  435. csr_addr = accel_dev->accel_pci_dev.pci_bars[i].virt_addr;
  436. /* accel_dev->debugfs_dir should always be non-NULL here */
  437. etr_data->debug = debugfs_create_dir("transport",
  438. accel_dev->debugfs_dir);
  439. if (!etr_data->debug) {
  440. dev_err(&GET_DEV(accel_dev),
  441. "Unable to create transport debugfs entry\n");
  442. ret = -ENOENT;
  443. goto err_bank_debug;
  444. }
  445. for (i = 0; i < num_banks; i++) {
  446. ret = adf_init_bank(accel_dev, &etr_data->banks[i], i,
  447. csr_addr);
  448. if (ret)
  449. goto err_bank_all;
  450. }
  451. return 0;
  452. err_bank_all:
  453. debugfs_remove(etr_data->debug);
  454. err_bank_debug:
  455. kfree(etr_data->banks);
  456. err_bank:
  457. kfree(etr_data);
  458. accel_dev->transport = NULL;
  459. return ret;
  460. }
  461. EXPORT_SYMBOL_GPL(adf_init_etr_data);
  462. static void cleanup_bank(struct adf_etr_bank_data *bank)
  463. {
  464. uint32_t i;
  465. for (i = 0; i < ADF_ETR_MAX_RINGS_PER_BANK; i++) {
  466. struct adf_accel_dev *accel_dev = bank->accel_dev;
  467. struct adf_hw_device_data *hw_data = accel_dev->hw_device;
  468. struct adf_etr_ring_data *ring = &bank->rings[i];
  469. if (bank->ring_mask & (1 << i))
  470. adf_cleanup_ring(ring);
  471. if (hw_data->tx_rings_mask & (1 << i))
  472. kfree(ring->inflights);
  473. }
  474. adf_bank_debugfs_rm(bank);
  475. memset(bank, 0, sizeof(*bank));
  476. }
  477. static void adf_cleanup_etr_handles(struct adf_accel_dev *accel_dev)
  478. {
  479. struct adf_etr_data *etr_data = accel_dev->transport;
  480. uint32_t i, num_banks = GET_MAX_BANKS(accel_dev);
  481. for (i = 0; i < num_banks; i++)
  482. cleanup_bank(&etr_data->banks[i]);
  483. }
  484. /**
  485. * adf_cleanup_etr_data() - Clear transport rings for acceleration device
  486. * @accel_dev: Pointer to acceleration device.
  487. *
  488. * Function is the clears the communications channels (rings) of the
  489. * acceleration device accel_dev.
  490. * To be used by QAT device specific drivers.
  491. *
  492. * Return: void
  493. */
  494. void adf_cleanup_etr_data(struct adf_accel_dev *accel_dev)
  495. {
  496. struct adf_etr_data *etr_data = accel_dev->transport;
  497. if (etr_data) {
  498. adf_cleanup_etr_handles(accel_dev);
  499. debugfs_remove(etr_data->debug);
  500. kfree(etr_data->banks);
  501. kfree(etr_data);
  502. accel_dev->transport = NULL;
  503. }
  504. }
  505. EXPORT_SYMBOL_GPL(adf_cleanup_etr_data);