sun4i-ss-core.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428
  1. /*
  2. * sun4i-ss-core.c - hardware cryptographic accelerator for Allwinner A20 SoC
  3. *
  4. * Copyright (C) 2013-2015 Corentin LABBE <clabbe.montjoie@gmail.com>
  5. *
  6. * Core file which registers crypto algorithms supported by the SS.
  7. *
  8. * You could find a link for the datasheet in Documentation/arm/sunxi/README
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of the GNU General Public License as published by
  12. * the Free Software Foundation; either version 2 of the License, or
  13. * (at your option) any later version.
  14. */
  15. #include <linux/clk.h>
  16. #include <linux/crypto.h>
  17. #include <linux/io.h>
  18. #include <linux/module.h>
  19. #include <linux/of.h>
  20. #include <linux/platform_device.h>
  21. #include <crypto/scatterwalk.h>
  22. #include <linux/scatterlist.h>
  23. #include <linux/interrupt.h>
  24. #include <linux/delay.h>
  25. #include <linux/reset.h>
  26. #include "sun4i-ss.h"
  27. static struct sun4i_ss_alg_template ss_algs[] = {
  28. { .type = CRYPTO_ALG_TYPE_AHASH,
  29. .mode = SS_OP_MD5,
  30. .alg.hash = {
  31. .init = sun4i_hash_init,
  32. .update = sun4i_hash_update,
  33. .final = sun4i_hash_final,
  34. .finup = sun4i_hash_finup,
  35. .digest = sun4i_hash_digest,
  36. .export = sun4i_hash_export_md5,
  37. .import = sun4i_hash_import_md5,
  38. .halg = {
  39. .digestsize = MD5_DIGEST_SIZE,
  40. .statesize = sizeof(struct md5_state),
  41. .base = {
  42. .cra_name = "md5",
  43. .cra_driver_name = "md5-sun4i-ss",
  44. .cra_priority = 300,
  45. .cra_alignmask = 3,
  46. .cra_flags = CRYPTO_ALG_TYPE_AHASH,
  47. .cra_blocksize = MD5_HMAC_BLOCK_SIZE,
  48. .cra_ctxsize = sizeof(struct sun4i_req_ctx),
  49. .cra_module = THIS_MODULE,
  50. .cra_type = &crypto_ahash_type,
  51. .cra_init = sun4i_hash_crainit
  52. }
  53. }
  54. }
  55. },
  56. { .type = CRYPTO_ALG_TYPE_AHASH,
  57. .mode = SS_OP_SHA1,
  58. .alg.hash = {
  59. .init = sun4i_hash_init,
  60. .update = sun4i_hash_update,
  61. .final = sun4i_hash_final,
  62. .finup = sun4i_hash_finup,
  63. .digest = sun4i_hash_digest,
  64. .export = sun4i_hash_export_sha1,
  65. .import = sun4i_hash_import_sha1,
  66. .halg = {
  67. .digestsize = SHA1_DIGEST_SIZE,
  68. .statesize = sizeof(struct sha1_state),
  69. .base = {
  70. .cra_name = "sha1",
  71. .cra_driver_name = "sha1-sun4i-ss",
  72. .cra_priority = 300,
  73. .cra_alignmask = 3,
  74. .cra_flags = CRYPTO_ALG_TYPE_AHASH,
  75. .cra_blocksize = SHA1_BLOCK_SIZE,
  76. .cra_ctxsize = sizeof(struct sun4i_req_ctx),
  77. .cra_module = THIS_MODULE,
  78. .cra_type = &crypto_ahash_type,
  79. .cra_init = sun4i_hash_crainit
  80. }
  81. }
  82. }
  83. },
  84. { .type = CRYPTO_ALG_TYPE_ABLKCIPHER,
  85. .alg.crypto = {
  86. .cra_name = "cbc(aes)",
  87. .cra_driver_name = "cbc-aes-sun4i-ss",
  88. .cra_priority = 300,
  89. .cra_blocksize = AES_BLOCK_SIZE,
  90. .cra_flags = CRYPTO_ALG_TYPE_ABLKCIPHER,
  91. .cra_ctxsize = sizeof(struct sun4i_tfm_ctx),
  92. .cra_module = THIS_MODULE,
  93. .cra_alignmask = 3,
  94. .cra_type = &crypto_ablkcipher_type,
  95. .cra_init = sun4i_ss_cipher_init,
  96. .cra_ablkcipher = {
  97. .min_keysize = AES_MIN_KEY_SIZE,
  98. .max_keysize = AES_MAX_KEY_SIZE,
  99. .ivsize = AES_BLOCK_SIZE,
  100. .setkey = sun4i_ss_aes_setkey,
  101. .encrypt = sun4i_ss_cbc_aes_encrypt,
  102. .decrypt = sun4i_ss_cbc_aes_decrypt,
  103. }
  104. }
  105. },
  106. { .type = CRYPTO_ALG_TYPE_ABLKCIPHER,
  107. .alg.crypto = {
  108. .cra_name = "ecb(aes)",
  109. .cra_driver_name = "ecb-aes-sun4i-ss",
  110. .cra_priority = 300,
  111. .cra_blocksize = AES_BLOCK_SIZE,
  112. .cra_flags = CRYPTO_ALG_TYPE_ABLKCIPHER,
  113. .cra_ctxsize = sizeof(struct sun4i_tfm_ctx),
  114. .cra_module = THIS_MODULE,
  115. .cra_alignmask = 3,
  116. .cra_type = &crypto_ablkcipher_type,
  117. .cra_init = sun4i_ss_cipher_init,
  118. .cra_ablkcipher = {
  119. .min_keysize = AES_MIN_KEY_SIZE,
  120. .max_keysize = AES_MAX_KEY_SIZE,
  121. .ivsize = AES_BLOCK_SIZE,
  122. .setkey = sun4i_ss_aes_setkey,
  123. .encrypt = sun4i_ss_ecb_aes_encrypt,
  124. .decrypt = sun4i_ss_ecb_aes_decrypt,
  125. }
  126. }
  127. },
  128. { .type = CRYPTO_ALG_TYPE_ABLKCIPHER,
  129. .alg.crypto = {
  130. .cra_name = "cbc(des)",
  131. .cra_driver_name = "cbc-des-sun4i-ss",
  132. .cra_priority = 300,
  133. .cra_blocksize = DES_BLOCK_SIZE,
  134. .cra_flags = CRYPTO_ALG_TYPE_ABLKCIPHER,
  135. .cra_ctxsize = sizeof(struct sun4i_req_ctx),
  136. .cra_module = THIS_MODULE,
  137. .cra_alignmask = 3,
  138. .cra_type = &crypto_ablkcipher_type,
  139. .cra_init = sun4i_ss_cipher_init,
  140. .cra_u.ablkcipher = {
  141. .min_keysize = DES_KEY_SIZE,
  142. .max_keysize = DES_KEY_SIZE,
  143. .ivsize = DES_BLOCK_SIZE,
  144. .setkey = sun4i_ss_des_setkey,
  145. .encrypt = sun4i_ss_cbc_des_encrypt,
  146. .decrypt = sun4i_ss_cbc_des_decrypt,
  147. }
  148. }
  149. },
  150. { .type = CRYPTO_ALG_TYPE_ABLKCIPHER,
  151. .alg.crypto = {
  152. .cra_name = "ecb(des)",
  153. .cra_driver_name = "ecb-des-sun4i-ss",
  154. .cra_priority = 300,
  155. .cra_blocksize = DES_BLOCK_SIZE,
  156. .cra_flags = CRYPTO_ALG_TYPE_ABLKCIPHER,
  157. .cra_ctxsize = sizeof(struct sun4i_req_ctx),
  158. .cra_module = THIS_MODULE,
  159. .cra_alignmask = 3,
  160. .cra_type = &crypto_ablkcipher_type,
  161. .cra_init = sun4i_ss_cipher_init,
  162. .cra_u.ablkcipher = {
  163. .min_keysize = DES_KEY_SIZE,
  164. .max_keysize = DES_KEY_SIZE,
  165. .setkey = sun4i_ss_des_setkey,
  166. .encrypt = sun4i_ss_ecb_des_encrypt,
  167. .decrypt = sun4i_ss_ecb_des_decrypt,
  168. }
  169. }
  170. },
  171. { .type = CRYPTO_ALG_TYPE_ABLKCIPHER,
  172. .alg.crypto = {
  173. .cra_name = "cbc(des3_ede)",
  174. .cra_driver_name = "cbc-des3-sun4i-ss",
  175. .cra_priority = 300,
  176. .cra_blocksize = DES3_EDE_BLOCK_SIZE,
  177. .cra_flags = CRYPTO_ALG_TYPE_ABLKCIPHER,
  178. .cra_ctxsize = sizeof(struct sun4i_req_ctx),
  179. .cra_module = THIS_MODULE,
  180. .cra_alignmask = 3,
  181. .cra_type = &crypto_ablkcipher_type,
  182. .cra_init = sun4i_ss_cipher_init,
  183. .cra_u.ablkcipher = {
  184. .min_keysize = DES3_EDE_KEY_SIZE,
  185. .max_keysize = DES3_EDE_KEY_SIZE,
  186. .ivsize = DES3_EDE_BLOCK_SIZE,
  187. .setkey = sun4i_ss_des3_setkey,
  188. .encrypt = sun4i_ss_cbc_des3_encrypt,
  189. .decrypt = sun4i_ss_cbc_des3_decrypt,
  190. }
  191. }
  192. },
  193. { .type = CRYPTO_ALG_TYPE_ABLKCIPHER,
  194. .alg.crypto = {
  195. .cra_name = "ecb(des3_ede)",
  196. .cra_driver_name = "ecb-des3-sun4i-ss",
  197. .cra_priority = 300,
  198. .cra_blocksize = DES3_EDE_BLOCK_SIZE,
  199. .cra_flags = CRYPTO_ALG_TYPE_ABLKCIPHER,
  200. .cra_ctxsize = sizeof(struct sun4i_req_ctx),
  201. .cra_module = THIS_MODULE,
  202. .cra_alignmask = 3,
  203. .cra_type = &crypto_ablkcipher_type,
  204. .cra_init = sun4i_ss_cipher_init,
  205. .cra_u.ablkcipher = {
  206. .min_keysize = DES3_EDE_KEY_SIZE,
  207. .max_keysize = DES3_EDE_KEY_SIZE,
  208. .ivsize = DES3_EDE_BLOCK_SIZE,
  209. .setkey = sun4i_ss_des3_setkey,
  210. .encrypt = sun4i_ss_ecb_des3_encrypt,
  211. .decrypt = sun4i_ss_ecb_des3_decrypt,
  212. }
  213. }
  214. },
  215. };
  216. static int sun4i_ss_probe(struct platform_device *pdev)
  217. {
  218. struct resource *res;
  219. u32 v;
  220. int err, i;
  221. unsigned long cr;
  222. const unsigned long cr_ahb = 24 * 1000 * 1000;
  223. const unsigned long cr_mod = 150 * 1000 * 1000;
  224. struct sun4i_ss_ctx *ss;
  225. if (!pdev->dev.of_node)
  226. return -ENODEV;
  227. ss = devm_kzalloc(&pdev->dev, sizeof(*ss), GFP_KERNEL);
  228. if (!ss)
  229. return -ENOMEM;
  230. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  231. ss->base = devm_ioremap_resource(&pdev->dev, res);
  232. if (IS_ERR(ss->base)) {
  233. dev_err(&pdev->dev, "Cannot request MMIO\n");
  234. return PTR_ERR(ss->base);
  235. }
  236. ss->ssclk = devm_clk_get(&pdev->dev, "mod");
  237. if (IS_ERR(ss->ssclk)) {
  238. err = PTR_ERR(ss->ssclk);
  239. dev_err(&pdev->dev, "Cannot get SS clock err=%d\n", err);
  240. return err;
  241. }
  242. dev_dbg(&pdev->dev, "clock ss acquired\n");
  243. ss->busclk = devm_clk_get(&pdev->dev, "ahb");
  244. if (IS_ERR(ss->busclk)) {
  245. err = PTR_ERR(ss->busclk);
  246. dev_err(&pdev->dev, "Cannot get AHB SS clock err=%d\n", err);
  247. return err;
  248. }
  249. dev_dbg(&pdev->dev, "clock ahb_ss acquired\n");
  250. ss->reset = devm_reset_control_get_optional(&pdev->dev, "ahb");
  251. if (IS_ERR(ss->reset)) {
  252. if (PTR_ERR(ss->reset) == -EPROBE_DEFER)
  253. return PTR_ERR(ss->reset);
  254. dev_info(&pdev->dev, "no reset control found\n");
  255. ss->reset = NULL;
  256. }
  257. /* Enable both clocks */
  258. err = clk_prepare_enable(ss->busclk);
  259. if (err != 0) {
  260. dev_err(&pdev->dev, "Cannot prepare_enable busclk\n");
  261. return err;
  262. }
  263. err = clk_prepare_enable(ss->ssclk);
  264. if (err != 0) {
  265. dev_err(&pdev->dev, "Cannot prepare_enable ssclk\n");
  266. goto error_ssclk;
  267. }
  268. /*
  269. * Check that clock have the correct rates given in the datasheet
  270. * Try to set the clock to the maximum allowed
  271. */
  272. err = clk_set_rate(ss->ssclk, cr_mod);
  273. if (err != 0) {
  274. dev_err(&pdev->dev, "Cannot set clock rate to ssclk\n");
  275. goto error_clk;
  276. }
  277. /* Deassert reset if we have a reset control */
  278. if (ss->reset) {
  279. err = reset_control_deassert(ss->reset);
  280. if (err) {
  281. dev_err(&pdev->dev, "Cannot deassert reset control\n");
  282. goto error_clk;
  283. }
  284. }
  285. /*
  286. * The only impact on clocks below requirement are bad performance,
  287. * so do not print "errors"
  288. * warn on Overclocked clocks
  289. */
  290. cr = clk_get_rate(ss->busclk);
  291. if (cr >= cr_ahb)
  292. dev_dbg(&pdev->dev, "Clock bus %lu (%lu MHz) (must be >= %lu)\n",
  293. cr, cr / 1000000, cr_ahb);
  294. else
  295. dev_warn(&pdev->dev, "Clock bus %lu (%lu MHz) (must be >= %lu)\n",
  296. cr, cr / 1000000, cr_ahb);
  297. cr = clk_get_rate(ss->ssclk);
  298. if (cr <= cr_mod)
  299. if (cr < cr_mod)
  300. dev_warn(&pdev->dev, "Clock ss %lu (%lu MHz) (must be <= %lu)\n",
  301. cr, cr / 1000000, cr_mod);
  302. else
  303. dev_dbg(&pdev->dev, "Clock ss %lu (%lu MHz) (must be <= %lu)\n",
  304. cr, cr / 1000000, cr_mod);
  305. else
  306. dev_warn(&pdev->dev, "Clock ss is at %lu (%lu MHz) (must be <= %lu)\n",
  307. cr, cr / 1000000, cr_mod);
  308. /*
  309. * Datasheet named it "Die Bonding ID"
  310. * I expect to be a sort of Security System Revision number.
  311. * Since the A80 seems to have an other version of SS
  312. * this info could be useful
  313. */
  314. writel(SS_ENABLED, ss->base + SS_CTL);
  315. v = readl(ss->base + SS_CTL);
  316. v >>= 16;
  317. v &= 0x07;
  318. dev_info(&pdev->dev, "Die ID %d\n", v);
  319. writel(0, ss->base + SS_CTL);
  320. ss->dev = &pdev->dev;
  321. spin_lock_init(&ss->slock);
  322. for (i = 0; i < ARRAY_SIZE(ss_algs); i++) {
  323. ss_algs[i].ss = ss;
  324. switch (ss_algs[i].type) {
  325. case CRYPTO_ALG_TYPE_ABLKCIPHER:
  326. err = crypto_register_alg(&ss_algs[i].alg.crypto);
  327. if (err != 0) {
  328. dev_err(ss->dev, "Fail to register %s\n",
  329. ss_algs[i].alg.crypto.cra_name);
  330. goto error_alg;
  331. }
  332. break;
  333. case CRYPTO_ALG_TYPE_AHASH:
  334. err = crypto_register_ahash(&ss_algs[i].alg.hash);
  335. if (err != 0) {
  336. dev_err(ss->dev, "Fail to register %s\n",
  337. ss_algs[i].alg.hash.halg.base.cra_name);
  338. goto error_alg;
  339. }
  340. break;
  341. }
  342. }
  343. platform_set_drvdata(pdev, ss);
  344. return 0;
  345. error_alg:
  346. i--;
  347. for (; i >= 0; i--) {
  348. switch (ss_algs[i].type) {
  349. case CRYPTO_ALG_TYPE_ABLKCIPHER:
  350. crypto_unregister_alg(&ss_algs[i].alg.crypto);
  351. break;
  352. case CRYPTO_ALG_TYPE_AHASH:
  353. crypto_unregister_ahash(&ss_algs[i].alg.hash);
  354. break;
  355. }
  356. }
  357. if (ss->reset)
  358. reset_control_assert(ss->reset);
  359. error_clk:
  360. clk_disable_unprepare(ss->ssclk);
  361. error_ssclk:
  362. clk_disable_unprepare(ss->busclk);
  363. return err;
  364. }
  365. static int sun4i_ss_remove(struct platform_device *pdev)
  366. {
  367. int i;
  368. struct sun4i_ss_ctx *ss = platform_get_drvdata(pdev);
  369. for (i = 0; i < ARRAY_SIZE(ss_algs); i++) {
  370. switch (ss_algs[i].type) {
  371. case CRYPTO_ALG_TYPE_ABLKCIPHER:
  372. crypto_unregister_alg(&ss_algs[i].alg.crypto);
  373. break;
  374. case CRYPTO_ALG_TYPE_AHASH:
  375. crypto_unregister_ahash(&ss_algs[i].alg.hash);
  376. break;
  377. }
  378. }
  379. writel(0, ss->base + SS_CTL);
  380. if (ss->reset)
  381. reset_control_assert(ss->reset);
  382. clk_disable_unprepare(ss->busclk);
  383. clk_disable_unprepare(ss->ssclk);
  384. return 0;
  385. }
  386. static const struct of_device_id a20ss_crypto_of_match_table[] = {
  387. { .compatible = "allwinner,sun4i-a10-crypto" },
  388. {}
  389. };
  390. MODULE_DEVICE_TABLE(of, a20ss_crypto_of_match_table);
  391. static struct platform_driver sun4i_ss_driver = {
  392. .probe = sun4i_ss_probe,
  393. .remove = sun4i_ss_remove,
  394. .driver = {
  395. .name = "sun4i-ss",
  396. .of_match_table = a20ss_crypto_of_match_table,
  397. },
  398. };
  399. module_platform_driver(sun4i_ss_driver);
  400. MODULE_ALIAS("platform:sun4i-ss");
  401. MODULE_DESCRIPTION("Allwinner Security System cryptographic accelerator");
  402. MODULE_LICENSE("GPL");
  403. MODULE_AUTHOR("Corentin LABBE <clabbe.montjoie@gmail.com>");