talitos.c 87 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101
  1. /*
  2. * talitos - Freescale Integrated Security Engine (SEC) device driver
  3. *
  4. * Copyright (c) 2008-2011 Freescale Semiconductor, Inc.
  5. *
  6. * Scatterlist Crypto API glue code copied from files with the following:
  7. * Copyright (c) 2006-2007 Herbert Xu <herbert@gondor.apana.org.au>
  8. *
  9. * Crypto algorithm registration code copied from hifn driver:
  10. * 2007+ Copyright (c) Evgeniy Polyakov <johnpol@2ka.mipt.ru>
  11. * All rights reserved.
  12. *
  13. * This program is free software; you can redistribute it and/or modify
  14. * it under the terms of the GNU General Public License as published by
  15. * the Free Software Foundation; either version 2 of the License, or
  16. * (at your option) any later version.
  17. *
  18. * This program is distributed in the hope that it will be useful,
  19. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  20. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  21. * GNU General Public License for more details.
  22. *
  23. * You should have received a copy of the GNU General Public License
  24. * along with this program; if not, write to the Free Software
  25. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  26. */
  27. #include <linux/kernel.h>
  28. #include <linux/module.h>
  29. #include <linux/mod_devicetable.h>
  30. #include <linux/device.h>
  31. #include <linux/interrupt.h>
  32. #include <linux/crypto.h>
  33. #include <linux/hw_random.h>
  34. #include <linux/of_address.h>
  35. #include <linux/of_irq.h>
  36. #include <linux/of_platform.h>
  37. #include <linux/dma-mapping.h>
  38. #include <linux/io.h>
  39. #include <linux/spinlock.h>
  40. #include <linux/rtnetlink.h>
  41. #include <linux/slab.h>
  42. #include <crypto/algapi.h>
  43. #include <crypto/aes.h>
  44. #include <crypto/des.h>
  45. #include <crypto/sha.h>
  46. #include <crypto/md5.h>
  47. #include <crypto/internal/aead.h>
  48. #include <crypto/authenc.h>
  49. #include <crypto/skcipher.h>
  50. #include <crypto/hash.h>
  51. #include <crypto/internal/hash.h>
  52. #include <crypto/scatterwalk.h>
  53. #include "talitos.h"
  54. static void to_talitos_ptr(struct talitos_ptr *ptr, dma_addr_t dma_addr,
  55. bool is_sec1)
  56. {
  57. ptr->ptr = cpu_to_be32(lower_32_bits(dma_addr));
  58. if (!is_sec1)
  59. ptr->eptr = upper_32_bits(dma_addr);
  60. }
  61. static void copy_talitos_ptr(struct talitos_ptr *dst_ptr,
  62. struct talitos_ptr *src_ptr, bool is_sec1)
  63. {
  64. dst_ptr->ptr = src_ptr->ptr;
  65. if (!is_sec1)
  66. dst_ptr->eptr = src_ptr->eptr;
  67. }
  68. static void to_talitos_ptr_len(struct talitos_ptr *ptr, unsigned int len,
  69. bool is_sec1)
  70. {
  71. if (is_sec1) {
  72. ptr->res = 0;
  73. ptr->len1 = cpu_to_be16(len);
  74. } else {
  75. ptr->len = cpu_to_be16(len);
  76. }
  77. }
  78. static unsigned short from_talitos_ptr_len(struct talitos_ptr *ptr,
  79. bool is_sec1)
  80. {
  81. if (is_sec1)
  82. return be16_to_cpu(ptr->len1);
  83. else
  84. return be16_to_cpu(ptr->len);
  85. }
  86. static void to_talitos_ptr_extent_clear(struct talitos_ptr *ptr, bool is_sec1)
  87. {
  88. if (!is_sec1)
  89. ptr->j_extent = 0;
  90. }
  91. /*
  92. * map virtual single (contiguous) pointer to h/w descriptor pointer
  93. */
  94. static void map_single_talitos_ptr(struct device *dev,
  95. struct talitos_ptr *ptr,
  96. unsigned int len, void *data,
  97. enum dma_data_direction dir)
  98. {
  99. dma_addr_t dma_addr = dma_map_single(dev, data, len, dir);
  100. struct talitos_private *priv = dev_get_drvdata(dev);
  101. bool is_sec1 = has_ftr_sec1(priv);
  102. to_talitos_ptr_len(ptr, len, is_sec1);
  103. to_talitos_ptr(ptr, dma_addr, is_sec1);
  104. to_talitos_ptr_extent_clear(ptr, is_sec1);
  105. }
  106. /*
  107. * unmap bus single (contiguous) h/w descriptor pointer
  108. */
  109. static void unmap_single_talitos_ptr(struct device *dev,
  110. struct talitos_ptr *ptr,
  111. enum dma_data_direction dir)
  112. {
  113. struct talitos_private *priv = dev_get_drvdata(dev);
  114. bool is_sec1 = has_ftr_sec1(priv);
  115. dma_unmap_single(dev, be32_to_cpu(ptr->ptr),
  116. from_talitos_ptr_len(ptr, is_sec1), dir);
  117. }
  118. static int reset_channel(struct device *dev, int ch)
  119. {
  120. struct talitos_private *priv = dev_get_drvdata(dev);
  121. unsigned int timeout = TALITOS_TIMEOUT;
  122. bool is_sec1 = has_ftr_sec1(priv);
  123. if (is_sec1) {
  124. setbits32(priv->chan[ch].reg + TALITOS_CCCR_LO,
  125. TALITOS1_CCCR_LO_RESET);
  126. while ((in_be32(priv->chan[ch].reg + TALITOS_CCCR_LO) &
  127. TALITOS1_CCCR_LO_RESET) && --timeout)
  128. cpu_relax();
  129. } else {
  130. setbits32(priv->chan[ch].reg + TALITOS_CCCR,
  131. TALITOS2_CCCR_RESET);
  132. while ((in_be32(priv->chan[ch].reg + TALITOS_CCCR) &
  133. TALITOS2_CCCR_RESET) && --timeout)
  134. cpu_relax();
  135. }
  136. if (timeout == 0) {
  137. dev_err(dev, "failed to reset channel %d\n", ch);
  138. return -EIO;
  139. }
  140. /* set 36-bit addressing, done writeback enable and done IRQ enable */
  141. setbits32(priv->chan[ch].reg + TALITOS_CCCR_LO, TALITOS_CCCR_LO_EAE |
  142. TALITOS_CCCR_LO_CDWE | TALITOS_CCCR_LO_CDIE);
  143. /* and ICCR writeback, if available */
  144. if (priv->features & TALITOS_FTR_HW_AUTH_CHECK)
  145. setbits32(priv->chan[ch].reg + TALITOS_CCCR_LO,
  146. TALITOS_CCCR_LO_IWSE);
  147. return 0;
  148. }
  149. static int reset_device(struct device *dev)
  150. {
  151. struct talitos_private *priv = dev_get_drvdata(dev);
  152. unsigned int timeout = TALITOS_TIMEOUT;
  153. bool is_sec1 = has_ftr_sec1(priv);
  154. u32 mcr = is_sec1 ? TALITOS1_MCR_SWR : TALITOS2_MCR_SWR;
  155. setbits32(priv->reg + TALITOS_MCR, mcr);
  156. while ((in_be32(priv->reg + TALITOS_MCR) & mcr)
  157. && --timeout)
  158. cpu_relax();
  159. if (priv->irq[1]) {
  160. mcr = TALITOS_MCR_RCA1 | TALITOS_MCR_RCA3;
  161. setbits32(priv->reg + TALITOS_MCR, mcr);
  162. }
  163. if (timeout == 0) {
  164. dev_err(dev, "failed to reset device\n");
  165. return -EIO;
  166. }
  167. return 0;
  168. }
  169. /*
  170. * Reset and initialize the device
  171. */
  172. static int init_device(struct device *dev)
  173. {
  174. struct talitos_private *priv = dev_get_drvdata(dev);
  175. int ch, err;
  176. bool is_sec1 = has_ftr_sec1(priv);
  177. /*
  178. * Master reset
  179. * errata documentation: warning: certain SEC interrupts
  180. * are not fully cleared by writing the MCR:SWR bit,
  181. * set bit twice to completely reset
  182. */
  183. err = reset_device(dev);
  184. if (err)
  185. return err;
  186. err = reset_device(dev);
  187. if (err)
  188. return err;
  189. /* reset channels */
  190. for (ch = 0; ch < priv->num_channels; ch++) {
  191. err = reset_channel(dev, ch);
  192. if (err)
  193. return err;
  194. }
  195. /* enable channel done and error interrupts */
  196. if (is_sec1) {
  197. clrbits32(priv->reg + TALITOS_IMR, TALITOS1_IMR_INIT);
  198. clrbits32(priv->reg + TALITOS_IMR_LO, TALITOS1_IMR_LO_INIT);
  199. /* disable parity error check in DEU (erroneous? test vect.) */
  200. setbits32(priv->reg_deu + TALITOS_EUICR, TALITOS1_DEUICR_KPE);
  201. } else {
  202. setbits32(priv->reg + TALITOS_IMR, TALITOS2_IMR_INIT);
  203. setbits32(priv->reg + TALITOS_IMR_LO, TALITOS2_IMR_LO_INIT);
  204. }
  205. /* disable integrity check error interrupts (use writeback instead) */
  206. if (priv->features & TALITOS_FTR_HW_AUTH_CHECK)
  207. setbits32(priv->reg_mdeu + TALITOS_EUICR_LO,
  208. TALITOS_MDEUICR_LO_ICE);
  209. return 0;
  210. }
  211. /**
  212. * talitos_submit - submits a descriptor to the device for processing
  213. * @dev: the SEC device to be used
  214. * @ch: the SEC device channel to be used
  215. * @desc: the descriptor to be processed by the device
  216. * @callback: whom to call when processing is complete
  217. * @context: a handle for use by caller (optional)
  218. *
  219. * desc must contain valid dma-mapped (bus physical) address pointers.
  220. * callback must check err and feedback in descriptor header
  221. * for device processing status.
  222. */
  223. int talitos_submit(struct device *dev, int ch, struct talitos_desc *desc,
  224. void (*callback)(struct device *dev,
  225. struct talitos_desc *desc,
  226. void *context, int error),
  227. void *context)
  228. {
  229. struct talitos_private *priv = dev_get_drvdata(dev);
  230. struct talitos_request *request;
  231. unsigned long flags;
  232. int head;
  233. bool is_sec1 = has_ftr_sec1(priv);
  234. spin_lock_irqsave(&priv->chan[ch].head_lock, flags);
  235. if (!atomic_inc_not_zero(&priv->chan[ch].submit_count)) {
  236. /* h/w fifo is full */
  237. spin_unlock_irqrestore(&priv->chan[ch].head_lock, flags);
  238. return -EAGAIN;
  239. }
  240. head = priv->chan[ch].head;
  241. request = &priv->chan[ch].fifo[head];
  242. /* map descriptor and save caller data */
  243. if (is_sec1) {
  244. desc->hdr1 = desc->hdr;
  245. desc->next_desc = 0;
  246. request->dma_desc = dma_map_single(dev, &desc->hdr1,
  247. TALITOS_DESC_SIZE,
  248. DMA_BIDIRECTIONAL);
  249. } else {
  250. request->dma_desc = dma_map_single(dev, desc,
  251. TALITOS_DESC_SIZE,
  252. DMA_BIDIRECTIONAL);
  253. }
  254. request->callback = callback;
  255. request->context = context;
  256. /* increment fifo head */
  257. priv->chan[ch].head = (priv->chan[ch].head + 1) & (priv->fifo_len - 1);
  258. smp_wmb();
  259. request->desc = desc;
  260. /* GO! */
  261. wmb();
  262. out_be32(priv->chan[ch].reg + TALITOS_FF,
  263. upper_32_bits(request->dma_desc));
  264. out_be32(priv->chan[ch].reg + TALITOS_FF_LO,
  265. lower_32_bits(request->dma_desc));
  266. spin_unlock_irqrestore(&priv->chan[ch].head_lock, flags);
  267. return -EINPROGRESS;
  268. }
  269. EXPORT_SYMBOL(talitos_submit);
  270. /*
  271. * process what was done, notify callback of error if not
  272. */
  273. static void flush_channel(struct device *dev, int ch, int error, int reset_ch)
  274. {
  275. struct talitos_private *priv = dev_get_drvdata(dev);
  276. struct talitos_request *request, saved_req;
  277. unsigned long flags;
  278. int tail, status;
  279. bool is_sec1 = has_ftr_sec1(priv);
  280. spin_lock_irqsave(&priv->chan[ch].tail_lock, flags);
  281. tail = priv->chan[ch].tail;
  282. while (priv->chan[ch].fifo[tail].desc) {
  283. __be32 hdr;
  284. request = &priv->chan[ch].fifo[tail];
  285. /* descriptors with their done bits set don't get the error */
  286. rmb();
  287. hdr = is_sec1 ? request->desc->hdr1 : request->desc->hdr;
  288. if ((hdr & DESC_HDR_DONE) == DESC_HDR_DONE)
  289. status = 0;
  290. else
  291. if (!error)
  292. break;
  293. else
  294. status = error;
  295. dma_unmap_single(dev, request->dma_desc,
  296. TALITOS_DESC_SIZE,
  297. DMA_BIDIRECTIONAL);
  298. /* copy entries so we can call callback outside lock */
  299. saved_req.desc = request->desc;
  300. saved_req.callback = request->callback;
  301. saved_req.context = request->context;
  302. /* release request entry in fifo */
  303. smp_wmb();
  304. request->desc = NULL;
  305. /* increment fifo tail */
  306. priv->chan[ch].tail = (tail + 1) & (priv->fifo_len - 1);
  307. spin_unlock_irqrestore(&priv->chan[ch].tail_lock, flags);
  308. atomic_dec(&priv->chan[ch].submit_count);
  309. saved_req.callback(dev, saved_req.desc, saved_req.context,
  310. status);
  311. /* channel may resume processing in single desc error case */
  312. if (error && !reset_ch && status == error)
  313. return;
  314. spin_lock_irqsave(&priv->chan[ch].tail_lock, flags);
  315. tail = priv->chan[ch].tail;
  316. }
  317. spin_unlock_irqrestore(&priv->chan[ch].tail_lock, flags);
  318. }
  319. /*
  320. * process completed requests for channels that have done status
  321. */
  322. #define DEF_TALITOS1_DONE(name, ch_done_mask) \
  323. static void talitos1_done_##name(unsigned long data) \
  324. { \
  325. struct device *dev = (struct device *)data; \
  326. struct talitos_private *priv = dev_get_drvdata(dev); \
  327. unsigned long flags; \
  328. \
  329. if (ch_done_mask & 0x10000000) \
  330. flush_channel(dev, 0, 0, 0); \
  331. if (priv->num_channels == 1) \
  332. goto out; \
  333. if (ch_done_mask & 0x40000000) \
  334. flush_channel(dev, 1, 0, 0); \
  335. if (ch_done_mask & 0x00010000) \
  336. flush_channel(dev, 2, 0, 0); \
  337. if (ch_done_mask & 0x00040000) \
  338. flush_channel(dev, 3, 0, 0); \
  339. \
  340. out: \
  341. /* At this point, all completed channels have been processed */ \
  342. /* Unmask done interrupts for channels completed later on. */ \
  343. spin_lock_irqsave(&priv->reg_lock, flags); \
  344. clrbits32(priv->reg + TALITOS_IMR, ch_done_mask); \
  345. clrbits32(priv->reg + TALITOS_IMR_LO, TALITOS1_IMR_LO_INIT); \
  346. spin_unlock_irqrestore(&priv->reg_lock, flags); \
  347. }
  348. DEF_TALITOS1_DONE(4ch, TALITOS1_ISR_4CHDONE)
  349. #define DEF_TALITOS2_DONE(name, ch_done_mask) \
  350. static void talitos2_done_##name(unsigned long data) \
  351. { \
  352. struct device *dev = (struct device *)data; \
  353. struct talitos_private *priv = dev_get_drvdata(dev); \
  354. unsigned long flags; \
  355. \
  356. if (ch_done_mask & 1) \
  357. flush_channel(dev, 0, 0, 0); \
  358. if (priv->num_channels == 1) \
  359. goto out; \
  360. if (ch_done_mask & (1 << 2)) \
  361. flush_channel(dev, 1, 0, 0); \
  362. if (ch_done_mask & (1 << 4)) \
  363. flush_channel(dev, 2, 0, 0); \
  364. if (ch_done_mask & (1 << 6)) \
  365. flush_channel(dev, 3, 0, 0); \
  366. \
  367. out: \
  368. /* At this point, all completed channels have been processed */ \
  369. /* Unmask done interrupts for channels completed later on. */ \
  370. spin_lock_irqsave(&priv->reg_lock, flags); \
  371. setbits32(priv->reg + TALITOS_IMR, ch_done_mask); \
  372. setbits32(priv->reg + TALITOS_IMR_LO, TALITOS2_IMR_LO_INIT); \
  373. spin_unlock_irqrestore(&priv->reg_lock, flags); \
  374. }
  375. DEF_TALITOS2_DONE(4ch, TALITOS2_ISR_4CHDONE)
  376. DEF_TALITOS2_DONE(ch0_2, TALITOS2_ISR_CH_0_2_DONE)
  377. DEF_TALITOS2_DONE(ch1_3, TALITOS2_ISR_CH_1_3_DONE)
  378. /*
  379. * locate current (offending) descriptor
  380. */
  381. static u32 current_desc_hdr(struct device *dev, int ch)
  382. {
  383. struct talitos_private *priv = dev_get_drvdata(dev);
  384. int tail, iter;
  385. dma_addr_t cur_desc;
  386. cur_desc = ((u64)in_be32(priv->chan[ch].reg + TALITOS_CDPR)) << 32;
  387. cur_desc |= in_be32(priv->chan[ch].reg + TALITOS_CDPR_LO);
  388. if (!cur_desc) {
  389. dev_err(dev, "CDPR is NULL, giving up search for offending descriptor\n");
  390. return 0;
  391. }
  392. tail = priv->chan[ch].tail;
  393. iter = tail;
  394. while (priv->chan[ch].fifo[iter].dma_desc != cur_desc) {
  395. iter = (iter + 1) & (priv->fifo_len - 1);
  396. if (iter == tail) {
  397. dev_err(dev, "couldn't locate current descriptor\n");
  398. return 0;
  399. }
  400. }
  401. return priv->chan[ch].fifo[iter].desc->hdr;
  402. }
  403. /*
  404. * user diagnostics; report root cause of error based on execution unit status
  405. */
  406. static void report_eu_error(struct device *dev, int ch, u32 desc_hdr)
  407. {
  408. struct talitos_private *priv = dev_get_drvdata(dev);
  409. int i;
  410. if (!desc_hdr)
  411. desc_hdr = in_be32(priv->chan[ch].reg + TALITOS_DESCBUF);
  412. switch (desc_hdr & DESC_HDR_SEL0_MASK) {
  413. case DESC_HDR_SEL0_AFEU:
  414. dev_err(dev, "AFEUISR 0x%08x_%08x\n",
  415. in_be32(priv->reg_afeu + TALITOS_EUISR),
  416. in_be32(priv->reg_afeu + TALITOS_EUISR_LO));
  417. break;
  418. case DESC_HDR_SEL0_DEU:
  419. dev_err(dev, "DEUISR 0x%08x_%08x\n",
  420. in_be32(priv->reg_deu + TALITOS_EUISR),
  421. in_be32(priv->reg_deu + TALITOS_EUISR_LO));
  422. break;
  423. case DESC_HDR_SEL0_MDEUA:
  424. case DESC_HDR_SEL0_MDEUB:
  425. dev_err(dev, "MDEUISR 0x%08x_%08x\n",
  426. in_be32(priv->reg_mdeu + TALITOS_EUISR),
  427. in_be32(priv->reg_mdeu + TALITOS_EUISR_LO));
  428. break;
  429. case DESC_HDR_SEL0_RNG:
  430. dev_err(dev, "RNGUISR 0x%08x_%08x\n",
  431. in_be32(priv->reg_rngu + TALITOS_ISR),
  432. in_be32(priv->reg_rngu + TALITOS_ISR_LO));
  433. break;
  434. case DESC_HDR_SEL0_PKEU:
  435. dev_err(dev, "PKEUISR 0x%08x_%08x\n",
  436. in_be32(priv->reg_pkeu + TALITOS_EUISR),
  437. in_be32(priv->reg_pkeu + TALITOS_EUISR_LO));
  438. break;
  439. case DESC_HDR_SEL0_AESU:
  440. dev_err(dev, "AESUISR 0x%08x_%08x\n",
  441. in_be32(priv->reg_aesu + TALITOS_EUISR),
  442. in_be32(priv->reg_aesu + TALITOS_EUISR_LO));
  443. break;
  444. case DESC_HDR_SEL0_CRCU:
  445. dev_err(dev, "CRCUISR 0x%08x_%08x\n",
  446. in_be32(priv->reg_crcu + TALITOS_EUISR),
  447. in_be32(priv->reg_crcu + TALITOS_EUISR_LO));
  448. break;
  449. case DESC_HDR_SEL0_KEU:
  450. dev_err(dev, "KEUISR 0x%08x_%08x\n",
  451. in_be32(priv->reg_pkeu + TALITOS_EUISR),
  452. in_be32(priv->reg_pkeu + TALITOS_EUISR_LO));
  453. break;
  454. }
  455. switch (desc_hdr & DESC_HDR_SEL1_MASK) {
  456. case DESC_HDR_SEL1_MDEUA:
  457. case DESC_HDR_SEL1_MDEUB:
  458. dev_err(dev, "MDEUISR 0x%08x_%08x\n",
  459. in_be32(priv->reg_mdeu + TALITOS_EUISR),
  460. in_be32(priv->reg_mdeu + TALITOS_EUISR_LO));
  461. break;
  462. case DESC_HDR_SEL1_CRCU:
  463. dev_err(dev, "CRCUISR 0x%08x_%08x\n",
  464. in_be32(priv->reg_crcu + TALITOS_EUISR),
  465. in_be32(priv->reg_crcu + TALITOS_EUISR_LO));
  466. break;
  467. }
  468. for (i = 0; i < 8; i++)
  469. dev_err(dev, "DESCBUF 0x%08x_%08x\n",
  470. in_be32(priv->chan[ch].reg + TALITOS_DESCBUF + 8*i),
  471. in_be32(priv->chan[ch].reg + TALITOS_DESCBUF_LO + 8*i));
  472. }
  473. /*
  474. * recover from error interrupts
  475. */
  476. static void talitos_error(struct device *dev, u32 isr, u32 isr_lo)
  477. {
  478. struct talitos_private *priv = dev_get_drvdata(dev);
  479. unsigned int timeout = TALITOS_TIMEOUT;
  480. int ch, error, reset_dev = 0;
  481. u32 v_lo;
  482. bool is_sec1 = has_ftr_sec1(priv);
  483. int reset_ch = is_sec1 ? 1 : 0; /* only SEC2 supports continuation */
  484. for (ch = 0; ch < priv->num_channels; ch++) {
  485. /* skip channels without errors */
  486. if (is_sec1) {
  487. /* bits 29, 31, 17, 19 */
  488. if (!(isr & (1 << (29 + (ch & 1) * 2 - (ch & 2) * 6))))
  489. continue;
  490. } else {
  491. if (!(isr & (1 << (ch * 2 + 1))))
  492. continue;
  493. }
  494. error = -EINVAL;
  495. v_lo = in_be32(priv->chan[ch].reg + TALITOS_CCPSR_LO);
  496. if (v_lo & TALITOS_CCPSR_LO_DOF) {
  497. dev_err(dev, "double fetch fifo overflow error\n");
  498. error = -EAGAIN;
  499. reset_ch = 1;
  500. }
  501. if (v_lo & TALITOS_CCPSR_LO_SOF) {
  502. /* h/w dropped descriptor */
  503. dev_err(dev, "single fetch fifo overflow error\n");
  504. error = -EAGAIN;
  505. }
  506. if (v_lo & TALITOS_CCPSR_LO_MDTE)
  507. dev_err(dev, "master data transfer error\n");
  508. if (v_lo & TALITOS_CCPSR_LO_SGDLZ)
  509. dev_err(dev, is_sec1 ? "pointeur not complete error\n"
  510. : "s/g data length zero error\n");
  511. if (v_lo & TALITOS_CCPSR_LO_FPZ)
  512. dev_err(dev, is_sec1 ? "parity error\n"
  513. : "fetch pointer zero error\n");
  514. if (v_lo & TALITOS_CCPSR_LO_IDH)
  515. dev_err(dev, "illegal descriptor header error\n");
  516. if (v_lo & TALITOS_CCPSR_LO_IEU)
  517. dev_err(dev, is_sec1 ? "static assignment error\n"
  518. : "invalid exec unit error\n");
  519. if (v_lo & TALITOS_CCPSR_LO_EU)
  520. report_eu_error(dev, ch, current_desc_hdr(dev, ch));
  521. if (!is_sec1) {
  522. if (v_lo & TALITOS_CCPSR_LO_GB)
  523. dev_err(dev, "gather boundary error\n");
  524. if (v_lo & TALITOS_CCPSR_LO_GRL)
  525. dev_err(dev, "gather return/length error\n");
  526. if (v_lo & TALITOS_CCPSR_LO_SB)
  527. dev_err(dev, "scatter boundary error\n");
  528. if (v_lo & TALITOS_CCPSR_LO_SRL)
  529. dev_err(dev, "scatter return/length error\n");
  530. }
  531. flush_channel(dev, ch, error, reset_ch);
  532. if (reset_ch) {
  533. reset_channel(dev, ch);
  534. } else {
  535. setbits32(priv->chan[ch].reg + TALITOS_CCCR,
  536. TALITOS2_CCCR_CONT);
  537. setbits32(priv->chan[ch].reg + TALITOS_CCCR_LO, 0);
  538. while ((in_be32(priv->chan[ch].reg + TALITOS_CCCR) &
  539. TALITOS2_CCCR_CONT) && --timeout)
  540. cpu_relax();
  541. if (timeout == 0) {
  542. dev_err(dev, "failed to restart channel %d\n",
  543. ch);
  544. reset_dev = 1;
  545. }
  546. }
  547. }
  548. if (reset_dev || (is_sec1 && isr & ~TALITOS1_ISR_4CHERR) ||
  549. (!is_sec1 && isr & ~TALITOS2_ISR_4CHERR) || isr_lo) {
  550. if (is_sec1 && (isr_lo & TALITOS1_ISR_TEA_ERR))
  551. dev_err(dev, "TEA error: ISR 0x%08x_%08x\n",
  552. isr, isr_lo);
  553. else
  554. dev_err(dev, "done overflow, internal time out, or "
  555. "rngu error: ISR 0x%08x_%08x\n", isr, isr_lo);
  556. /* purge request queues */
  557. for (ch = 0; ch < priv->num_channels; ch++)
  558. flush_channel(dev, ch, -EIO, 1);
  559. /* reset and reinitialize the device */
  560. init_device(dev);
  561. }
  562. }
  563. #define DEF_TALITOS1_INTERRUPT(name, ch_done_mask, ch_err_mask, tlet) \
  564. static irqreturn_t talitos1_interrupt_##name(int irq, void *data) \
  565. { \
  566. struct device *dev = data; \
  567. struct talitos_private *priv = dev_get_drvdata(dev); \
  568. u32 isr, isr_lo; \
  569. unsigned long flags; \
  570. \
  571. spin_lock_irqsave(&priv->reg_lock, flags); \
  572. isr = in_be32(priv->reg + TALITOS_ISR); \
  573. isr_lo = in_be32(priv->reg + TALITOS_ISR_LO); \
  574. /* Acknowledge interrupt */ \
  575. out_be32(priv->reg + TALITOS_ICR, isr & (ch_done_mask | ch_err_mask)); \
  576. out_be32(priv->reg + TALITOS_ICR_LO, isr_lo); \
  577. \
  578. if (unlikely(isr & ch_err_mask || isr_lo & TALITOS1_IMR_LO_INIT)) { \
  579. spin_unlock_irqrestore(&priv->reg_lock, flags); \
  580. talitos_error(dev, isr & ch_err_mask, isr_lo); \
  581. } \
  582. else { \
  583. if (likely(isr & ch_done_mask)) { \
  584. /* mask further done interrupts. */ \
  585. setbits32(priv->reg + TALITOS_IMR, ch_done_mask); \
  586. /* done_task will unmask done interrupts at exit */ \
  587. tasklet_schedule(&priv->done_task[tlet]); \
  588. } \
  589. spin_unlock_irqrestore(&priv->reg_lock, flags); \
  590. } \
  591. \
  592. return (isr & (ch_done_mask | ch_err_mask) || isr_lo) ? IRQ_HANDLED : \
  593. IRQ_NONE; \
  594. }
  595. DEF_TALITOS1_INTERRUPT(4ch, TALITOS1_ISR_4CHDONE, TALITOS1_ISR_4CHERR, 0)
  596. #define DEF_TALITOS2_INTERRUPT(name, ch_done_mask, ch_err_mask, tlet) \
  597. static irqreturn_t talitos2_interrupt_##name(int irq, void *data) \
  598. { \
  599. struct device *dev = data; \
  600. struct talitos_private *priv = dev_get_drvdata(dev); \
  601. u32 isr, isr_lo; \
  602. unsigned long flags; \
  603. \
  604. spin_lock_irqsave(&priv->reg_lock, flags); \
  605. isr = in_be32(priv->reg + TALITOS_ISR); \
  606. isr_lo = in_be32(priv->reg + TALITOS_ISR_LO); \
  607. /* Acknowledge interrupt */ \
  608. out_be32(priv->reg + TALITOS_ICR, isr & (ch_done_mask | ch_err_mask)); \
  609. out_be32(priv->reg + TALITOS_ICR_LO, isr_lo); \
  610. \
  611. if (unlikely(isr & ch_err_mask || isr_lo)) { \
  612. spin_unlock_irqrestore(&priv->reg_lock, flags); \
  613. talitos_error(dev, isr & ch_err_mask, isr_lo); \
  614. } \
  615. else { \
  616. if (likely(isr & ch_done_mask)) { \
  617. /* mask further done interrupts. */ \
  618. clrbits32(priv->reg + TALITOS_IMR, ch_done_mask); \
  619. /* done_task will unmask done interrupts at exit */ \
  620. tasklet_schedule(&priv->done_task[tlet]); \
  621. } \
  622. spin_unlock_irqrestore(&priv->reg_lock, flags); \
  623. } \
  624. \
  625. return (isr & (ch_done_mask | ch_err_mask) || isr_lo) ? IRQ_HANDLED : \
  626. IRQ_NONE; \
  627. }
  628. DEF_TALITOS2_INTERRUPT(4ch, TALITOS2_ISR_4CHDONE, TALITOS2_ISR_4CHERR, 0)
  629. DEF_TALITOS2_INTERRUPT(ch0_2, TALITOS2_ISR_CH_0_2_DONE, TALITOS2_ISR_CH_0_2_ERR,
  630. 0)
  631. DEF_TALITOS2_INTERRUPT(ch1_3, TALITOS2_ISR_CH_1_3_DONE, TALITOS2_ISR_CH_1_3_ERR,
  632. 1)
  633. /*
  634. * hwrng
  635. */
  636. static int talitos_rng_data_present(struct hwrng *rng, int wait)
  637. {
  638. struct device *dev = (struct device *)rng->priv;
  639. struct talitos_private *priv = dev_get_drvdata(dev);
  640. u32 ofl;
  641. int i;
  642. for (i = 0; i < 20; i++) {
  643. ofl = in_be32(priv->reg_rngu + TALITOS_EUSR_LO) &
  644. TALITOS_RNGUSR_LO_OFL;
  645. if (ofl || !wait)
  646. break;
  647. udelay(10);
  648. }
  649. return !!ofl;
  650. }
  651. static int talitos_rng_data_read(struct hwrng *rng, u32 *data)
  652. {
  653. struct device *dev = (struct device *)rng->priv;
  654. struct talitos_private *priv = dev_get_drvdata(dev);
  655. /* rng fifo requires 64-bit accesses */
  656. *data = in_be32(priv->reg_rngu + TALITOS_EU_FIFO);
  657. *data = in_be32(priv->reg_rngu + TALITOS_EU_FIFO_LO);
  658. return sizeof(u32);
  659. }
  660. static int talitos_rng_init(struct hwrng *rng)
  661. {
  662. struct device *dev = (struct device *)rng->priv;
  663. struct talitos_private *priv = dev_get_drvdata(dev);
  664. unsigned int timeout = TALITOS_TIMEOUT;
  665. setbits32(priv->reg_rngu + TALITOS_EURCR_LO, TALITOS_RNGURCR_LO_SR);
  666. while (!(in_be32(priv->reg_rngu + TALITOS_EUSR_LO)
  667. & TALITOS_RNGUSR_LO_RD)
  668. && --timeout)
  669. cpu_relax();
  670. if (timeout == 0) {
  671. dev_err(dev, "failed to reset rng hw\n");
  672. return -ENODEV;
  673. }
  674. /* start generating */
  675. setbits32(priv->reg_rngu + TALITOS_EUDSR_LO, 0);
  676. return 0;
  677. }
  678. static int talitos_register_rng(struct device *dev)
  679. {
  680. struct talitos_private *priv = dev_get_drvdata(dev);
  681. int err;
  682. priv->rng.name = dev_driver_string(dev),
  683. priv->rng.init = talitos_rng_init,
  684. priv->rng.data_present = talitos_rng_data_present,
  685. priv->rng.data_read = talitos_rng_data_read,
  686. priv->rng.priv = (unsigned long)dev;
  687. err = hwrng_register(&priv->rng);
  688. if (!err)
  689. priv->rng_registered = true;
  690. return err;
  691. }
  692. static void talitos_unregister_rng(struct device *dev)
  693. {
  694. struct talitos_private *priv = dev_get_drvdata(dev);
  695. if (!priv->rng_registered)
  696. return;
  697. hwrng_unregister(&priv->rng);
  698. priv->rng_registered = false;
  699. }
  700. /*
  701. * crypto alg
  702. */
  703. #define TALITOS_CRA_PRIORITY 3000
  704. #define TALITOS_MAX_KEY_SIZE (AES_MAX_KEY_SIZE + SHA512_BLOCK_SIZE)
  705. #define TALITOS_MAX_IV_LENGTH 16 /* max of AES_BLOCK_SIZE, DES3_EDE_BLOCK_SIZE */
  706. struct talitos_ctx {
  707. struct device *dev;
  708. int ch;
  709. __be32 desc_hdr_template;
  710. u8 key[TALITOS_MAX_KEY_SIZE];
  711. u8 iv[TALITOS_MAX_IV_LENGTH];
  712. unsigned int keylen;
  713. unsigned int enckeylen;
  714. unsigned int authkeylen;
  715. };
  716. #define HASH_MAX_BLOCK_SIZE SHA512_BLOCK_SIZE
  717. #define TALITOS_MDEU_MAX_CONTEXT_SIZE TALITOS_MDEU_CONTEXT_SIZE_SHA384_SHA512
  718. struct talitos_ahash_req_ctx {
  719. u32 hw_context[TALITOS_MDEU_MAX_CONTEXT_SIZE / sizeof(u32)];
  720. unsigned int hw_context_size;
  721. u8 buf[HASH_MAX_BLOCK_SIZE];
  722. u8 bufnext[HASH_MAX_BLOCK_SIZE];
  723. unsigned int swinit;
  724. unsigned int first;
  725. unsigned int last;
  726. unsigned int to_hash_later;
  727. unsigned int nbuf;
  728. struct scatterlist bufsl[2];
  729. struct scatterlist *psrc;
  730. };
  731. struct talitos_export_state {
  732. u32 hw_context[TALITOS_MDEU_MAX_CONTEXT_SIZE / sizeof(u32)];
  733. u8 buf[HASH_MAX_BLOCK_SIZE];
  734. unsigned int swinit;
  735. unsigned int first;
  736. unsigned int last;
  737. unsigned int to_hash_later;
  738. unsigned int nbuf;
  739. };
  740. static int aead_setkey(struct crypto_aead *authenc,
  741. const u8 *key, unsigned int keylen)
  742. {
  743. struct talitos_ctx *ctx = crypto_aead_ctx(authenc);
  744. struct crypto_authenc_keys keys;
  745. if (crypto_authenc_extractkeys(&keys, key, keylen) != 0)
  746. goto badkey;
  747. if (keys.authkeylen + keys.enckeylen > TALITOS_MAX_KEY_SIZE)
  748. goto badkey;
  749. memcpy(ctx->key, keys.authkey, keys.authkeylen);
  750. memcpy(&ctx->key[keys.authkeylen], keys.enckey, keys.enckeylen);
  751. ctx->keylen = keys.authkeylen + keys.enckeylen;
  752. ctx->enckeylen = keys.enckeylen;
  753. ctx->authkeylen = keys.authkeylen;
  754. return 0;
  755. badkey:
  756. crypto_aead_set_flags(authenc, CRYPTO_TFM_RES_BAD_KEY_LEN);
  757. return -EINVAL;
  758. }
  759. /*
  760. * talitos_edesc - s/w-extended descriptor
  761. * @src_nents: number of segments in input scatterlist
  762. * @dst_nents: number of segments in output scatterlist
  763. * @icv_ool: whether ICV is out-of-line
  764. * @iv_dma: dma address of iv for checking continuity and link table
  765. * @dma_len: length of dma mapped link_tbl space
  766. * @dma_link_tbl: bus physical address of link_tbl/buf
  767. * @desc: h/w descriptor
  768. * @link_tbl: input and output h/w link tables (if {src,dst}_nents > 1) (SEC2)
  769. * @buf: input and output buffeur (if {src,dst}_nents > 1) (SEC1)
  770. *
  771. * if decrypting (with authcheck), or either one of src_nents or dst_nents
  772. * is greater than 1, an integrity check value is concatenated to the end
  773. * of link_tbl data
  774. */
  775. struct talitos_edesc {
  776. int src_nents;
  777. int dst_nents;
  778. bool icv_ool;
  779. dma_addr_t iv_dma;
  780. int dma_len;
  781. dma_addr_t dma_link_tbl;
  782. struct talitos_desc desc;
  783. union {
  784. struct talitos_ptr link_tbl[0];
  785. u8 buf[0];
  786. };
  787. };
  788. static void talitos_sg_unmap(struct device *dev,
  789. struct talitos_edesc *edesc,
  790. struct scatterlist *src,
  791. struct scatterlist *dst)
  792. {
  793. unsigned int src_nents = edesc->src_nents ? : 1;
  794. unsigned int dst_nents = edesc->dst_nents ? : 1;
  795. if (src != dst) {
  796. dma_unmap_sg(dev, src, src_nents, DMA_TO_DEVICE);
  797. if (dst) {
  798. dma_unmap_sg(dev, dst, dst_nents, DMA_FROM_DEVICE);
  799. }
  800. } else
  801. dma_unmap_sg(dev, src, src_nents, DMA_BIDIRECTIONAL);
  802. }
  803. static void ipsec_esp_unmap(struct device *dev,
  804. struct talitos_edesc *edesc,
  805. struct aead_request *areq)
  806. {
  807. unmap_single_talitos_ptr(dev, &edesc->desc.ptr[6], DMA_FROM_DEVICE);
  808. unmap_single_talitos_ptr(dev, &edesc->desc.ptr[3], DMA_TO_DEVICE);
  809. unmap_single_talitos_ptr(dev, &edesc->desc.ptr[2], DMA_TO_DEVICE);
  810. unmap_single_talitos_ptr(dev, &edesc->desc.ptr[0], DMA_TO_DEVICE);
  811. talitos_sg_unmap(dev, edesc, areq->src, areq->dst);
  812. if (edesc->dma_len)
  813. dma_unmap_single(dev, edesc->dma_link_tbl, edesc->dma_len,
  814. DMA_BIDIRECTIONAL);
  815. }
  816. /*
  817. * ipsec_esp descriptor callbacks
  818. */
  819. static void ipsec_esp_encrypt_done(struct device *dev,
  820. struct talitos_desc *desc, void *context,
  821. int err)
  822. {
  823. struct aead_request *areq = context;
  824. struct crypto_aead *authenc = crypto_aead_reqtfm(areq);
  825. unsigned int authsize = crypto_aead_authsize(authenc);
  826. struct talitos_edesc *edesc;
  827. struct scatterlist *sg;
  828. void *icvdata;
  829. edesc = container_of(desc, struct talitos_edesc, desc);
  830. ipsec_esp_unmap(dev, edesc, areq);
  831. /* copy the generated ICV to dst */
  832. if (edesc->icv_ool) {
  833. icvdata = &edesc->link_tbl[edesc->src_nents +
  834. edesc->dst_nents + 2];
  835. sg = sg_last(areq->dst, edesc->dst_nents);
  836. memcpy((char *)sg_virt(sg) + sg->length - authsize,
  837. icvdata, authsize);
  838. }
  839. kfree(edesc);
  840. aead_request_complete(areq, err);
  841. }
  842. static void ipsec_esp_decrypt_swauth_done(struct device *dev,
  843. struct talitos_desc *desc,
  844. void *context, int err)
  845. {
  846. struct aead_request *req = context;
  847. struct crypto_aead *authenc = crypto_aead_reqtfm(req);
  848. unsigned int authsize = crypto_aead_authsize(authenc);
  849. struct talitos_edesc *edesc;
  850. struct scatterlist *sg;
  851. char *oicv, *icv;
  852. edesc = container_of(desc, struct talitos_edesc, desc);
  853. ipsec_esp_unmap(dev, edesc, req);
  854. if (!err) {
  855. /* auth check */
  856. sg = sg_last(req->dst, edesc->dst_nents ? : 1);
  857. icv = (char *)sg_virt(sg) + sg->length - authsize;
  858. if (edesc->dma_len) {
  859. oicv = (char *)&edesc->link_tbl[edesc->src_nents +
  860. edesc->dst_nents + 2];
  861. if (edesc->icv_ool)
  862. icv = oicv + authsize;
  863. } else
  864. oicv = (char *)&edesc->link_tbl[0];
  865. err = crypto_memneq(oicv, icv, authsize) ? -EBADMSG : 0;
  866. }
  867. kfree(edesc);
  868. aead_request_complete(req, err);
  869. }
  870. static void ipsec_esp_decrypt_hwauth_done(struct device *dev,
  871. struct talitos_desc *desc,
  872. void *context, int err)
  873. {
  874. struct aead_request *req = context;
  875. struct talitos_edesc *edesc;
  876. edesc = container_of(desc, struct talitos_edesc, desc);
  877. ipsec_esp_unmap(dev, edesc, req);
  878. /* check ICV auth status */
  879. if (!err && ((desc->hdr_lo & DESC_HDR_LO_ICCR1_MASK) !=
  880. DESC_HDR_LO_ICCR1_PASS))
  881. err = -EBADMSG;
  882. kfree(edesc);
  883. aead_request_complete(req, err);
  884. }
  885. /*
  886. * convert scatterlist to SEC h/w link table format
  887. * stop at cryptlen bytes
  888. */
  889. static int sg_to_link_tbl_offset(struct scatterlist *sg, int sg_count,
  890. unsigned int offset, int cryptlen,
  891. struct talitos_ptr *link_tbl_ptr)
  892. {
  893. int n_sg = sg_count;
  894. int count = 0;
  895. while (cryptlen && sg && n_sg--) {
  896. unsigned int len = sg_dma_len(sg);
  897. if (offset >= len) {
  898. offset -= len;
  899. goto next;
  900. }
  901. len -= offset;
  902. if (len > cryptlen)
  903. len = cryptlen;
  904. to_talitos_ptr(link_tbl_ptr + count,
  905. sg_dma_address(sg) + offset, 0);
  906. link_tbl_ptr[count].len = cpu_to_be16(len);
  907. link_tbl_ptr[count].j_extent = 0;
  908. count++;
  909. cryptlen -= len;
  910. offset = 0;
  911. next:
  912. sg = sg_next(sg);
  913. }
  914. /* tag end of link table */
  915. if (count > 0)
  916. link_tbl_ptr[count - 1].j_extent = DESC_PTR_LNKTBL_RETURN;
  917. return count;
  918. }
  919. static inline int sg_to_link_tbl(struct scatterlist *sg, int sg_count,
  920. int cryptlen,
  921. struct talitos_ptr *link_tbl_ptr)
  922. {
  923. return sg_to_link_tbl_offset(sg, sg_count, 0, cryptlen,
  924. link_tbl_ptr);
  925. }
  926. /*
  927. * fill in and submit ipsec_esp descriptor
  928. */
  929. static int ipsec_esp(struct talitos_edesc *edesc, struct aead_request *areq,
  930. void (*callback)(struct device *dev,
  931. struct talitos_desc *desc,
  932. void *context, int error))
  933. {
  934. struct crypto_aead *aead = crypto_aead_reqtfm(areq);
  935. unsigned int authsize = crypto_aead_authsize(aead);
  936. struct talitos_ctx *ctx = crypto_aead_ctx(aead);
  937. struct device *dev = ctx->dev;
  938. struct talitos_desc *desc = &edesc->desc;
  939. unsigned int cryptlen = areq->cryptlen;
  940. unsigned int ivsize = crypto_aead_ivsize(aead);
  941. int tbl_off = 0;
  942. int sg_count, ret;
  943. int sg_link_tbl_len;
  944. /* hmac key */
  945. map_single_talitos_ptr(dev, &desc->ptr[0], ctx->authkeylen, &ctx->key,
  946. DMA_TO_DEVICE);
  947. sg_count = dma_map_sg(dev, areq->src, edesc->src_nents ?: 1,
  948. (areq->src == areq->dst) ? DMA_BIDIRECTIONAL
  949. : DMA_TO_DEVICE);
  950. /* hmac data */
  951. desc->ptr[1].len = cpu_to_be16(areq->assoclen);
  952. if (sg_count > 1 &&
  953. (ret = sg_to_link_tbl_offset(areq->src, sg_count, 0,
  954. areq->assoclen,
  955. &edesc->link_tbl[tbl_off])) > 1) {
  956. to_talitos_ptr(&desc->ptr[1], edesc->dma_link_tbl + tbl_off *
  957. sizeof(struct talitos_ptr), 0);
  958. desc->ptr[1].j_extent = DESC_PTR_LNKTBL_JUMP;
  959. dma_sync_single_for_device(dev, edesc->dma_link_tbl,
  960. edesc->dma_len, DMA_BIDIRECTIONAL);
  961. tbl_off += ret;
  962. } else {
  963. to_talitos_ptr(&desc->ptr[1], sg_dma_address(areq->src), 0);
  964. desc->ptr[1].j_extent = 0;
  965. }
  966. /* cipher iv */
  967. to_talitos_ptr(&desc->ptr[2], edesc->iv_dma, 0);
  968. desc->ptr[2].len = cpu_to_be16(ivsize);
  969. desc->ptr[2].j_extent = 0;
  970. /* cipher key */
  971. map_single_talitos_ptr(dev, &desc->ptr[3], ctx->enckeylen,
  972. (char *)&ctx->key + ctx->authkeylen,
  973. DMA_TO_DEVICE);
  974. /*
  975. * cipher in
  976. * map and adjust cipher len to aead request cryptlen.
  977. * extent is bytes of HMAC postpended to ciphertext,
  978. * typically 12 for ipsec
  979. */
  980. desc->ptr[4].len = cpu_to_be16(cryptlen);
  981. desc->ptr[4].j_extent = authsize;
  982. sg_link_tbl_len = cryptlen;
  983. if (edesc->desc.hdr & DESC_HDR_MODE1_MDEU_CICV)
  984. sg_link_tbl_len += authsize;
  985. if (sg_count == 1) {
  986. to_talitos_ptr(&desc->ptr[4], sg_dma_address(areq->src) +
  987. areq->assoclen, 0);
  988. } else if ((ret = sg_to_link_tbl_offset(areq->src, sg_count,
  989. areq->assoclen, sg_link_tbl_len,
  990. &edesc->link_tbl[tbl_off])) >
  991. 1) {
  992. desc->ptr[4].j_extent |= DESC_PTR_LNKTBL_JUMP;
  993. to_talitos_ptr(&desc->ptr[4], edesc->dma_link_tbl +
  994. tbl_off *
  995. sizeof(struct talitos_ptr), 0);
  996. dma_sync_single_for_device(dev, edesc->dma_link_tbl,
  997. edesc->dma_len,
  998. DMA_BIDIRECTIONAL);
  999. tbl_off += ret;
  1000. } else {
  1001. copy_talitos_ptr(&desc->ptr[4], &edesc->link_tbl[tbl_off], 0);
  1002. }
  1003. /* cipher out */
  1004. desc->ptr[5].len = cpu_to_be16(cryptlen);
  1005. desc->ptr[5].j_extent = authsize;
  1006. if (areq->src != areq->dst)
  1007. sg_count = dma_map_sg(dev, areq->dst, edesc->dst_nents ? : 1,
  1008. DMA_FROM_DEVICE);
  1009. edesc->icv_ool = false;
  1010. if (sg_count == 1) {
  1011. to_talitos_ptr(&desc->ptr[5], sg_dma_address(areq->dst) +
  1012. areq->assoclen, 0);
  1013. } else if ((sg_count =
  1014. sg_to_link_tbl_offset(areq->dst, sg_count,
  1015. areq->assoclen, cryptlen,
  1016. &edesc->link_tbl[tbl_off])) > 1) {
  1017. struct talitos_ptr *tbl_ptr = &edesc->link_tbl[tbl_off];
  1018. to_talitos_ptr(&desc->ptr[5], edesc->dma_link_tbl +
  1019. tbl_off * sizeof(struct talitos_ptr), 0);
  1020. /* Add an entry to the link table for ICV data */
  1021. tbl_ptr += sg_count - 1;
  1022. tbl_ptr->j_extent = 0;
  1023. tbl_ptr++;
  1024. tbl_ptr->j_extent = DESC_PTR_LNKTBL_RETURN;
  1025. tbl_ptr->len = cpu_to_be16(authsize);
  1026. /* icv data follows link tables */
  1027. to_talitos_ptr(tbl_ptr, edesc->dma_link_tbl +
  1028. (edesc->src_nents + edesc->dst_nents +
  1029. 2) * sizeof(struct talitos_ptr) +
  1030. authsize, 0);
  1031. desc->ptr[5].j_extent |= DESC_PTR_LNKTBL_JUMP;
  1032. dma_sync_single_for_device(ctx->dev, edesc->dma_link_tbl,
  1033. edesc->dma_len, DMA_BIDIRECTIONAL);
  1034. edesc->icv_ool = true;
  1035. } else {
  1036. copy_talitos_ptr(&desc->ptr[5], &edesc->link_tbl[tbl_off], 0);
  1037. }
  1038. /* iv out */
  1039. map_single_talitos_ptr(dev, &desc->ptr[6], ivsize, ctx->iv,
  1040. DMA_FROM_DEVICE);
  1041. ret = talitos_submit(dev, ctx->ch, desc, callback, areq);
  1042. if (ret != -EINPROGRESS) {
  1043. ipsec_esp_unmap(dev, edesc, areq);
  1044. kfree(edesc);
  1045. }
  1046. return ret;
  1047. }
  1048. /*
  1049. * allocate and map the extended descriptor
  1050. */
  1051. static struct talitos_edesc *talitos_edesc_alloc(struct device *dev,
  1052. struct scatterlist *src,
  1053. struct scatterlist *dst,
  1054. u8 *iv,
  1055. unsigned int assoclen,
  1056. unsigned int cryptlen,
  1057. unsigned int authsize,
  1058. unsigned int ivsize,
  1059. int icv_stashing,
  1060. u32 cryptoflags,
  1061. bool encrypt)
  1062. {
  1063. struct talitos_edesc *edesc;
  1064. int src_nents, dst_nents, alloc_len, dma_len;
  1065. dma_addr_t iv_dma = 0;
  1066. gfp_t flags = cryptoflags & CRYPTO_TFM_REQ_MAY_SLEEP ? GFP_KERNEL :
  1067. GFP_ATOMIC;
  1068. struct talitos_private *priv = dev_get_drvdata(dev);
  1069. bool is_sec1 = has_ftr_sec1(priv);
  1070. int max_len = is_sec1 ? TALITOS1_MAX_DATA_LEN : TALITOS2_MAX_DATA_LEN;
  1071. if (cryptlen + authsize > max_len) {
  1072. dev_err(dev, "length exceeds h/w max limit\n");
  1073. return ERR_PTR(-EINVAL);
  1074. }
  1075. if (ivsize)
  1076. iv_dma = dma_map_single(dev, iv, ivsize, DMA_TO_DEVICE);
  1077. if (!dst || dst == src) {
  1078. src_nents = sg_nents_for_len(src,
  1079. assoclen + cryptlen + authsize);
  1080. src_nents = (src_nents == 1) ? 0 : src_nents;
  1081. dst_nents = dst ? src_nents : 0;
  1082. } else { /* dst && dst != src*/
  1083. src_nents = sg_nents_for_len(src, assoclen + cryptlen +
  1084. (encrypt ? 0 : authsize));
  1085. src_nents = (src_nents == 1) ? 0 : src_nents;
  1086. dst_nents = sg_nents_for_len(dst, assoclen + cryptlen +
  1087. (encrypt ? authsize : 0));
  1088. dst_nents = (dst_nents == 1) ? 0 : dst_nents;
  1089. }
  1090. /*
  1091. * allocate space for base edesc plus the link tables,
  1092. * allowing for two separate entries for AD and generated ICV (+ 2),
  1093. * and space for two sets of ICVs (stashed and generated)
  1094. */
  1095. alloc_len = sizeof(struct talitos_edesc);
  1096. if (src_nents || dst_nents) {
  1097. if (is_sec1)
  1098. dma_len = (src_nents ? cryptlen : 0) +
  1099. (dst_nents ? cryptlen : 0);
  1100. else
  1101. dma_len = (src_nents + dst_nents + 2) *
  1102. sizeof(struct talitos_ptr) + authsize * 2;
  1103. alloc_len += dma_len;
  1104. } else {
  1105. dma_len = 0;
  1106. alloc_len += icv_stashing ? authsize : 0;
  1107. }
  1108. edesc = kmalloc(alloc_len, GFP_DMA | flags);
  1109. if (!edesc) {
  1110. if (iv_dma)
  1111. dma_unmap_single(dev, iv_dma, ivsize, DMA_TO_DEVICE);
  1112. dev_err(dev, "could not allocate edescriptor\n");
  1113. return ERR_PTR(-ENOMEM);
  1114. }
  1115. edesc->src_nents = src_nents;
  1116. edesc->dst_nents = dst_nents;
  1117. edesc->iv_dma = iv_dma;
  1118. edesc->dma_len = dma_len;
  1119. if (dma_len)
  1120. edesc->dma_link_tbl = dma_map_single(dev, &edesc->link_tbl[0],
  1121. edesc->dma_len,
  1122. DMA_BIDIRECTIONAL);
  1123. return edesc;
  1124. }
  1125. static struct talitos_edesc *aead_edesc_alloc(struct aead_request *areq, u8 *iv,
  1126. int icv_stashing, bool encrypt)
  1127. {
  1128. struct crypto_aead *authenc = crypto_aead_reqtfm(areq);
  1129. unsigned int authsize = crypto_aead_authsize(authenc);
  1130. struct talitos_ctx *ctx = crypto_aead_ctx(authenc);
  1131. unsigned int ivsize = crypto_aead_ivsize(authenc);
  1132. return talitos_edesc_alloc(ctx->dev, areq->src, areq->dst,
  1133. iv, areq->assoclen, areq->cryptlen,
  1134. authsize, ivsize, icv_stashing,
  1135. areq->base.flags, encrypt);
  1136. }
  1137. static int aead_encrypt(struct aead_request *req)
  1138. {
  1139. struct crypto_aead *authenc = crypto_aead_reqtfm(req);
  1140. struct talitos_ctx *ctx = crypto_aead_ctx(authenc);
  1141. struct talitos_edesc *edesc;
  1142. /* allocate extended descriptor */
  1143. edesc = aead_edesc_alloc(req, req->iv, 0, true);
  1144. if (IS_ERR(edesc))
  1145. return PTR_ERR(edesc);
  1146. /* set encrypt */
  1147. edesc->desc.hdr = ctx->desc_hdr_template | DESC_HDR_MODE0_ENCRYPT;
  1148. return ipsec_esp(edesc, req, ipsec_esp_encrypt_done);
  1149. }
  1150. static int aead_decrypt(struct aead_request *req)
  1151. {
  1152. struct crypto_aead *authenc = crypto_aead_reqtfm(req);
  1153. unsigned int authsize = crypto_aead_authsize(authenc);
  1154. struct talitos_ctx *ctx = crypto_aead_ctx(authenc);
  1155. struct talitos_private *priv = dev_get_drvdata(ctx->dev);
  1156. struct talitos_edesc *edesc;
  1157. struct scatterlist *sg;
  1158. void *icvdata;
  1159. req->cryptlen -= authsize;
  1160. /* allocate extended descriptor */
  1161. edesc = aead_edesc_alloc(req, req->iv, 1, false);
  1162. if (IS_ERR(edesc))
  1163. return PTR_ERR(edesc);
  1164. if ((priv->features & TALITOS_FTR_HW_AUTH_CHECK) &&
  1165. ((!edesc->src_nents && !edesc->dst_nents) ||
  1166. priv->features & TALITOS_FTR_SRC_LINK_TBL_LEN_INCLUDES_EXTENT)) {
  1167. /* decrypt and check the ICV */
  1168. edesc->desc.hdr = ctx->desc_hdr_template |
  1169. DESC_HDR_DIR_INBOUND |
  1170. DESC_HDR_MODE1_MDEU_CICV;
  1171. /* reset integrity check result bits */
  1172. edesc->desc.hdr_lo = 0;
  1173. return ipsec_esp(edesc, req, ipsec_esp_decrypt_hwauth_done);
  1174. }
  1175. /* Have to check the ICV with software */
  1176. edesc->desc.hdr = ctx->desc_hdr_template | DESC_HDR_DIR_INBOUND;
  1177. /* stash incoming ICV for later cmp with ICV generated by the h/w */
  1178. if (edesc->dma_len)
  1179. icvdata = (char *)&edesc->link_tbl[edesc->src_nents +
  1180. edesc->dst_nents + 2];
  1181. else
  1182. icvdata = &edesc->link_tbl[0];
  1183. sg = sg_last(req->src, edesc->src_nents ? : 1);
  1184. memcpy(icvdata, (char *)sg_virt(sg) + sg->length - authsize, authsize);
  1185. return ipsec_esp(edesc, req, ipsec_esp_decrypt_swauth_done);
  1186. }
  1187. static int ablkcipher_setkey(struct crypto_ablkcipher *cipher,
  1188. const u8 *key, unsigned int keylen)
  1189. {
  1190. struct talitos_ctx *ctx = crypto_ablkcipher_ctx(cipher);
  1191. if (keylen > TALITOS_MAX_KEY_SIZE) {
  1192. crypto_ablkcipher_set_flags(cipher, CRYPTO_TFM_RES_BAD_KEY_LEN);
  1193. return -EINVAL;
  1194. }
  1195. memcpy(&ctx->key, key, keylen);
  1196. ctx->keylen = keylen;
  1197. return 0;
  1198. }
  1199. static void unmap_sg_talitos_ptr(struct device *dev, struct scatterlist *src,
  1200. struct scatterlist *dst, unsigned int len,
  1201. struct talitos_edesc *edesc)
  1202. {
  1203. struct talitos_private *priv = dev_get_drvdata(dev);
  1204. bool is_sec1 = has_ftr_sec1(priv);
  1205. if (is_sec1) {
  1206. if (!edesc->src_nents) {
  1207. dma_unmap_sg(dev, src, 1,
  1208. dst != src ? DMA_TO_DEVICE
  1209. : DMA_BIDIRECTIONAL);
  1210. }
  1211. if (dst && edesc->dst_nents) {
  1212. dma_sync_single_for_device(dev,
  1213. edesc->dma_link_tbl + len,
  1214. len, DMA_FROM_DEVICE);
  1215. sg_copy_from_buffer(dst, edesc->dst_nents ? : 1,
  1216. edesc->buf + len, len);
  1217. } else if (dst && dst != src) {
  1218. dma_unmap_sg(dev, dst, 1, DMA_FROM_DEVICE);
  1219. }
  1220. } else {
  1221. talitos_sg_unmap(dev, edesc, src, dst);
  1222. }
  1223. }
  1224. static void common_nonsnoop_unmap(struct device *dev,
  1225. struct talitos_edesc *edesc,
  1226. struct ablkcipher_request *areq)
  1227. {
  1228. unmap_single_talitos_ptr(dev, &edesc->desc.ptr[5], DMA_FROM_DEVICE);
  1229. unmap_sg_talitos_ptr(dev, areq->src, areq->dst, areq->nbytes, edesc);
  1230. unmap_single_talitos_ptr(dev, &edesc->desc.ptr[2], DMA_TO_DEVICE);
  1231. unmap_single_talitos_ptr(dev, &edesc->desc.ptr[1], DMA_TO_DEVICE);
  1232. if (edesc->dma_len)
  1233. dma_unmap_single(dev, edesc->dma_link_tbl, edesc->dma_len,
  1234. DMA_BIDIRECTIONAL);
  1235. }
  1236. static void ablkcipher_done(struct device *dev,
  1237. struct talitos_desc *desc, void *context,
  1238. int err)
  1239. {
  1240. struct ablkcipher_request *areq = context;
  1241. struct talitos_edesc *edesc;
  1242. edesc = container_of(desc, struct talitos_edesc, desc);
  1243. common_nonsnoop_unmap(dev, edesc, areq);
  1244. kfree(edesc);
  1245. areq->base.complete(&areq->base, err);
  1246. }
  1247. int map_sg_in_talitos_ptr(struct device *dev, struct scatterlist *src,
  1248. unsigned int len, struct talitos_edesc *edesc,
  1249. enum dma_data_direction dir, struct talitos_ptr *ptr)
  1250. {
  1251. int sg_count;
  1252. struct talitos_private *priv = dev_get_drvdata(dev);
  1253. bool is_sec1 = has_ftr_sec1(priv);
  1254. to_talitos_ptr_len(ptr, len, is_sec1);
  1255. if (is_sec1) {
  1256. sg_count = edesc->src_nents ? : 1;
  1257. if (sg_count == 1) {
  1258. dma_map_sg(dev, src, 1, dir);
  1259. to_talitos_ptr(ptr, sg_dma_address(src), is_sec1);
  1260. } else {
  1261. sg_copy_to_buffer(src, sg_count, edesc->buf, len);
  1262. to_talitos_ptr(ptr, edesc->dma_link_tbl, is_sec1);
  1263. dma_sync_single_for_device(dev, edesc->dma_link_tbl,
  1264. len, DMA_TO_DEVICE);
  1265. }
  1266. } else {
  1267. to_talitos_ptr_extent_clear(ptr, is_sec1);
  1268. sg_count = dma_map_sg(dev, src, edesc->src_nents ? : 1, dir);
  1269. if (sg_count == 1) {
  1270. to_talitos_ptr(ptr, sg_dma_address(src), is_sec1);
  1271. } else {
  1272. sg_count = sg_to_link_tbl(src, sg_count, len,
  1273. &edesc->link_tbl[0]);
  1274. if (sg_count > 1) {
  1275. to_talitos_ptr(ptr, edesc->dma_link_tbl, 0);
  1276. ptr->j_extent |= DESC_PTR_LNKTBL_JUMP;
  1277. dma_sync_single_for_device(dev,
  1278. edesc->dma_link_tbl,
  1279. edesc->dma_len,
  1280. DMA_BIDIRECTIONAL);
  1281. } else {
  1282. /* Only one segment now, so no link tbl needed*/
  1283. to_talitos_ptr(ptr, sg_dma_address(src),
  1284. is_sec1);
  1285. }
  1286. }
  1287. }
  1288. return sg_count;
  1289. }
  1290. void map_sg_out_talitos_ptr(struct device *dev, struct scatterlist *dst,
  1291. unsigned int len, struct talitos_edesc *edesc,
  1292. enum dma_data_direction dir,
  1293. struct talitos_ptr *ptr, int sg_count)
  1294. {
  1295. struct talitos_private *priv = dev_get_drvdata(dev);
  1296. bool is_sec1 = has_ftr_sec1(priv);
  1297. if (dir != DMA_NONE)
  1298. sg_count = dma_map_sg(dev, dst, edesc->dst_nents ? : 1, dir);
  1299. to_talitos_ptr_len(ptr, len, is_sec1);
  1300. if (is_sec1) {
  1301. if (sg_count == 1) {
  1302. if (dir != DMA_NONE)
  1303. dma_map_sg(dev, dst, 1, dir);
  1304. to_talitos_ptr(ptr, sg_dma_address(dst), is_sec1);
  1305. } else {
  1306. to_talitos_ptr(ptr, edesc->dma_link_tbl + len, is_sec1);
  1307. dma_sync_single_for_device(dev,
  1308. edesc->dma_link_tbl + len,
  1309. len, DMA_FROM_DEVICE);
  1310. }
  1311. } else {
  1312. to_talitos_ptr_extent_clear(ptr, is_sec1);
  1313. if (sg_count == 1) {
  1314. to_talitos_ptr(ptr, sg_dma_address(dst), is_sec1);
  1315. } else {
  1316. struct talitos_ptr *link_tbl_ptr =
  1317. &edesc->link_tbl[edesc->src_nents + 1];
  1318. to_talitos_ptr(ptr, edesc->dma_link_tbl +
  1319. (edesc->src_nents + 1) *
  1320. sizeof(struct talitos_ptr), 0);
  1321. ptr->j_extent |= DESC_PTR_LNKTBL_JUMP;
  1322. sg_to_link_tbl(dst, sg_count, len, link_tbl_ptr);
  1323. dma_sync_single_for_device(dev, edesc->dma_link_tbl,
  1324. edesc->dma_len,
  1325. DMA_BIDIRECTIONAL);
  1326. }
  1327. }
  1328. }
  1329. static int common_nonsnoop(struct talitos_edesc *edesc,
  1330. struct ablkcipher_request *areq,
  1331. void (*callback) (struct device *dev,
  1332. struct talitos_desc *desc,
  1333. void *context, int error))
  1334. {
  1335. struct crypto_ablkcipher *cipher = crypto_ablkcipher_reqtfm(areq);
  1336. struct talitos_ctx *ctx = crypto_ablkcipher_ctx(cipher);
  1337. struct device *dev = ctx->dev;
  1338. struct talitos_desc *desc = &edesc->desc;
  1339. unsigned int cryptlen = areq->nbytes;
  1340. unsigned int ivsize = crypto_ablkcipher_ivsize(cipher);
  1341. int sg_count, ret;
  1342. struct talitos_private *priv = dev_get_drvdata(dev);
  1343. bool is_sec1 = has_ftr_sec1(priv);
  1344. /* first DWORD empty */
  1345. desc->ptr[0] = zero_entry;
  1346. /* cipher iv */
  1347. to_talitos_ptr(&desc->ptr[1], edesc->iv_dma, is_sec1);
  1348. to_talitos_ptr_len(&desc->ptr[1], ivsize, is_sec1);
  1349. to_talitos_ptr_extent_clear(&desc->ptr[1], is_sec1);
  1350. /* cipher key */
  1351. map_single_talitos_ptr(dev, &desc->ptr[2], ctx->keylen,
  1352. (char *)&ctx->key, DMA_TO_DEVICE);
  1353. /*
  1354. * cipher in
  1355. */
  1356. sg_count = map_sg_in_talitos_ptr(dev, areq->src, cryptlen, edesc,
  1357. (areq->src == areq->dst) ?
  1358. DMA_BIDIRECTIONAL : DMA_TO_DEVICE,
  1359. &desc->ptr[3]);
  1360. /* cipher out */
  1361. map_sg_out_talitos_ptr(dev, areq->dst, cryptlen, edesc,
  1362. (areq->src == areq->dst) ? DMA_NONE
  1363. : DMA_FROM_DEVICE,
  1364. &desc->ptr[4], sg_count);
  1365. /* iv out */
  1366. map_single_talitos_ptr(dev, &desc->ptr[5], ivsize, ctx->iv,
  1367. DMA_FROM_DEVICE);
  1368. /* last DWORD empty */
  1369. desc->ptr[6] = zero_entry;
  1370. ret = talitos_submit(dev, ctx->ch, desc, callback, areq);
  1371. if (ret != -EINPROGRESS) {
  1372. common_nonsnoop_unmap(dev, edesc, areq);
  1373. kfree(edesc);
  1374. }
  1375. return ret;
  1376. }
  1377. static struct talitos_edesc *ablkcipher_edesc_alloc(struct ablkcipher_request *
  1378. areq, bool encrypt)
  1379. {
  1380. struct crypto_ablkcipher *cipher = crypto_ablkcipher_reqtfm(areq);
  1381. struct talitos_ctx *ctx = crypto_ablkcipher_ctx(cipher);
  1382. unsigned int ivsize = crypto_ablkcipher_ivsize(cipher);
  1383. return talitos_edesc_alloc(ctx->dev, areq->src, areq->dst,
  1384. areq->info, 0, areq->nbytes, 0, ivsize, 0,
  1385. areq->base.flags, encrypt);
  1386. }
  1387. static int ablkcipher_encrypt(struct ablkcipher_request *areq)
  1388. {
  1389. struct crypto_ablkcipher *cipher = crypto_ablkcipher_reqtfm(areq);
  1390. struct talitos_ctx *ctx = crypto_ablkcipher_ctx(cipher);
  1391. struct talitos_edesc *edesc;
  1392. /* allocate extended descriptor */
  1393. edesc = ablkcipher_edesc_alloc(areq, true);
  1394. if (IS_ERR(edesc))
  1395. return PTR_ERR(edesc);
  1396. /* set encrypt */
  1397. edesc->desc.hdr = ctx->desc_hdr_template | DESC_HDR_MODE0_ENCRYPT;
  1398. return common_nonsnoop(edesc, areq, ablkcipher_done);
  1399. }
  1400. static int ablkcipher_decrypt(struct ablkcipher_request *areq)
  1401. {
  1402. struct crypto_ablkcipher *cipher = crypto_ablkcipher_reqtfm(areq);
  1403. struct talitos_ctx *ctx = crypto_ablkcipher_ctx(cipher);
  1404. struct talitos_edesc *edesc;
  1405. /* allocate extended descriptor */
  1406. edesc = ablkcipher_edesc_alloc(areq, false);
  1407. if (IS_ERR(edesc))
  1408. return PTR_ERR(edesc);
  1409. edesc->desc.hdr = ctx->desc_hdr_template | DESC_HDR_DIR_INBOUND;
  1410. return common_nonsnoop(edesc, areq, ablkcipher_done);
  1411. }
  1412. static void common_nonsnoop_hash_unmap(struct device *dev,
  1413. struct talitos_edesc *edesc,
  1414. struct ahash_request *areq)
  1415. {
  1416. struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
  1417. struct talitos_private *priv = dev_get_drvdata(dev);
  1418. bool is_sec1 = has_ftr_sec1(priv);
  1419. unmap_single_talitos_ptr(dev, &edesc->desc.ptr[5], DMA_FROM_DEVICE);
  1420. unmap_sg_talitos_ptr(dev, req_ctx->psrc, NULL, 0, edesc);
  1421. /* When using hashctx-in, must unmap it. */
  1422. if (from_talitos_ptr_len(&edesc->desc.ptr[1], is_sec1))
  1423. unmap_single_talitos_ptr(dev, &edesc->desc.ptr[1],
  1424. DMA_TO_DEVICE);
  1425. if (from_talitos_ptr_len(&edesc->desc.ptr[2], is_sec1))
  1426. unmap_single_talitos_ptr(dev, &edesc->desc.ptr[2],
  1427. DMA_TO_DEVICE);
  1428. if (edesc->dma_len)
  1429. dma_unmap_single(dev, edesc->dma_link_tbl, edesc->dma_len,
  1430. DMA_BIDIRECTIONAL);
  1431. }
  1432. static void ahash_done(struct device *dev,
  1433. struct talitos_desc *desc, void *context,
  1434. int err)
  1435. {
  1436. struct ahash_request *areq = context;
  1437. struct talitos_edesc *edesc =
  1438. container_of(desc, struct talitos_edesc, desc);
  1439. struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
  1440. if (!req_ctx->last && req_ctx->to_hash_later) {
  1441. /* Position any partial block for next update/final/finup */
  1442. memcpy(req_ctx->buf, req_ctx->bufnext, req_ctx->to_hash_later);
  1443. req_ctx->nbuf = req_ctx->to_hash_later;
  1444. }
  1445. common_nonsnoop_hash_unmap(dev, edesc, areq);
  1446. kfree(edesc);
  1447. areq->base.complete(&areq->base, err);
  1448. }
  1449. /*
  1450. * SEC1 doesn't like hashing of 0 sized message, so we do the padding
  1451. * ourself and submit a padded block
  1452. */
  1453. void talitos_handle_buggy_hash(struct talitos_ctx *ctx,
  1454. struct talitos_edesc *edesc,
  1455. struct talitos_ptr *ptr)
  1456. {
  1457. static u8 padded_hash[64] = {
  1458. 0x80, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  1459. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  1460. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  1461. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  1462. };
  1463. pr_err_once("Bug in SEC1, padding ourself\n");
  1464. edesc->desc.hdr &= ~DESC_HDR_MODE0_MDEU_PAD;
  1465. map_single_talitos_ptr(ctx->dev, ptr, sizeof(padded_hash),
  1466. (char *)padded_hash, DMA_TO_DEVICE);
  1467. }
  1468. static int common_nonsnoop_hash(struct talitos_edesc *edesc,
  1469. struct ahash_request *areq, unsigned int length,
  1470. void (*callback) (struct device *dev,
  1471. struct talitos_desc *desc,
  1472. void *context, int error))
  1473. {
  1474. struct crypto_ahash *tfm = crypto_ahash_reqtfm(areq);
  1475. struct talitos_ctx *ctx = crypto_ahash_ctx(tfm);
  1476. struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
  1477. struct device *dev = ctx->dev;
  1478. struct talitos_desc *desc = &edesc->desc;
  1479. int ret;
  1480. struct talitos_private *priv = dev_get_drvdata(dev);
  1481. bool is_sec1 = has_ftr_sec1(priv);
  1482. /* first DWORD empty */
  1483. desc->ptr[0] = zero_entry;
  1484. /* hash context in */
  1485. if (!req_ctx->first || req_ctx->swinit) {
  1486. map_single_talitos_ptr(dev, &desc->ptr[1],
  1487. req_ctx->hw_context_size,
  1488. (char *)req_ctx->hw_context,
  1489. DMA_TO_DEVICE);
  1490. req_ctx->swinit = 0;
  1491. } else {
  1492. desc->ptr[1] = zero_entry;
  1493. }
  1494. /* Indicate next op is not the first. */
  1495. req_ctx->first = 0;
  1496. /* HMAC key */
  1497. if (ctx->keylen)
  1498. map_single_talitos_ptr(dev, &desc->ptr[2], ctx->keylen,
  1499. (char *)&ctx->key, DMA_TO_DEVICE);
  1500. else
  1501. desc->ptr[2] = zero_entry;
  1502. /*
  1503. * data in
  1504. */
  1505. map_sg_in_talitos_ptr(dev, req_ctx->psrc, length, edesc,
  1506. DMA_TO_DEVICE, &desc->ptr[3]);
  1507. /* fifth DWORD empty */
  1508. desc->ptr[4] = zero_entry;
  1509. /* hash/HMAC out -or- hash context out */
  1510. if (req_ctx->last)
  1511. map_single_talitos_ptr(dev, &desc->ptr[5],
  1512. crypto_ahash_digestsize(tfm),
  1513. areq->result, DMA_FROM_DEVICE);
  1514. else
  1515. map_single_talitos_ptr(dev, &desc->ptr[5],
  1516. req_ctx->hw_context_size,
  1517. req_ctx->hw_context, DMA_FROM_DEVICE);
  1518. /* last DWORD empty */
  1519. desc->ptr[6] = zero_entry;
  1520. if (is_sec1 && from_talitos_ptr_len(&desc->ptr[3], true) == 0)
  1521. talitos_handle_buggy_hash(ctx, edesc, &desc->ptr[3]);
  1522. ret = talitos_submit(dev, ctx->ch, desc, callback, areq);
  1523. if (ret != -EINPROGRESS) {
  1524. common_nonsnoop_hash_unmap(dev, edesc, areq);
  1525. kfree(edesc);
  1526. }
  1527. return ret;
  1528. }
  1529. static struct talitos_edesc *ahash_edesc_alloc(struct ahash_request *areq,
  1530. unsigned int nbytes)
  1531. {
  1532. struct crypto_ahash *tfm = crypto_ahash_reqtfm(areq);
  1533. struct talitos_ctx *ctx = crypto_ahash_ctx(tfm);
  1534. struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
  1535. return talitos_edesc_alloc(ctx->dev, req_ctx->psrc, NULL, NULL, 0,
  1536. nbytes, 0, 0, 0, areq->base.flags, false);
  1537. }
  1538. static int ahash_init(struct ahash_request *areq)
  1539. {
  1540. struct crypto_ahash *tfm = crypto_ahash_reqtfm(areq);
  1541. struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
  1542. /* Initialize the context */
  1543. req_ctx->nbuf = 0;
  1544. req_ctx->first = 1; /* first indicates h/w must init its context */
  1545. req_ctx->swinit = 0; /* assume h/w init of context */
  1546. req_ctx->hw_context_size =
  1547. (crypto_ahash_digestsize(tfm) <= SHA256_DIGEST_SIZE)
  1548. ? TALITOS_MDEU_CONTEXT_SIZE_MD5_SHA1_SHA256
  1549. : TALITOS_MDEU_CONTEXT_SIZE_SHA384_SHA512;
  1550. return 0;
  1551. }
  1552. /*
  1553. * on h/w without explicit sha224 support, we initialize h/w context
  1554. * manually with sha224 constants, and tell it to run sha256.
  1555. */
  1556. static int ahash_init_sha224_swinit(struct ahash_request *areq)
  1557. {
  1558. struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
  1559. ahash_init(areq);
  1560. req_ctx->swinit = 1;/* prevent h/w initting context with sha256 values*/
  1561. req_ctx->hw_context[0] = SHA224_H0;
  1562. req_ctx->hw_context[1] = SHA224_H1;
  1563. req_ctx->hw_context[2] = SHA224_H2;
  1564. req_ctx->hw_context[3] = SHA224_H3;
  1565. req_ctx->hw_context[4] = SHA224_H4;
  1566. req_ctx->hw_context[5] = SHA224_H5;
  1567. req_ctx->hw_context[6] = SHA224_H6;
  1568. req_ctx->hw_context[7] = SHA224_H7;
  1569. /* init 64-bit count */
  1570. req_ctx->hw_context[8] = 0;
  1571. req_ctx->hw_context[9] = 0;
  1572. return 0;
  1573. }
  1574. static int ahash_process_req(struct ahash_request *areq, unsigned int nbytes)
  1575. {
  1576. struct crypto_ahash *tfm = crypto_ahash_reqtfm(areq);
  1577. struct talitos_ctx *ctx = crypto_ahash_ctx(tfm);
  1578. struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
  1579. struct talitos_edesc *edesc;
  1580. unsigned int blocksize =
  1581. crypto_tfm_alg_blocksize(crypto_ahash_tfm(tfm));
  1582. unsigned int nbytes_to_hash;
  1583. unsigned int to_hash_later;
  1584. unsigned int nsg;
  1585. if (!req_ctx->last && (nbytes + req_ctx->nbuf <= blocksize)) {
  1586. /* Buffer up to one whole block */
  1587. sg_copy_to_buffer(areq->src,
  1588. sg_nents_for_len(areq->src, nbytes),
  1589. req_ctx->buf + req_ctx->nbuf, nbytes);
  1590. req_ctx->nbuf += nbytes;
  1591. return 0;
  1592. }
  1593. /* At least (blocksize + 1) bytes are available to hash */
  1594. nbytes_to_hash = nbytes + req_ctx->nbuf;
  1595. to_hash_later = nbytes_to_hash & (blocksize - 1);
  1596. if (req_ctx->last)
  1597. to_hash_later = 0;
  1598. else if (to_hash_later)
  1599. /* There is a partial block. Hash the full block(s) now */
  1600. nbytes_to_hash -= to_hash_later;
  1601. else {
  1602. /* Keep one block buffered */
  1603. nbytes_to_hash -= blocksize;
  1604. to_hash_later = blocksize;
  1605. }
  1606. /* Chain in any previously buffered data */
  1607. if (req_ctx->nbuf) {
  1608. nsg = (req_ctx->nbuf < nbytes_to_hash) ? 2 : 1;
  1609. sg_init_table(req_ctx->bufsl, nsg);
  1610. sg_set_buf(req_ctx->bufsl, req_ctx->buf, req_ctx->nbuf);
  1611. if (nsg > 1)
  1612. sg_chain(req_ctx->bufsl, 2, areq->src);
  1613. req_ctx->psrc = req_ctx->bufsl;
  1614. } else
  1615. req_ctx->psrc = areq->src;
  1616. if (to_hash_later) {
  1617. int nents = sg_nents_for_len(areq->src, nbytes);
  1618. sg_pcopy_to_buffer(areq->src, nents,
  1619. req_ctx->bufnext,
  1620. to_hash_later,
  1621. nbytes - to_hash_later);
  1622. }
  1623. req_ctx->to_hash_later = to_hash_later;
  1624. /* Allocate extended descriptor */
  1625. edesc = ahash_edesc_alloc(areq, nbytes_to_hash);
  1626. if (IS_ERR(edesc))
  1627. return PTR_ERR(edesc);
  1628. edesc->desc.hdr = ctx->desc_hdr_template;
  1629. /* On last one, request SEC to pad; otherwise continue */
  1630. if (req_ctx->last)
  1631. edesc->desc.hdr |= DESC_HDR_MODE0_MDEU_PAD;
  1632. else
  1633. edesc->desc.hdr |= DESC_HDR_MODE0_MDEU_CONT;
  1634. /* request SEC to INIT hash. */
  1635. if (req_ctx->first && !req_ctx->swinit)
  1636. edesc->desc.hdr |= DESC_HDR_MODE0_MDEU_INIT;
  1637. /* When the tfm context has a keylen, it's an HMAC.
  1638. * A first or last (ie. not middle) descriptor must request HMAC.
  1639. */
  1640. if (ctx->keylen && (req_ctx->first || req_ctx->last))
  1641. edesc->desc.hdr |= DESC_HDR_MODE0_MDEU_HMAC;
  1642. return common_nonsnoop_hash(edesc, areq, nbytes_to_hash,
  1643. ahash_done);
  1644. }
  1645. static int ahash_update(struct ahash_request *areq)
  1646. {
  1647. struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
  1648. req_ctx->last = 0;
  1649. return ahash_process_req(areq, areq->nbytes);
  1650. }
  1651. static int ahash_final(struct ahash_request *areq)
  1652. {
  1653. struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
  1654. req_ctx->last = 1;
  1655. return ahash_process_req(areq, 0);
  1656. }
  1657. static int ahash_finup(struct ahash_request *areq)
  1658. {
  1659. struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
  1660. req_ctx->last = 1;
  1661. return ahash_process_req(areq, areq->nbytes);
  1662. }
  1663. static int ahash_digest(struct ahash_request *areq)
  1664. {
  1665. struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
  1666. struct crypto_ahash *ahash = crypto_ahash_reqtfm(areq);
  1667. ahash->init(areq);
  1668. req_ctx->last = 1;
  1669. return ahash_process_req(areq, areq->nbytes);
  1670. }
  1671. static int ahash_export(struct ahash_request *areq, void *out)
  1672. {
  1673. struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
  1674. struct talitos_export_state *export = out;
  1675. memcpy(export->hw_context, req_ctx->hw_context,
  1676. req_ctx->hw_context_size);
  1677. memcpy(export->buf, req_ctx->buf, req_ctx->nbuf);
  1678. export->swinit = req_ctx->swinit;
  1679. export->first = req_ctx->first;
  1680. export->last = req_ctx->last;
  1681. export->to_hash_later = req_ctx->to_hash_later;
  1682. export->nbuf = req_ctx->nbuf;
  1683. return 0;
  1684. }
  1685. static int ahash_import(struct ahash_request *areq, const void *in)
  1686. {
  1687. struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
  1688. struct crypto_ahash *tfm = crypto_ahash_reqtfm(areq);
  1689. const struct talitos_export_state *export = in;
  1690. memset(req_ctx, 0, sizeof(*req_ctx));
  1691. req_ctx->hw_context_size =
  1692. (crypto_ahash_digestsize(tfm) <= SHA256_DIGEST_SIZE)
  1693. ? TALITOS_MDEU_CONTEXT_SIZE_MD5_SHA1_SHA256
  1694. : TALITOS_MDEU_CONTEXT_SIZE_SHA384_SHA512;
  1695. memcpy(req_ctx->hw_context, export->hw_context,
  1696. req_ctx->hw_context_size);
  1697. memcpy(req_ctx->buf, export->buf, export->nbuf);
  1698. req_ctx->swinit = export->swinit;
  1699. req_ctx->first = export->first;
  1700. req_ctx->last = export->last;
  1701. req_ctx->to_hash_later = export->to_hash_later;
  1702. req_ctx->nbuf = export->nbuf;
  1703. return 0;
  1704. }
  1705. struct keyhash_result {
  1706. struct completion completion;
  1707. int err;
  1708. };
  1709. static void keyhash_complete(struct crypto_async_request *req, int err)
  1710. {
  1711. struct keyhash_result *res = req->data;
  1712. if (err == -EINPROGRESS)
  1713. return;
  1714. res->err = err;
  1715. complete(&res->completion);
  1716. }
  1717. static int keyhash(struct crypto_ahash *tfm, const u8 *key, unsigned int keylen,
  1718. u8 *hash)
  1719. {
  1720. struct talitos_ctx *ctx = crypto_tfm_ctx(crypto_ahash_tfm(tfm));
  1721. struct scatterlist sg[1];
  1722. struct ahash_request *req;
  1723. struct keyhash_result hresult;
  1724. int ret;
  1725. init_completion(&hresult.completion);
  1726. req = ahash_request_alloc(tfm, GFP_KERNEL);
  1727. if (!req)
  1728. return -ENOMEM;
  1729. /* Keep tfm keylen == 0 during hash of the long key */
  1730. ctx->keylen = 0;
  1731. ahash_request_set_callback(req, CRYPTO_TFM_REQ_MAY_BACKLOG,
  1732. keyhash_complete, &hresult);
  1733. sg_init_one(&sg[0], key, keylen);
  1734. ahash_request_set_crypt(req, sg, hash, keylen);
  1735. ret = crypto_ahash_digest(req);
  1736. switch (ret) {
  1737. case 0:
  1738. break;
  1739. case -EINPROGRESS:
  1740. case -EBUSY:
  1741. ret = wait_for_completion_interruptible(
  1742. &hresult.completion);
  1743. if (!ret)
  1744. ret = hresult.err;
  1745. break;
  1746. default:
  1747. break;
  1748. }
  1749. ahash_request_free(req);
  1750. return ret;
  1751. }
  1752. static int ahash_setkey(struct crypto_ahash *tfm, const u8 *key,
  1753. unsigned int keylen)
  1754. {
  1755. struct talitos_ctx *ctx = crypto_tfm_ctx(crypto_ahash_tfm(tfm));
  1756. unsigned int blocksize =
  1757. crypto_tfm_alg_blocksize(crypto_ahash_tfm(tfm));
  1758. unsigned int digestsize = crypto_ahash_digestsize(tfm);
  1759. unsigned int keysize = keylen;
  1760. u8 hash[SHA512_DIGEST_SIZE];
  1761. int ret;
  1762. if (keylen <= blocksize)
  1763. memcpy(ctx->key, key, keysize);
  1764. else {
  1765. /* Must get the hash of the long key */
  1766. ret = keyhash(tfm, key, keylen, hash);
  1767. if (ret) {
  1768. crypto_ahash_set_flags(tfm, CRYPTO_TFM_RES_BAD_KEY_LEN);
  1769. return -EINVAL;
  1770. }
  1771. keysize = digestsize;
  1772. memcpy(ctx->key, hash, digestsize);
  1773. }
  1774. ctx->keylen = keysize;
  1775. return 0;
  1776. }
  1777. struct talitos_alg_template {
  1778. u32 type;
  1779. union {
  1780. struct crypto_alg crypto;
  1781. struct ahash_alg hash;
  1782. struct aead_alg aead;
  1783. } alg;
  1784. __be32 desc_hdr_template;
  1785. };
  1786. static struct talitos_alg_template driver_algs[] = {
  1787. /* AEAD algorithms. These use a single-pass ipsec_esp descriptor */
  1788. { .type = CRYPTO_ALG_TYPE_AEAD,
  1789. .alg.aead = {
  1790. .base = {
  1791. .cra_name = "authenc(hmac(sha1),cbc(aes))",
  1792. .cra_driver_name = "authenc-hmac-sha1-"
  1793. "cbc-aes-talitos",
  1794. .cra_blocksize = AES_BLOCK_SIZE,
  1795. .cra_flags = CRYPTO_ALG_ASYNC,
  1796. },
  1797. .ivsize = AES_BLOCK_SIZE,
  1798. .maxauthsize = SHA1_DIGEST_SIZE,
  1799. },
  1800. .desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
  1801. DESC_HDR_SEL0_AESU |
  1802. DESC_HDR_MODE0_AESU_CBC |
  1803. DESC_HDR_SEL1_MDEUA |
  1804. DESC_HDR_MODE1_MDEU_INIT |
  1805. DESC_HDR_MODE1_MDEU_PAD |
  1806. DESC_HDR_MODE1_MDEU_SHA1_HMAC,
  1807. },
  1808. { .type = CRYPTO_ALG_TYPE_AEAD,
  1809. .alg.aead = {
  1810. .base = {
  1811. .cra_name = "authenc(hmac(sha1),"
  1812. "cbc(des3_ede))",
  1813. .cra_driver_name = "authenc-hmac-sha1-"
  1814. "cbc-3des-talitos",
  1815. .cra_blocksize = DES3_EDE_BLOCK_SIZE,
  1816. .cra_flags = CRYPTO_ALG_ASYNC,
  1817. },
  1818. .ivsize = DES3_EDE_BLOCK_SIZE,
  1819. .maxauthsize = SHA1_DIGEST_SIZE,
  1820. },
  1821. .desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
  1822. DESC_HDR_SEL0_DEU |
  1823. DESC_HDR_MODE0_DEU_CBC |
  1824. DESC_HDR_MODE0_DEU_3DES |
  1825. DESC_HDR_SEL1_MDEUA |
  1826. DESC_HDR_MODE1_MDEU_INIT |
  1827. DESC_HDR_MODE1_MDEU_PAD |
  1828. DESC_HDR_MODE1_MDEU_SHA1_HMAC,
  1829. },
  1830. { .type = CRYPTO_ALG_TYPE_AEAD,
  1831. .alg.aead = {
  1832. .base = {
  1833. .cra_name = "authenc(hmac(sha224),cbc(aes))",
  1834. .cra_driver_name = "authenc-hmac-sha224-"
  1835. "cbc-aes-talitos",
  1836. .cra_blocksize = AES_BLOCK_SIZE,
  1837. .cra_flags = CRYPTO_ALG_ASYNC,
  1838. },
  1839. .ivsize = AES_BLOCK_SIZE,
  1840. .maxauthsize = SHA224_DIGEST_SIZE,
  1841. },
  1842. .desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
  1843. DESC_HDR_SEL0_AESU |
  1844. DESC_HDR_MODE0_AESU_CBC |
  1845. DESC_HDR_SEL1_MDEUA |
  1846. DESC_HDR_MODE1_MDEU_INIT |
  1847. DESC_HDR_MODE1_MDEU_PAD |
  1848. DESC_HDR_MODE1_MDEU_SHA224_HMAC,
  1849. },
  1850. { .type = CRYPTO_ALG_TYPE_AEAD,
  1851. .alg.aead = {
  1852. .base = {
  1853. .cra_name = "authenc(hmac(sha224),"
  1854. "cbc(des3_ede))",
  1855. .cra_driver_name = "authenc-hmac-sha224-"
  1856. "cbc-3des-talitos",
  1857. .cra_blocksize = DES3_EDE_BLOCK_SIZE,
  1858. .cra_flags = CRYPTO_ALG_ASYNC,
  1859. },
  1860. .ivsize = DES3_EDE_BLOCK_SIZE,
  1861. .maxauthsize = SHA224_DIGEST_SIZE,
  1862. },
  1863. .desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
  1864. DESC_HDR_SEL0_DEU |
  1865. DESC_HDR_MODE0_DEU_CBC |
  1866. DESC_HDR_MODE0_DEU_3DES |
  1867. DESC_HDR_SEL1_MDEUA |
  1868. DESC_HDR_MODE1_MDEU_INIT |
  1869. DESC_HDR_MODE1_MDEU_PAD |
  1870. DESC_HDR_MODE1_MDEU_SHA224_HMAC,
  1871. },
  1872. { .type = CRYPTO_ALG_TYPE_AEAD,
  1873. .alg.aead = {
  1874. .base = {
  1875. .cra_name = "authenc(hmac(sha256),cbc(aes))",
  1876. .cra_driver_name = "authenc-hmac-sha256-"
  1877. "cbc-aes-talitos",
  1878. .cra_blocksize = AES_BLOCK_SIZE,
  1879. .cra_flags = CRYPTO_ALG_ASYNC,
  1880. },
  1881. .ivsize = AES_BLOCK_SIZE,
  1882. .maxauthsize = SHA256_DIGEST_SIZE,
  1883. },
  1884. .desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
  1885. DESC_HDR_SEL0_AESU |
  1886. DESC_HDR_MODE0_AESU_CBC |
  1887. DESC_HDR_SEL1_MDEUA |
  1888. DESC_HDR_MODE1_MDEU_INIT |
  1889. DESC_HDR_MODE1_MDEU_PAD |
  1890. DESC_HDR_MODE1_MDEU_SHA256_HMAC,
  1891. },
  1892. { .type = CRYPTO_ALG_TYPE_AEAD,
  1893. .alg.aead = {
  1894. .base = {
  1895. .cra_name = "authenc(hmac(sha256),"
  1896. "cbc(des3_ede))",
  1897. .cra_driver_name = "authenc-hmac-sha256-"
  1898. "cbc-3des-talitos",
  1899. .cra_blocksize = DES3_EDE_BLOCK_SIZE,
  1900. .cra_flags = CRYPTO_ALG_ASYNC,
  1901. },
  1902. .ivsize = DES3_EDE_BLOCK_SIZE,
  1903. .maxauthsize = SHA256_DIGEST_SIZE,
  1904. },
  1905. .desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
  1906. DESC_HDR_SEL0_DEU |
  1907. DESC_HDR_MODE0_DEU_CBC |
  1908. DESC_HDR_MODE0_DEU_3DES |
  1909. DESC_HDR_SEL1_MDEUA |
  1910. DESC_HDR_MODE1_MDEU_INIT |
  1911. DESC_HDR_MODE1_MDEU_PAD |
  1912. DESC_HDR_MODE1_MDEU_SHA256_HMAC,
  1913. },
  1914. { .type = CRYPTO_ALG_TYPE_AEAD,
  1915. .alg.aead = {
  1916. .base = {
  1917. .cra_name = "authenc(hmac(sha384),cbc(aes))",
  1918. .cra_driver_name = "authenc-hmac-sha384-"
  1919. "cbc-aes-talitos",
  1920. .cra_blocksize = AES_BLOCK_SIZE,
  1921. .cra_flags = CRYPTO_ALG_ASYNC,
  1922. },
  1923. .ivsize = AES_BLOCK_SIZE,
  1924. .maxauthsize = SHA384_DIGEST_SIZE,
  1925. },
  1926. .desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
  1927. DESC_HDR_SEL0_AESU |
  1928. DESC_HDR_MODE0_AESU_CBC |
  1929. DESC_HDR_SEL1_MDEUB |
  1930. DESC_HDR_MODE1_MDEU_INIT |
  1931. DESC_HDR_MODE1_MDEU_PAD |
  1932. DESC_HDR_MODE1_MDEUB_SHA384_HMAC,
  1933. },
  1934. { .type = CRYPTO_ALG_TYPE_AEAD,
  1935. .alg.aead = {
  1936. .base = {
  1937. .cra_name = "authenc(hmac(sha384),"
  1938. "cbc(des3_ede))",
  1939. .cra_driver_name = "authenc-hmac-sha384-"
  1940. "cbc-3des-talitos",
  1941. .cra_blocksize = DES3_EDE_BLOCK_SIZE,
  1942. .cra_flags = CRYPTO_ALG_ASYNC,
  1943. },
  1944. .ivsize = DES3_EDE_BLOCK_SIZE,
  1945. .maxauthsize = SHA384_DIGEST_SIZE,
  1946. },
  1947. .desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
  1948. DESC_HDR_SEL0_DEU |
  1949. DESC_HDR_MODE0_DEU_CBC |
  1950. DESC_HDR_MODE0_DEU_3DES |
  1951. DESC_HDR_SEL1_MDEUB |
  1952. DESC_HDR_MODE1_MDEU_INIT |
  1953. DESC_HDR_MODE1_MDEU_PAD |
  1954. DESC_HDR_MODE1_MDEUB_SHA384_HMAC,
  1955. },
  1956. { .type = CRYPTO_ALG_TYPE_AEAD,
  1957. .alg.aead = {
  1958. .base = {
  1959. .cra_name = "authenc(hmac(sha512),cbc(aes))",
  1960. .cra_driver_name = "authenc-hmac-sha512-"
  1961. "cbc-aes-talitos",
  1962. .cra_blocksize = AES_BLOCK_SIZE,
  1963. .cra_flags = CRYPTO_ALG_ASYNC,
  1964. },
  1965. .ivsize = AES_BLOCK_SIZE,
  1966. .maxauthsize = SHA512_DIGEST_SIZE,
  1967. },
  1968. .desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
  1969. DESC_HDR_SEL0_AESU |
  1970. DESC_HDR_MODE0_AESU_CBC |
  1971. DESC_HDR_SEL1_MDEUB |
  1972. DESC_HDR_MODE1_MDEU_INIT |
  1973. DESC_HDR_MODE1_MDEU_PAD |
  1974. DESC_HDR_MODE1_MDEUB_SHA512_HMAC,
  1975. },
  1976. { .type = CRYPTO_ALG_TYPE_AEAD,
  1977. .alg.aead = {
  1978. .base = {
  1979. .cra_name = "authenc(hmac(sha512),"
  1980. "cbc(des3_ede))",
  1981. .cra_driver_name = "authenc-hmac-sha512-"
  1982. "cbc-3des-talitos",
  1983. .cra_blocksize = DES3_EDE_BLOCK_SIZE,
  1984. .cra_flags = CRYPTO_ALG_ASYNC,
  1985. },
  1986. .ivsize = DES3_EDE_BLOCK_SIZE,
  1987. .maxauthsize = SHA512_DIGEST_SIZE,
  1988. },
  1989. .desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
  1990. DESC_HDR_SEL0_DEU |
  1991. DESC_HDR_MODE0_DEU_CBC |
  1992. DESC_HDR_MODE0_DEU_3DES |
  1993. DESC_HDR_SEL1_MDEUB |
  1994. DESC_HDR_MODE1_MDEU_INIT |
  1995. DESC_HDR_MODE1_MDEU_PAD |
  1996. DESC_HDR_MODE1_MDEUB_SHA512_HMAC,
  1997. },
  1998. { .type = CRYPTO_ALG_TYPE_AEAD,
  1999. .alg.aead = {
  2000. .base = {
  2001. .cra_name = "authenc(hmac(md5),cbc(aes))",
  2002. .cra_driver_name = "authenc-hmac-md5-"
  2003. "cbc-aes-talitos",
  2004. .cra_blocksize = AES_BLOCK_SIZE,
  2005. .cra_flags = CRYPTO_ALG_ASYNC,
  2006. },
  2007. .ivsize = AES_BLOCK_SIZE,
  2008. .maxauthsize = MD5_DIGEST_SIZE,
  2009. },
  2010. .desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
  2011. DESC_HDR_SEL0_AESU |
  2012. DESC_HDR_MODE0_AESU_CBC |
  2013. DESC_HDR_SEL1_MDEUA |
  2014. DESC_HDR_MODE1_MDEU_INIT |
  2015. DESC_HDR_MODE1_MDEU_PAD |
  2016. DESC_HDR_MODE1_MDEU_MD5_HMAC,
  2017. },
  2018. { .type = CRYPTO_ALG_TYPE_AEAD,
  2019. .alg.aead = {
  2020. .base = {
  2021. .cra_name = "authenc(hmac(md5),cbc(des3_ede))",
  2022. .cra_driver_name = "authenc-hmac-md5-"
  2023. "cbc-3des-talitos",
  2024. .cra_blocksize = DES3_EDE_BLOCK_SIZE,
  2025. .cra_flags = CRYPTO_ALG_ASYNC,
  2026. },
  2027. .ivsize = DES3_EDE_BLOCK_SIZE,
  2028. .maxauthsize = MD5_DIGEST_SIZE,
  2029. },
  2030. .desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
  2031. DESC_HDR_SEL0_DEU |
  2032. DESC_HDR_MODE0_DEU_CBC |
  2033. DESC_HDR_MODE0_DEU_3DES |
  2034. DESC_HDR_SEL1_MDEUA |
  2035. DESC_HDR_MODE1_MDEU_INIT |
  2036. DESC_HDR_MODE1_MDEU_PAD |
  2037. DESC_HDR_MODE1_MDEU_MD5_HMAC,
  2038. },
  2039. /* ABLKCIPHER algorithms. */
  2040. { .type = CRYPTO_ALG_TYPE_ABLKCIPHER,
  2041. .alg.crypto = {
  2042. .cra_name = "cbc(aes)",
  2043. .cra_driver_name = "cbc-aes-talitos",
  2044. .cra_blocksize = AES_BLOCK_SIZE,
  2045. .cra_flags = CRYPTO_ALG_TYPE_ABLKCIPHER |
  2046. CRYPTO_ALG_ASYNC,
  2047. .cra_ablkcipher = {
  2048. .min_keysize = AES_MIN_KEY_SIZE,
  2049. .max_keysize = AES_MAX_KEY_SIZE,
  2050. .ivsize = AES_BLOCK_SIZE,
  2051. }
  2052. },
  2053. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  2054. DESC_HDR_SEL0_AESU |
  2055. DESC_HDR_MODE0_AESU_CBC,
  2056. },
  2057. { .type = CRYPTO_ALG_TYPE_ABLKCIPHER,
  2058. .alg.crypto = {
  2059. .cra_name = "cbc(des3_ede)",
  2060. .cra_driver_name = "cbc-3des-talitos",
  2061. .cra_blocksize = DES3_EDE_BLOCK_SIZE,
  2062. .cra_flags = CRYPTO_ALG_TYPE_ABLKCIPHER |
  2063. CRYPTO_ALG_ASYNC,
  2064. .cra_ablkcipher = {
  2065. .min_keysize = DES3_EDE_KEY_SIZE,
  2066. .max_keysize = DES3_EDE_KEY_SIZE,
  2067. .ivsize = DES3_EDE_BLOCK_SIZE,
  2068. }
  2069. },
  2070. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  2071. DESC_HDR_SEL0_DEU |
  2072. DESC_HDR_MODE0_DEU_CBC |
  2073. DESC_HDR_MODE0_DEU_3DES,
  2074. },
  2075. /* AHASH algorithms. */
  2076. { .type = CRYPTO_ALG_TYPE_AHASH,
  2077. .alg.hash = {
  2078. .halg.digestsize = MD5_DIGEST_SIZE,
  2079. .halg.statesize = sizeof(struct talitos_export_state),
  2080. .halg.base = {
  2081. .cra_name = "md5",
  2082. .cra_driver_name = "md5-talitos",
  2083. .cra_blocksize = MD5_HMAC_BLOCK_SIZE,
  2084. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  2085. CRYPTO_ALG_ASYNC,
  2086. }
  2087. },
  2088. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  2089. DESC_HDR_SEL0_MDEUA |
  2090. DESC_HDR_MODE0_MDEU_MD5,
  2091. },
  2092. { .type = CRYPTO_ALG_TYPE_AHASH,
  2093. .alg.hash = {
  2094. .halg.digestsize = SHA1_DIGEST_SIZE,
  2095. .halg.statesize = sizeof(struct talitos_export_state),
  2096. .halg.base = {
  2097. .cra_name = "sha1",
  2098. .cra_driver_name = "sha1-talitos",
  2099. .cra_blocksize = SHA1_BLOCK_SIZE,
  2100. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  2101. CRYPTO_ALG_ASYNC,
  2102. }
  2103. },
  2104. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  2105. DESC_HDR_SEL0_MDEUA |
  2106. DESC_HDR_MODE0_MDEU_SHA1,
  2107. },
  2108. { .type = CRYPTO_ALG_TYPE_AHASH,
  2109. .alg.hash = {
  2110. .halg.digestsize = SHA224_DIGEST_SIZE,
  2111. .halg.statesize = sizeof(struct talitos_export_state),
  2112. .halg.base = {
  2113. .cra_name = "sha224",
  2114. .cra_driver_name = "sha224-talitos",
  2115. .cra_blocksize = SHA224_BLOCK_SIZE,
  2116. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  2117. CRYPTO_ALG_ASYNC,
  2118. }
  2119. },
  2120. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  2121. DESC_HDR_SEL0_MDEUA |
  2122. DESC_HDR_MODE0_MDEU_SHA224,
  2123. },
  2124. { .type = CRYPTO_ALG_TYPE_AHASH,
  2125. .alg.hash = {
  2126. .halg.digestsize = SHA256_DIGEST_SIZE,
  2127. .halg.statesize = sizeof(struct talitos_export_state),
  2128. .halg.base = {
  2129. .cra_name = "sha256",
  2130. .cra_driver_name = "sha256-talitos",
  2131. .cra_blocksize = SHA256_BLOCK_SIZE,
  2132. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  2133. CRYPTO_ALG_ASYNC,
  2134. }
  2135. },
  2136. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  2137. DESC_HDR_SEL0_MDEUA |
  2138. DESC_HDR_MODE0_MDEU_SHA256,
  2139. },
  2140. { .type = CRYPTO_ALG_TYPE_AHASH,
  2141. .alg.hash = {
  2142. .halg.digestsize = SHA384_DIGEST_SIZE,
  2143. .halg.statesize = sizeof(struct talitos_export_state),
  2144. .halg.base = {
  2145. .cra_name = "sha384",
  2146. .cra_driver_name = "sha384-talitos",
  2147. .cra_blocksize = SHA384_BLOCK_SIZE,
  2148. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  2149. CRYPTO_ALG_ASYNC,
  2150. }
  2151. },
  2152. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  2153. DESC_HDR_SEL0_MDEUB |
  2154. DESC_HDR_MODE0_MDEUB_SHA384,
  2155. },
  2156. { .type = CRYPTO_ALG_TYPE_AHASH,
  2157. .alg.hash = {
  2158. .halg.digestsize = SHA512_DIGEST_SIZE,
  2159. .halg.statesize = sizeof(struct talitos_export_state),
  2160. .halg.base = {
  2161. .cra_name = "sha512",
  2162. .cra_driver_name = "sha512-talitos",
  2163. .cra_blocksize = SHA512_BLOCK_SIZE,
  2164. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  2165. CRYPTO_ALG_ASYNC,
  2166. }
  2167. },
  2168. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  2169. DESC_HDR_SEL0_MDEUB |
  2170. DESC_HDR_MODE0_MDEUB_SHA512,
  2171. },
  2172. { .type = CRYPTO_ALG_TYPE_AHASH,
  2173. .alg.hash = {
  2174. .halg.digestsize = MD5_DIGEST_SIZE,
  2175. .halg.statesize = sizeof(struct talitos_export_state),
  2176. .halg.base = {
  2177. .cra_name = "hmac(md5)",
  2178. .cra_driver_name = "hmac-md5-talitos",
  2179. .cra_blocksize = MD5_HMAC_BLOCK_SIZE,
  2180. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  2181. CRYPTO_ALG_ASYNC,
  2182. }
  2183. },
  2184. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  2185. DESC_HDR_SEL0_MDEUA |
  2186. DESC_HDR_MODE0_MDEU_MD5,
  2187. },
  2188. { .type = CRYPTO_ALG_TYPE_AHASH,
  2189. .alg.hash = {
  2190. .halg.digestsize = SHA1_DIGEST_SIZE,
  2191. .halg.statesize = sizeof(struct talitos_export_state),
  2192. .halg.base = {
  2193. .cra_name = "hmac(sha1)",
  2194. .cra_driver_name = "hmac-sha1-talitos",
  2195. .cra_blocksize = SHA1_BLOCK_SIZE,
  2196. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  2197. CRYPTO_ALG_ASYNC,
  2198. }
  2199. },
  2200. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  2201. DESC_HDR_SEL0_MDEUA |
  2202. DESC_HDR_MODE0_MDEU_SHA1,
  2203. },
  2204. { .type = CRYPTO_ALG_TYPE_AHASH,
  2205. .alg.hash = {
  2206. .halg.digestsize = SHA224_DIGEST_SIZE,
  2207. .halg.statesize = sizeof(struct talitos_export_state),
  2208. .halg.base = {
  2209. .cra_name = "hmac(sha224)",
  2210. .cra_driver_name = "hmac-sha224-talitos",
  2211. .cra_blocksize = SHA224_BLOCK_SIZE,
  2212. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  2213. CRYPTO_ALG_ASYNC,
  2214. }
  2215. },
  2216. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  2217. DESC_HDR_SEL0_MDEUA |
  2218. DESC_HDR_MODE0_MDEU_SHA224,
  2219. },
  2220. { .type = CRYPTO_ALG_TYPE_AHASH,
  2221. .alg.hash = {
  2222. .halg.digestsize = SHA256_DIGEST_SIZE,
  2223. .halg.statesize = sizeof(struct talitos_export_state),
  2224. .halg.base = {
  2225. .cra_name = "hmac(sha256)",
  2226. .cra_driver_name = "hmac-sha256-talitos",
  2227. .cra_blocksize = SHA256_BLOCK_SIZE,
  2228. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  2229. CRYPTO_ALG_ASYNC,
  2230. }
  2231. },
  2232. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  2233. DESC_HDR_SEL0_MDEUA |
  2234. DESC_HDR_MODE0_MDEU_SHA256,
  2235. },
  2236. { .type = CRYPTO_ALG_TYPE_AHASH,
  2237. .alg.hash = {
  2238. .halg.digestsize = SHA384_DIGEST_SIZE,
  2239. .halg.statesize = sizeof(struct talitos_export_state),
  2240. .halg.base = {
  2241. .cra_name = "hmac(sha384)",
  2242. .cra_driver_name = "hmac-sha384-talitos",
  2243. .cra_blocksize = SHA384_BLOCK_SIZE,
  2244. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  2245. CRYPTO_ALG_ASYNC,
  2246. }
  2247. },
  2248. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  2249. DESC_HDR_SEL0_MDEUB |
  2250. DESC_HDR_MODE0_MDEUB_SHA384,
  2251. },
  2252. { .type = CRYPTO_ALG_TYPE_AHASH,
  2253. .alg.hash = {
  2254. .halg.digestsize = SHA512_DIGEST_SIZE,
  2255. .halg.statesize = sizeof(struct talitos_export_state),
  2256. .halg.base = {
  2257. .cra_name = "hmac(sha512)",
  2258. .cra_driver_name = "hmac-sha512-talitos",
  2259. .cra_blocksize = SHA512_BLOCK_SIZE,
  2260. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  2261. CRYPTO_ALG_ASYNC,
  2262. }
  2263. },
  2264. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  2265. DESC_HDR_SEL0_MDEUB |
  2266. DESC_HDR_MODE0_MDEUB_SHA512,
  2267. }
  2268. };
  2269. struct talitos_crypto_alg {
  2270. struct list_head entry;
  2271. struct device *dev;
  2272. struct talitos_alg_template algt;
  2273. };
  2274. static int talitos_init_common(struct talitos_ctx *ctx,
  2275. struct talitos_crypto_alg *talitos_alg)
  2276. {
  2277. struct talitos_private *priv;
  2278. /* update context with ptr to dev */
  2279. ctx->dev = talitos_alg->dev;
  2280. /* assign SEC channel to tfm in round-robin fashion */
  2281. priv = dev_get_drvdata(ctx->dev);
  2282. ctx->ch = atomic_inc_return(&priv->last_chan) &
  2283. (priv->num_channels - 1);
  2284. /* copy descriptor header template value */
  2285. ctx->desc_hdr_template = talitos_alg->algt.desc_hdr_template;
  2286. /* select done notification */
  2287. ctx->desc_hdr_template |= DESC_HDR_DONE_NOTIFY;
  2288. return 0;
  2289. }
  2290. static int talitos_cra_init(struct crypto_tfm *tfm)
  2291. {
  2292. struct crypto_alg *alg = tfm->__crt_alg;
  2293. struct talitos_crypto_alg *talitos_alg;
  2294. struct talitos_ctx *ctx = crypto_tfm_ctx(tfm);
  2295. if ((alg->cra_flags & CRYPTO_ALG_TYPE_MASK) == CRYPTO_ALG_TYPE_AHASH)
  2296. talitos_alg = container_of(__crypto_ahash_alg(alg),
  2297. struct talitos_crypto_alg,
  2298. algt.alg.hash);
  2299. else
  2300. talitos_alg = container_of(alg, struct talitos_crypto_alg,
  2301. algt.alg.crypto);
  2302. return talitos_init_common(ctx, talitos_alg);
  2303. }
  2304. static int talitos_cra_init_aead(struct crypto_aead *tfm)
  2305. {
  2306. struct aead_alg *alg = crypto_aead_alg(tfm);
  2307. struct talitos_crypto_alg *talitos_alg;
  2308. struct talitos_ctx *ctx = crypto_aead_ctx(tfm);
  2309. talitos_alg = container_of(alg, struct talitos_crypto_alg,
  2310. algt.alg.aead);
  2311. return talitos_init_common(ctx, talitos_alg);
  2312. }
  2313. static int talitos_cra_init_ahash(struct crypto_tfm *tfm)
  2314. {
  2315. struct talitos_ctx *ctx = crypto_tfm_ctx(tfm);
  2316. talitos_cra_init(tfm);
  2317. ctx->keylen = 0;
  2318. crypto_ahash_set_reqsize(__crypto_ahash_cast(tfm),
  2319. sizeof(struct talitos_ahash_req_ctx));
  2320. return 0;
  2321. }
  2322. /*
  2323. * given the alg's descriptor header template, determine whether descriptor
  2324. * type and primary/secondary execution units required match the hw
  2325. * capabilities description provided in the device tree node.
  2326. */
  2327. static int hw_supports(struct device *dev, __be32 desc_hdr_template)
  2328. {
  2329. struct talitos_private *priv = dev_get_drvdata(dev);
  2330. int ret;
  2331. ret = (1 << DESC_TYPE(desc_hdr_template) & priv->desc_types) &&
  2332. (1 << PRIMARY_EU(desc_hdr_template) & priv->exec_units);
  2333. if (SECONDARY_EU(desc_hdr_template))
  2334. ret = ret && (1 << SECONDARY_EU(desc_hdr_template)
  2335. & priv->exec_units);
  2336. return ret;
  2337. }
  2338. static int talitos_remove(struct platform_device *ofdev)
  2339. {
  2340. struct device *dev = &ofdev->dev;
  2341. struct talitos_private *priv = dev_get_drvdata(dev);
  2342. struct talitos_crypto_alg *t_alg, *n;
  2343. int i;
  2344. list_for_each_entry_safe(t_alg, n, &priv->alg_list, entry) {
  2345. switch (t_alg->algt.type) {
  2346. case CRYPTO_ALG_TYPE_ABLKCIPHER:
  2347. break;
  2348. case CRYPTO_ALG_TYPE_AEAD:
  2349. crypto_unregister_aead(&t_alg->algt.alg.aead);
  2350. case CRYPTO_ALG_TYPE_AHASH:
  2351. crypto_unregister_ahash(&t_alg->algt.alg.hash);
  2352. break;
  2353. }
  2354. list_del(&t_alg->entry);
  2355. kfree(t_alg);
  2356. }
  2357. if (hw_supports(dev, DESC_HDR_SEL0_RNG))
  2358. talitos_unregister_rng(dev);
  2359. for (i = 0; priv->chan && i < priv->num_channels; i++)
  2360. kfree(priv->chan[i].fifo);
  2361. kfree(priv->chan);
  2362. for (i = 0; i < 2; i++)
  2363. if (priv->irq[i]) {
  2364. free_irq(priv->irq[i], dev);
  2365. irq_dispose_mapping(priv->irq[i]);
  2366. }
  2367. tasklet_kill(&priv->done_task[0]);
  2368. if (priv->irq[1])
  2369. tasklet_kill(&priv->done_task[1]);
  2370. iounmap(priv->reg);
  2371. kfree(priv);
  2372. return 0;
  2373. }
  2374. static struct talitos_crypto_alg *talitos_alg_alloc(struct device *dev,
  2375. struct talitos_alg_template
  2376. *template)
  2377. {
  2378. struct talitos_private *priv = dev_get_drvdata(dev);
  2379. struct talitos_crypto_alg *t_alg;
  2380. struct crypto_alg *alg;
  2381. t_alg = kzalloc(sizeof(struct talitos_crypto_alg), GFP_KERNEL);
  2382. if (!t_alg)
  2383. return ERR_PTR(-ENOMEM);
  2384. t_alg->algt = *template;
  2385. switch (t_alg->algt.type) {
  2386. case CRYPTO_ALG_TYPE_ABLKCIPHER:
  2387. alg = &t_alg->algt.alg.crypto;
  2388. alg->cra_init = talitos_cra_init;
  2389. alg->cra_type = &crypto_ablkcipher_type;
  2390. alg->cra_ablkcipher.setkey = ablkcipher_setkey;
  2391. alg->cra_ablkcipher.encrypt = ablkcipher_encrypt;
  2392. alg->cra_ablkcipher.decrypt = ablkcipher_decrypt;
  2393. alg->cra_ablkcipher.geniv = "eseqiv";
  2394. break;
  2395. case CRYPTO_ALG_TYPE_AEAD:
  2396. alg = &t_alg->algt.alg.aead.base;
  2397. t_alg->algt.alg.aead.init = talitos_cra_init_aead;
  2398. t_alg->algt.alg.aead.setkey = aead_setkey;
  2399. t_alg->algt.alg.aead.encrypt = aead_encrypt;
  2400. t_alg->algt.alg.aead.decrypt = aead_decrypt;
  2401. break;
  2402. case CRYPTO_ALG_TYPE_AHASH:
  2403. alg = &t_alg->algt.alg.hash.halg.base;
  2404. alg->cra_init = talitos_cra_init_ahash;
  2405. alg->cra_type = &crypto_ahash_type;
  2406. t_alg->algt.alg.hash.init = ahash_init;
  2407. t_alg->algt.alg.hash.update = ahash_update;
  2408. t_alg->algt.alg.hash.final = ahash_final;
  2409. t_alg->algt.alg.hash.finup = ahash_finup;
  2410. t_alg->algt.alg.hash.digest = ahash_digest;
  2411. if (!strncmp(alg->cra_name, "hmac", 4))
  2412. t_alg->algt.alg.hash.setkey = ahash_setkey;
  2413. t_alg->algt.alg.hash.import = ahash_import;
  2414. t_alg->algt.alg.hash.export = ahash_export;
  2415. if (!(priv->features & TALITOS_FTR_HMAC_OK) &&
  2416. !strncmp(alg->cra_name, "hmac", 4)) {
  2417. kfree(t_alg);
  2418. return ERR_PTR(-ENOTSUPP);
  2419. }
  2420. if (!(priv->features & TALITOS_FTR_SHA224_HWINIT) &&
  2421. (!strcmp(alg->cra_name, "sha224") ||
  2422. !strcmp(alg->cra_name, "hmac(sha224)"))) {
  2423. t_alg->algt.alg.hash.init = ahash_init_sha224_swinit;
  2424. t_alg->algt.desc_hdr_template =
  2425. DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  2426. DESC_HDR_SEL0_MDEUA |
  2427. DESC_HDR_MODE0_MDEU_SHA256;
  2428. }
  2429. break;
  2430. default:
  2431. dev_err(dev, "unknown algorithm type %d\n", t_alg->algt.type);
  2432. kfree(t_alg);
  2433. return ERR_PTR(-EINVAL);
  2434. }
  2435. alg->cra_module = THIS_MODULE;
  2436. alg->cra_priority = TALITOS_CRA_PRIORITY;
  2437. alg->cra_alignmask = 0;
  2438. alg->cra_ctxsize = sizeof(struct talitos_ctx);
  2439. alg->cra_flags |= CRYPTO_ALG_KERN_DRIVER_ONLY;
  2440. t_alg->dev = dev;
  2441. return t_alg;
  2442. }
  2443. static int talitos_probe_irq(struct platform_device *ofdev)
  2444. {
  2445. struct device *dev = &ofdev->dev;
  2446. struct device_node *np = ofdev->dev.of_node;
  2447. struct talitos_private *priv = dev_get_drvdata(dev);
  2448. int err;
  2449. bool is_sec1 = has_ftr_sec1(priv);
  2450. priv->irq[0] = irq_of_parse_and_map(np, 0);
  2451. if (!priv->irq[0]) {
  2452. dev_err(dev, "failed to map irq\n");
  2453. return -EINVAL;
  2454. }
  2455. if (is_sec1) {
  2456. err = request_irq(priv->irq[0], talitos1_interrupt_4ch, 0,
  2457. dev_driver_string(dev), dev);
  2458. goto primary_out;
  2459. }
  2460. priv->irq[1] = irq_of_parse_and_map(np, 1);
  2461. /* get the primary irq line */
  2462. if (!priv->irq[1]) {
  2463. err = request_irq(priv->irq[0], talitos2_interrupt_4ch, 0,
  2464. dev_driver_string(dev), dev);
  2465. goto primary_out;
  2466. }
  2467. err = request_irq(priv->irq[0], talitos2_interrupt_ch0_2, 0,
  2468. dev_driver_string(dev), dev);
  2469. if (err)
  2470. goto primary_out;
  2471. /* get the secondary irq line */
  2472. err = request_irq(priv->irq[1], talitos2_interrupt_ch1_3, 0,
  2473. dev_driver_string(dev), dev);
  2474. if (err) {
  2475. dev_err(dev, "failed to request secondary irq\n");
  2476. irq_dispose_mapping(priv->irq[1]);
  2477. priv->irq[1] = 0;
  2478. }
  2479. return err;
  2480. primary_out:
  2481. if (err) {
  2482. dev_err(dev, "failed to request primary irq\n");
  2483. irq_dispose_mapping(priv->irq[0]);
  2484. priv->irq[0] = 0;
  2485. }
  2486. return err;
  2487. }
  2488. static int talitos_probe(struct platform_device *ofdev)
  2489. {
  2490. struct device *dev = &ofdev->dev;
  2491. struct device_node *np = ofdev->dev.of_node;
  2492. struct talitos_private *priv;
  2493. const unsigned int *prop;
  2494. int i, err;
  2495. int stride;
  2496. priv = kzalloc(sizeof(struct talitos_private), GFP_KERNEL);
  2497. if (!priv)
  2498. return -ENOMEM;
  2499. INIT_LIST_HEAD(&priv->alg_list);
  2500. dev_set_drvdata(dev, priv);
  2501. priv->ofdev = ofdev;
  2502. spin_lock_init(&priv->reg_lock);
  2503. priv->reg = of_iomap(np, 0);
  2504. if (!priv->reg) {
  2505. dev_err(dev, "failed to of_iomap\n");
  2506. err = -ENOMEM;
  2507. goto err_out;
  2508. }
  2509. /* get SEC version capabilities from device tree */
  2510. prop = of_get_property(np, "fsl,num-channels", NULL);
  2511. if (prop)
  2512. priv->num_channels = *prop;
  2513. prop = of_get_property(np, "fsl,channel-fifo-len", NULL);
  2514. if (prop)
  2515. priv->chfifo_len = *prop;
  2516. prop = of_get_property(np, "fsl,exec-units-mask", NULL);
  2517. if (prop)
  2518. priv->exec_units = *prop;
  2519. prop = of_get_property(np, "fsl,descriptor-types-mask", NULL);
  2520. if (prop)
  2521. priv->desc_types = *prop;
  2522. if (!is_power_of_2(priv->num_channels) || !priv->chfifo_len ||
  2523. !priv->exec_units || !priv->desc_types) {
  2524. dev_err(dev, "invalid property data in device tree node\n");
  2525. err = -EINVAL;
  2526. goto err_out;
  2527. }
  2528. if (of_device_is_compatible(np, "fsl,sec3.0"))
  2529. priv->features |= TALITOS_FTR_SRC_LINK_TBL_LEN_INCLUDES_EXTENT;
  2530. if (of_device_is_compatible(np, "fsl,sec2.1"))
  2531. priv->features |= TALITOS_FTR_HW_AUTH_CHECK |
  2532. TALITOS_FTR_SHA224_HWINIT |
  2533. TALITOS_FTR_HMAC_OK;
  2534. if (of_device_is_compatible(np, "fsl,sec1.0"))
  2535. priv->features |= TALITOS_FTR_SEC1;
  2536. if (of_device_is_compatible(np, "fsl,sec1.2")) {
  2537. priv->reg_deu = priv->reg + TALITOS12_DEU;
  2538. priv->reg_aesu = priv->reg + TALITOS12_AESU;
  2539. priv->reg_mdeu = priv->reg + TALITOS12_MDEU;
  2540. stride = TALITOS1_CH_STRIDE;
  2541. } else if (of_device_is_compatible(np, "fsl,sec1.0")) {
  2542. priv->reg_deu = priv->reg + TALITOS10_DEU;
  2543. priv->reg_aesu = priv->reg + TALITOS10_AESU;
  2544. priv->reg_mdeu = priv->reg + TALITOS10_MDEU;
  2545. priv->reg_afeu = priv->reg + TALITOS10_AFEU;
  2546. priv->reg_rngu = priv->reg + TALITOS10_RNGU;
  2547. priv->reg_pkeu = priv->reg + TALITOS10_PKEU;
  2548. stride = TALITOS1_CH_STRIDE;
  2549. } else {
  2550. priv->reg_deu = priv->reg + TALITOS2_DEU;
  2551. priv->reg_aesu = priv->reg + TALITOS2_AESU;
  2552. priv->reg_mdeu = priv->reg + TALITOS2_MDEU;
  2553. priv->reg_afeu = priv->reg + TALITOS2_AFEU;
  2554. priv->reg_rngu = priv->reg + TALITOS2_RNGU;
  2555. priv->reg_pkeu = priv->reg + TALITOS2_PKEU;
  2556. priv->reg_keu = priv->reg + TALITOS2_KEU;
  2557. priv->reg_crcu = priv->reg + TALITOS2_CRCU;
  2558. stride = TALITOS2_CH_STRIDE;
  2559. }
  2560. err = talitos_probe_irq(ofdev);
  2561. if (err)
  2562. goto err_out;
  2563. if (of_device_is_compatible(np, "fsl,sec1.0")) {
  2564. tasklet_init(&priv->done_task[0], talitos1_done_4ch,
  2565. (unsigned long)dev);
  2566. } else {
  2567. if (!priv->irq[1]) {
  2568. tasklet_init(&priv->done_task[0], talitos2_done_4ch,
  2569. (unsigned long)dev);
  2570. } else {
  2571. tasklet_init(&priv->done_task[0], talitos2_done_ch0_2,
  2572. (unsigned long)dev);
  2573. tasklet_init(&priv->done_task[1], talitos2_done_ch1_3,
  2574. (unsigned long)dev);
  2575. }
  2576. }
  2577. priv->chan = kzalloc(sizeof(struct talitos_channel) *
  2578. priv->num_channels, GFP_KERNEL);
  2579. if (!priv->chan) {
  2580. dev_err(dev, "failed to allocate channel management space\n");
  2581. err = -ENOMEM;
  2582. goto err_out;
  2583. }
  2584. priv->fifo_len = roundup_pow_of_two(priv->chfifo_len);
  2585. for (i = 0; i < priv->num_channels; i++) {
  2586. priv->chan[i].reg = priv->reg + stride * (i + 1);
  2587. if (!priv->irq[1] || !(i & 1))
  2588. priv->chan[i].reg += TALITOS_CH_BASE_OFFSET;
  2589. spin_lock_init(&priv->chan[i].head_lock);
  2590. spin_lock_init(&priv->chan[i].tail_lock);
  2591. priv->chan[i].fifo = kzalloc(sizeof(struct talitos_request) *
  2592. priv->fifo_len, GFP_KERNEL);
  2593. if (!priv->chan[i].fifo) {
  2594. dev_err(dev, "failed to allocate request fifo %d\n", i);
  2595. err = -ENOMEM;
  2596. goto err_out;
  2597. }
  2598. atomic_set(&priv->chan[i].submit_count,
  2599. -(priv->chfifo_len - 1));
  2600. }
  2601. dma_set_mask(dev, DMA_BIT_MASK(36));
  2602. /* reset and initialize the h/w */
  2603. err = init_device(dev);
  2604. if (err) {
  2605. dev_err(dev, "failed to initialize device\n");
  2606. goto err_out;
  2607. }
  2608. /* register the RNG, if available */
  2609. if (hw_supports(dev, DESC_HDR_SEL0_RNG)) {
  2610. err = talitos_register_rng(dev);
  2611. if (err) {
  2612. dev_err(dev, "failed to register hwrng: %d\n", err);
  2613. goto err_out;
  2614. } else
  2615. dev_info(dev, "hwrng\n");
  2616. }
  2617. /* register crypto algorithms the device supports */
  2618. for (i = 0; i < ARRAY_SIZE(driver_algs); i++) {
  2619. if (hw_supports(dev, driver_algs[i].desc_hdr_template)) {
  2620. struct talitos_crypto_alg *t_alg;
  2621. struct crypto_alg *alg = NULL;
  2622. t_alg = talitos_alg_alloc(dev, &driver_algs[i]);
  2623. if (IS_ERR(t_alg)) {
  2624. err = PTR_ERR(t_alg);
  2625. if (err == -ENOTSUPP)
  2626. continue;
  2627. goto err_out;
  2628. }
  2629. switch (t_alg->algt.type) {
  2630. case CRYPTO_ALG_TYPE_ABLKCIPHER:
  2631. err = crypto_register_alg(
  2632. &t_alg->algt.alg.crypto);
  2633. alg = &t_alg->algt.alg.crypto;
  2634. break;
  2635. case CRYPTO_ALG_TYPE_AEAD:
  2636. err = crypto_register_aead(
  2637. &t_alg->algt.alg.aead);
  2638. alg = &t_alg->algt.alg.aead.base;
  2639. break;
  2640. case CRYPTO_ALG_TYPE_AHASH:
  2641. err = crypto_register_ahash(
  2642. &t_alg->algt.alg.hash);
  2643. alg = &t_alg->algt.alg.hash.halg.base;
  2644. break;
  2645. }
  2646. if (err) {
  2647. dev_err(dev, "%s alg registration failed\n",
  2648. alg->cra_driver_name);
  2649. kfree(t_alg);
  2650. } else
  2651. list_add_tail(&t_alg->entry, &priv->alg_list);
  2652. }
  2653. }
  2654. if (!list_empty(&priv->alg_list))
  2655. dev_info(dev, "%s algorithms registered in /proc/crypto\n",
  2656. (char *)of_get_property(np, "compatible", NULL));
  2657. return 0;
  2658. err_out:
  2659. talitos_remove(ofdev);
  2660. return err;
  2661. }
  2662. static const struct of_device_id talitos_match[] = {
  2663. #ifdef CONFIG_CRYPTO_DEV_TALITOS1
  2664. {
  2665. .compatible = "fsl,sec1.0",
  2666. },
  2667. #endif
  2668. #ifdef CONFIG_CRYPTO_DEV_TALITOS2
  2669. {
  2670. .compatible = "fsl,sec2.0",
  2671. },
  2672. #endif
  2673. {},
  2674. };
  2675. MODULE_DEVICE_TABLE(of, talitos_match);
  2676. static struct platform_driver talitos_driver = {
  2677. .driver = {
  2678. .name = "talitos",
  2679. .of_match_table = talitos_match,
  2680. },
  2681. .probe = talitos_probe,
  2682. .remove = talitos_remove,
  2683. };
  2684. module_platform_driver(talitos_driver);
  2685. MODULE_LICENSE("GPL");
  2686. MODULE_AUTHOR("Kim Phillips <kim.phillips@freescale.com>");
  2687. MODULE_DESCRIPTION("Freescale integrated security engine (SEC) driver");