registers.h 9.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249
  1. /*
  2. * Copyright(c) 2004 - 2009 Intel Corporation. All rights reserved.
  3. *
  4. * This program is free software; you can redistribute it and/or modify it
  5. * under the terms of the GNU General Public License as published by the Free
  6. * Software Foundation; either version 2 of the License, or (at your option)
  7. * any later version.
  8. *
  9. * This program is distributed in the hope that it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  12. * more details.
  13. *
  14. * The full GNU General Public License is included in this distribution in the
  15. * file called COPYING.
  16. */
  17. #ifndef _IOAT_REGISTERS_H_
  18. #define _IOAT_REGISTERS_H_
  19. #define IOAT_PCI_DMACTRL_OFFSET 0x48
  20. #define IOAT_PCI_DMACTRL_DMA_EN 0x00000001
  21. #define IOAT_PCI_DMACTRL_MSI_EN 0x00000002
  22. #define IOAT_PCI_DEVICE_ID_OFFSET 0x02
  23. #define IOAT_PCI_DMAUNCERRSTS_OFFSET 0x148
  24. #define IOAT_PCI_CHANERR_INT_OFFSET 0x180
  25. #define IOAT_PCI_CHANERRMASK_INT_OFFSET 0x184
  26. /* MMIO Device Registers */
  27. #define IOAT_CHANCNT_OFFSET 0x00 /* 8-bit */
  28. #define IOAT_XFERCAP_OFFSET 0x01 /* 8-bit */
  29. #define IOAT_XFERCAP_4KB 12
  30. #define IOAT_XFERCAP_8KB 13
  31. #define IOAT_XFERCAP_16KB 14
  32. #define IOAT_XFERCAP_32KB 15
  33. #define IOAT_XFERCAP_32GB 0
  34. #define IOAT_GENCTRL_OFFSET 0x02 /* 8-bit */
  35. #define IOAT_GENCTRL_DEBUG_EN 0x01
  36. #define IOAT_INTRCTRL_OFFSET 0x03 /* 8-bit */
  37. #define IOAT_INTRCTRL_MASTER_INT_EN 0x01 /* Master Interrupt Enable */
  38. #define IOAT_INTRCTRL_INT_STATUS 0x02 /* ATTNSTATUS -or- Channel Int */
  39. #define IOAT_INTRCTRL_INT 0x04 /* INT_STATUS -and- MASTER_INT_EN */
  40. #define IOAT_INTRCTRL_MSIX_VECTOR_CONTROL 0x08 /* Enable all MSI-X vectors */
  41. #define IOAT_ATTNSTATUS_OFFSET 0x04 /* Each bit is a channel */
  42. #define IOAT_VER_OFFSET 0x08 /* 8-bit */
  43. #define IOAT_VER_MAJOR_MASK 0xF0
  44. #define IOAT_VER_MINOR_MASK 0x0F
  45. #define GET_IOAT_VER_MAJOR(x) (((x) & IOAT_VER_MAJOR_MASK) >> 4)
  46. #define GET_IOAT_VER_MINOR(x) ((x) & IOAT_VER_MINOR_MASK)
  47. #define IOAT_PERPORTOFFSET_OFFSET 0x0A /* 16-bit */
  48. #define IOAT_INTRDELAY_OFFSET 0x0C /* 16-bit */
  49. #define IOAT_INTRDELAY_MASK 0x3FFF /* Interrupt Delay Time */
  50. #define IOAT_INTRDELAY_COALESE_SUPPORT 0x8000 /* Interrupt Coalescing Supported */
  51. #define IOAT_DEVICE_STATUS_OFFSET 0x0E /* 16-bit */
  52. #define IOAT_DEVICE_STATUS_DEGRADED_MODE 0x0001
  53. #define IOAT_DEVICE_MMIO_RESTRICTED 0x0002
  54. #define IOAT_DEVICE_MEMORY_BYPASS 0x0004
  55. #define IOAT_DEVICE_ADDRESS_REMAPPING 0x0008
  56. #define IOAT_DMA_CAP_OFFSET 0x10 /* 32-bit */
  57. #define IOAT_CAP_PAGE_BREAK 0x00000001
  58. #define IOAT_CAP_CRC 0x00000002
  59. #define IOAT_CAP_SKIP_MARKER 0x00000004
  60. #define IOAT_CAP_DCA 0x00000010
  61. #define IOAT_CAP_CRC_MOVE 0x00000020
  62. #define IOAT_CAP_FILL_BLOCK 0x00000040
  63. #define IOAT_CAP_APIC 0x00000080
  64. #define IOAT_CAP_XOR 0x00000100
  65. #define IOAT_CAP_PQ 0x00000200
  66. #define IOAT_CAP_DWBES 0x00002000
  67. #define IOAT_CAP_RAID16SS 0x00020000
  68. #define IOAT_CHANNEL_MMIO_SIZE 0x80 /* Each Channel MMIO space is this size */
  69. /* DMA Channel Registers */
  70. #define IOAT_CHANCTRL_OFFSET 0x00 /* 16-bit Channel Control Register */
  71. #define IOAT_CHANCTRL_CHANNEL_PRIORITY_MASK 0xF000
  72. #define IOAT3_CHANCTRL_COMPL_DCA_EN 0x0200
  73. #define IOAT_CHANCTRL_CHANNEL_IN_USE 0x0100
  74. #define IOAT_CHANCTRL_DESCRIPTOR_ADDR_SNOOP_CONTROL 0x0020
  75. #define IOAT_CHANCTRL_ERR_INT_EN 0x0010
  76. #define IOAT_CHANCTRL_ANY_ERR_ABORT_EN 0x0008
  77. #define IOAT_CHANCTRL_ERR_COMPLETION_EN 0x0004
  78. #define IOAT_CHANCTRL_INT_REARM 0x0001
  79. #define IOAT_CHANCTRL_RUN (IOAT_CHANCTRL_INT_REARM |\
  80. IOAT_CHANCTRL_ERR_INT_EN |\
  81. IOAT_CHANCTRL_ERR_COMPLETION_EN |\
  82. IOAT_CHANCTRL_ANY_ERR_ABORT_EN)
  83. #define IOAT_DMA_COMP_OFFSET 0x02 /* 16-bit DMA channel compatibility */
  84. #define IOAT_DMA_COMP_V1 0x0001 /* Compatibility with DMA version 1 */
  85. #define IOAT_DMA_COMP_V2 0x0002 /* Compatibility with DMA version 2 */
  86. #define IOAT1_CHANSTS_OFFSET 0x04 /* 64-bit Channel Status Register */
  87. #define IOAT2_CHANSTS_OFFSET 0x08 /* 64-bit Channel Status Register */
  88. #define IOAT_CHANSTS_OFFSET(ver) ((ver) < IOAT_VER_2_0 \
  89. ? IOAT1_CHANSTS_OFFSET : IOAT2_CHANSTS_OFFSET)
  90. #define IOAT1_CHANSTS_OFFSET_LOW 0x04
  91. #define IOAT2_CHANSTS_OFFSET_LOW 0x08
  92. #define IOAT_CHANSTS_OFFSET_LOW(ver) ((ver) < IOAT_VER_2_0 \
  93. ? IOAT1_CHANSTS_OFFSET_LOW : IOAT2_CHANSTS_OFFSET_LOW)
  94. #define IOAT1_CHANSTS_OFFSET_HIGH 0x08
  95. #define IOAT2_CHANSTS_OFFSET_HIGH 0x0C
  96. #define IOAT_CHANSTS_OFFSET_HIGH(ver) ((ver) < IOAT_VER_2_0 \
  97. ? IOAT1_CHANSTS_OFFSET_HIGH : IOAT2_CHANSTS_OFFSET_HIGH)
  98. #define IOAT_CHANSTS_COMPLETED_DESCRIPTOR_ADDR (~0x3fULL)
  99. #define IOAT_CHANSTS_SOFT_ERR 0x10ULL
  100. #define IOAT_CHANSTS_UNAFFILIATED_ERR 0x8ULL
  101. #define IOAT_CHANSTS_STATUS 0x7ULL
  102. #define IOAT_CHANSTS_ACTIVE 0x0
  103. #define IOAT_CHANSTS_DONE 0x1
  104. #define IOAT_CHANSTS_SUSPENDED 0x2
  105. #define IOAT_CHANSTS_HALTED 0x3
  106. #define IOAT_CHAN_DMACOUNT_OFFSET 0x06 /* 16-bit DMA Count register */
  107. #define IOAT_DCACTRL_OFFSET 0x30 /* 32 bit Direct Cache Access Control Register */
  108. #define IOAT_DCACTRL_CMPL_WRITE_ENABLE 0x10000
  109. #define IOAT_DCACTRL_TARGET_CPU_MASK 0xFFFF /* APIC ID */
  110. /* CB DCA Memory Space Registers */
  111. #define IOAT_DCAOFFSET_OFFSET 0x14
  112. /* CB_BAR + IOAT_DCAOFFSET value */
  113. #define IOAT_DCA_VER_OFFSET 0x00
  114. #define IOAT_DCA_VER_MAJOR_MASK 0xF0
  115. #define IOAT_DCA_VER_MINOR_MASK 0x0F
  116. #define IOAT_DCA_COMP_OFFSET 0x02
  117. #define IOAT_DCA_COMP_V1 0x1
  118. #define IOAT_FSB_CAPABILITY_OFFSET 0x04
  119. #define IOAT_FSB_CAPABILITY_PREFETCH 0x1
  120. #define IOAT_PCI_CAPABILITY_OFFSET 0x06
  121. #define IOAT_PCI_CAPABILITY_MEMWR 0x1
  122. #define IOAT_FSB_CAP_ENABLE_OFFSET 0x08
  123. #define IOAT_FSB_CAP_ENABLE_PREFETCH 0x1
  124. #define IOAT_PCI_CAP_ENABLE_OFFSET 0x0A
  125. #define IOAT_PCI_CAP_ENABLE_MEMWR 0x1
  126. #define IOAT_APICID_TAG_MAP_OFFSET 0x0C
  127. #define IOAT_APICID_TAG_MAP_TAG0 0x0000000F
  128. #define IOAT_APICID_TAG_MAP_TAG0_SHIFT 0
  129. #define IOAT_APICID_TAG_MAP_TAG1 0x000000F0
  130. #define IOAT_APICID_TAG_MAP_TAG1_SHIFT 4
  131. #define IOAT_APICID_TAG_MAP_TAG2 0x00000F00
  132. #define IOAT_APICID_TAG_MAP_TAG2_SHIFT 8
  133. #define IOAT_APICID_TAG_MAP_TAG3 0x0000F000
  134. #define IOAT_APICID_TAG_MAP_TAG3_SHIFT 12
  135. #define IOAT_APICID_TAG_MAP_TAG4 0x000F0000
  136. #define IOAT_APICID_TAG_MAP_TAG4_SHIFT 16
  137. #define IOAT_APICID_TAG_CB2_VALID 0x8080808080
  138. #define IOAT_DCA_GREQID_OFFSET 0x10
  139. #define IOAT_DCA_GREQID_SIZE 0x04
  140. #define IOAT_DCA_GREQID_MASK 0xFFFF
  141. #define IOAT_DCA_GREQID_IGNOREFUN 0x10000000
  142. #define IOAT_DCA_GREQID_VALID 0x20000000
  143. #define IOAT_DCA_GREQID_LASTID 0x80000000
  144. #define IOAT3_CSI_CAPABILITY_OFFSET 0x08
  145. #define IOAT3_CSI_CAPABILITY_PREFETCH 0x1
  146. #define IOAT3_PCI_CAPABILITY_OFFSET 0x0A
  147. #define IOAT3_PCI_CAPABILITY_MEMWR 0x1
  148. #define IOAT3_CSI_CONTROL_OFFSET 0x0C
  149. #define IOAT3_CSI_CONTROL_PREFETCH 0x1
  150. #define IOAT3_PCI_CONTROL_OFFSET 0x0E
  151. #define IOAT3_PCI_CONTROL_MEMWR 0x1
  152. #define IOAT3_APICID_TAG_MAP_OFFSET 0x10
  153. #define IOAT3_APICID_TAG_MAP_OFFSET_LOW 0x10
  154. #define IOAT3_APICID_TAG_MAP_OFFSET_HIGH 0x14
  155. #define IOAT3_DCA_GREQID_OFFSET 0x02
  156. #define IOAT1_CHAINADDR_OFFSET 0x0C /* 64-bit Descriptor Chain Address Register */
  157. #define IOAT2_CHAINADDR_OFFSET 0x10 /* 64-bit Descriptor Chain Address Register */
  158. #define IOAT_CHAINADDR_OFFSET(ver) ((ver) < IOAT_VER_2_0 \
  159. ? IOAT1_CHAINADDR_OFFSET : IOAT2_CHAINADDR_OFFSET)
  160. #define IOAT1_CHAINADDR_OFFSET_LOW 0x0C
  161. #define IOAT2_CHAINADDR_OFFSET_LOW 0x10
  162. #define IOAT_CHAINADDR_OFFSET_LOW(ver) ((ver) < IOAT_VER_2_0 \
  163. ? IOAT1_CHAINADDR_OFFSET_LOW : IOAT2_CHAINADDR_OFFSET_LOW)
  164. #define IOAT1_CHAINADDR_OFFSET_HIGH 0x10
  165. #define IOAT2_CHAINADDR_OFFSET_HIGH 0x14
  166. #define IOAT_CHAINADDR_OFFSET_HIGH(ver) ((ver) < IOAT_VER_2_0 \
  167. ? IOAT1_CHAINADDR_OFFSET_HIGH : IOAT2_CHAINADDR_OFFSET_HIGH)
  168. #define IOAT1_CHANCMD_OFFSET 0x14 /* 8-bit DMA Channel Command Register */
  169. #define IOAT2_CHANCMD_OFFSET 0x04 /* 8-bit DMA Channel Command Register */
  170. #define IOAT_CHANCMD_OFFSET(ver) ((ver) < IOAT_VER_2_0 \
  171. ? IOAT1_CHANCMD_OFFSET : IOAT2_CHANCMD_OFFSET)
  172. #define IOAT_CHANCMD_RESET 0x20
  173. #define IOAT_CHANCMD_RESUME 0x10
  174. #define IOAT_CHANCMD_ABORT 0x08
  175. #define IOAT_CHANCMD_SUSPEND 0x04
  176. #define IOAT_CHANCMD_APPEND 0x02
  177. #define IOAT_CHANCMD_START 0x01
  178. #define IOAT_CHANCMP_OFFSET 0x18 /* 64-bit Channel Completion Address Register */
  179. #define IOAT_CHANCMP_OFFSET_LOW 0x18
  180. #define IOAT_CHANCMP_OFFSET_HIGH 0x1C
  181. #define IOAT_CDAR_OFFSET 0x20 /* 64-bit Current Descriptor Address Register */
  182. #define IOAT_CDAR_OFFSET_LOW 0x20
  183. #define IOAT_CDAR_OFFSET_HIGH 0x24
  184. #define IOAT_CHANERR_OFFSET 0x28 /* 32-bit Channel Error Register */
  185. #define IOAT_CHANERR_SRC_ADDR_ERR 0x0001
  186. #define IOAT_CHANERR_DEST_ADDR_ERR 0x0002
  187. #define IOAT_CHANERR_NEXT_ADDR_ERR 0x0004
  188. #define IOAT_CHANERR_NEXT_DESC_ALIGN_ERR 0x0008
  189. #define IOAT_CHANERR_CHAIN_ADDR_VALUE_ERR 0x0010
  190. #define IOAT_CHANERR_CHANCMD_ERR 0x0020
  191. #define IOAT_CHANERR_CHIPSET_UNCORRECTABLE_DATA_INTEGRITY_ERR 0x0040
  192. #define IOAT_CHANERR_DMA_UNCORRECTABLE_DATA_INTEGRITY_ERR 0x0080
  193. #define IOAT_CHANERR_READ_DATA_ERR 0x0100
  194. #define IOAT_CHANERR_WRITE_DATA_ERR 0x0200
  195. #define IOAT_CHANERR_CONTROL_ERR 0x0400
  196. #define IOAT_CHANERR_LENGTH_ERR 0x0800
  197. #define IOAT_CHANERR_COMPLETION_ADDR_ERR 0x1000
  198. #define IOAT_CHANERR_INT_CONFIGURATION_ERR 0x2000
  199. #define IOAT_CHANERR_SOFT_ERR 0x4000
  200. #define IOAT_CHANERR_UNAFFILIATED_ERR 0x8000
  201. #define IOAT_CHANERR_XOR_P_OR_CRC_ERR 0x10000
  202. #define IOAT_CHANERR_XOR_Q_ERR 0x20000
  203. #define IOAT_CHANERR_DESCRIPTOR_COUNT_ERR 0x40000
  204. #define IOAT_CHANERR_HANDLE_MASK (IOAT_CHANERR_XOR_P_OR_CRC_ERR | IOAT_CHANERR_XOR_Q_ERR)
  205. #define IOAT_CHANERR_MASK_OFFSET 0x2C /* 32-bit Channel Error Register */
  206. #endif /* _IOAT_REGISTERS_H_ */