gpio-lpc32xx.c 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577
  1. /*
  2. * GPIO driver for LPC32xx SoC
  3. *
  4. * Author: Kevin Wells <kevin.wells@nxp.com>
  5. *
  6. * Copyright (C) 2010 NXP Semiconductors
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License as published by
  10. * the Free Software Foundation; either version 2 of the License, or
  11. * (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. */
  18. #include <linux/kernel.h>
  19. #include <linux/init.h>
  20. #include <linux/io.h>
  21. #include <linux/errno.h>
  22. #include <linux/gpio.h>
  23. #include <linux/of.h>
  24. #include <linux/of_gpio.h>
  25. #include <linux/platform_device.h>
  26. #include <linux/module.h>
  27. #include <linux/platform_data/gpio-lpc32xx.h>
  28. #include <mach/hardware.h>
  29. #include <mach/platform.h>
  30. #include <mach/irqs.h>
  31. #define LPC32XX_GPIO_P3_INP_STATE _GPREG(0x000)
  32. #define LPC32XX_GPIO_P3_OUTP_SET _GPREG(0x004)
  33. #define LPC32XX_GPIO_P3_OUTP_CLR _GPREG(0x008)
  34. #define LPC32XX_GPIO_P3_OUTP_STATE _GPREG(0x00C)
  35. #define LPC32XX_GPIO_P2_DIR_SET _GPREG(0x010)
  36. #define LPC32XX_GPIO_P2_DIR_CLR _GPREG(0x014)
  37. #define LPC32XX_GPIO_P2_DIR_STATE _GPREG(0x018)
  38. #define LPC32XX_GPIO_P2_INP_STATE _GPREG(0x01C)
  39. #define LPC32XX_GPIO_P2_OUTP_SET _GPREG(0x020)
  40. #define LPC32XX_GPIO_P2_OUTP_CLR _GPREG(0x024)
  41. #define LPC32XX_GPIO_P2_MUX_SET _GPREG(0x028)
  42. #define LPC32XX_GPIO_P2_MUX_CLR _GPREG(0x02C)
  43. #define LPC32XX_GPIO_P2_MUX_STATE _GPREG(0x030)
  44. #define LPC32XX_GPIO_P0_INP_STATE _GPREG(0x040)
  45. #define LPC32XX_GPIO_P0_OUTP_SET _GPREG(0x044)
  46. #define LPC32XX_GPIO_P0_OUTP_CLR _GPREG(0x048)
  47. #define LPC32XX_GPIO_P0_OUTP_STATE _GPREG(0x04C)
  48. #define LPC32XX_GPIO_P0_DIR_SET _GPREG(0x050)
  49. #define LPC32XX_GPIO_P0_DIR_CLR _GPREG(0x054)
  50. #define LPC32XX_GPIO_P0_DIR_STATE _GPREG(0x058)
  51. #define LPC32XX_GPIO_P1_INP_STATE _GPREG(0x060)
  52. #define LPC32XX_GPIO_P1_OUTP_SET _GPREG(0x064)
  53. #define LPC32XX_GPIO_P1_OUTP_CLR _GPREG(0x068)
  54. #define LPC32XX_GPIO_P1_OUTP_STATE _GPREG(0x06C)
  55. #define LPC32XX_GPIO_P1_DIR_SET _GPREG(0x070)
  56. #define LPC32XX_GPIO_P1_DIR_CLR _GPREG(0x074)
  57. #define LPC32XX_GPIO_P1_DIR_STATE _GPREG(0x078)
  58. #define GPIO012_PIN_TO_BIT(x) (1 << (x))
  59. #define GPIO3_PIN_TO_BIT(x) (1 << ((x) + 25))
  60. #define GPO3_PIN_TO_BIT(x) (1 << (x))
  61. #define GPIO012_PIN_IN_SEL(x, y) (((x) >> (y)) & 1)
  62. #define GPIO3_PIN_IN_SHIFT(x) ((x) == 5 ? 24 : 10 + (x))
  63. #define GPIO3_PIN_IN_SEL(x, y) (((x) >> GPIO3_PIN_IN_SHIFT(y)) & 1)
  64. #define GPIO3_PIN5_IN_SEL(x) (((x) >> 24) & 1)
  65. #define GPI3_PIN_IN_SEL(x, y) (((x) >> (y)) & 1)
  66. #define GPO3_PIN_IN_SEL(x, y) (((x) >> (y)) & 1)
  67. struct gpio_regs {
  68. void __iomem *inp_state;
  69. void __iomem *outp_state;
  70. void __iomem *outp_set;
  71. void __iomem *outp_clr;
  72. void __iomem *dir_set;
  73. void __iomem *dir_clr;
  74. };
  75. /*
  76. * GPIO names
  77. */
  78. static const char *gpio_p0_names[LPC32XX_GPIO_P0_MAX] = {
  79. "p0.0", "p0.1", "p0.2", "p0.3",
  80. "p0.4", "p0.5", "p0.6", "p0.7"
  81. };
  82. static const char *gpio_p1_names[LPC32XX_GPIO_P1_MAX] = {
  83. "p1.0", "p1.1", "p1.2", "p1.3",
  84. "p1.4", "p1.5", "p1.6", "p1.7",
  85. "p1.8", "p1.9", "p1.10", "p1.11",
  86. "p1.12", "p1.13", "p1.14", "p1.15",
  87. "p1.16", "p1.17", "p1.18", "p1.19",
  88. "p1.20", "p1.21", "p1.22", "p1.23",
  89. };
  90. static const char *gpio_p2_names[LPC32XX_GPIO_P2_MAX] = {
  91. "p2.0", "p2.1", "p2.2", "p2.3",
  92. "p2.4", "p2.5", "p2.6", "p2.7",
  93. "p2.8", "p2.9", "p2.10", "p2.11",
  94. "p2.12"
  95. };
  96. static const char *gpio_p3_names[LPC32XX_GPIO_P3_MAX] = {
  97. "gpio00", "gpio01", "gpio02", "gpio03",
  98. "gpio04", "gpio05"
  99. };
  100. static const char *gpi_p3_names[LPC32XX_GPI_P3_MAX] = {
  101. "gpi00", "gpi01", "gpi02", "gpi03",
  102. "gpi04", "gpi05", "gpi06", "gpi07",
  103. "gpi08", "gpi09", NULL, NULL,
  104. NULL, NULL, NULL, "gpi15",
  105. "gpi16", "gpi17", "gpi18", "gpi19",
  106. "gpi20", "gpi21", "gpi22", "gpi23",
  107. "gpi24", "gpi25", "gpi26", "gpi27",
  108. "gpi28"
  109. };
  110. static const char *gpo_p3_names[LPC32XX_GPO_P3_MAX] = {
  111. "gpo00", "gpo01", "gpo02", "gpo03",
  112. "gpo04", "gpo05", "gpo06", "gpo07",
  113. "gpo08", "gpo09", "gpo10", "gpo11",
  114. "gpo12", "gpo13", "gpo14", "gpo15",
  115. "gpo16", "gpo17", "gpo18", "gpo19",
  116. "gpo20", "gpo21", "gpo22", "gpo23"
  117. };
  118. static struct gpio_regs gpio_grp_regs_p0 = {
  119. .inp_state = LPC32XX_GPIO_P0_INP_STATE,
  120. .outp_set = LPC32XX_GPIO_P0_OUTP_SET,
  121. .outp_clr = LPC32XX_GPIO_P0_OUTP_CLR,
  122. .dir_set = LPC32XX_GPIO_P0_DIR_SET,
  123. .dir_clr = LPC32XX_GPIO_P0_DIR_CLR,
  124. };
  125. static struct gpio_regs gpio_grp_regs_p1 = {
  126. .inp_state = LPC32XX_GPIO_P1_INP_STATE,
  127. .outp_set = LPC32XX_GPIO_P1_OUTP_SET,
  128. .outp_clr = LPC32XX_GPIO_P1_OUTP_CLR,
  129. .dir_set = LPC32XX_GPIO_P1_DIR_SET,
  130. .dir_clr = LPC32XX_GPIO_P1_DIR_CLR,
  131. };
  132. static struct gpio_regs gpio_grp_regs_p2 = {
  133. .inp_state = LPC32XX_GPIO_P2_INP_STATE,
  134. .outp_set = LPC32XX_GPIO_P2_OUTP_SET,
  135. .outp_clr = LPC32XX_GPIO_P2_OUTP_CLR,
  136. .dir_set = LPC32XX_GPIO_P2_DIR_SET,
  137. .dir_clr = LPC32XX_GPIO_P2_DIR_CLR,
  138. };
  139. static struct gpio_regs gpio_grp_regs_p3 = {
  140. .inp_state = LPC32XX_GPIO_P3_INP_STATE,
  141. .outp_state = LPC32XX_GPIO_P3_OUTP_STATE,
  142. .outp_set = LPC32XX_GPIO_P3_OUTP_SET,
  143. .outp_clr = LPC32XX_GPIO_P3_OUTP_CLR,
  144. .dir_set = LPC32XX_GPIO_P2_DIR_SET,
  145. .dir_clr = LPC32XX_GPIO_P2_DIR_CLR,
  146. };
  147. struct lpc32xx_gpio_chip {
  148. struct gpio_chip chip;
  149. struct gpio_regs *gpio_grp;
  150. };
  151. static inline struct lpc32xx_gpio_chip *to_lpc32xx_gpio(
  152. struct gpio_chip *gpc)
  153. {
  154. return container_of(gpc, struct lpc32xx_gpio_chip, chip);
  155. }
  156. static void __set_gpio_dir_p012(struct lpc32xx_gpio_chip *group,
  157. unsigned pin, int input)
  158. {
  159. if (input)
  160. __raw_writel(GPIO012_PIN_TO_BIT(pin),
  161. group->gpio_grp->dir_clr);
  162. else
  163. __raw_writel(GPIO012_PIN_TO_BIT(pin),
  164. group->gpio_grp->dir_set);
  165. }
  166. static void __set_gpio_dir_p3(struct lpc32xx_gpio_chip *group,
  167. unsigned pin, int input)
  168. {
  169. u32 u = GPIO3_PIN_TO_BIT(pin);
  170. if (input)
  171. __raw_writel(u, group->gpio_grp->dir_clr);
  172. else
  173. __raw_writel(u, group->gpio_grp->dir_set);
  174. }
  175. static void __set_gpio_level_p012(struct lpc32xx_gpio_chip *group,
  176. unsigned pin, int high)
  177. {
  178. if (high)
  179. __raw_writel(GPIO012_PIN_TO_BIT(pin),
  180. group->gpio_grp->outp_set);
  181. else
  182. __raw_writel(GPIO012_PIN_TO_BIT(pin),
  183. group->gpio_grp->outp_clr);
  184. }
  185. static void __set_gpio_level_p3(struct lpc32xx_gpio_chip *group,
  186. unsigned pin, int high)
  187. {
  188. u32 u = GPIO3_PIN_TO_BIT(pin);
  189. if (high)
  190. __raw_writel(u, group->gpio_grp->outp_set);
  191. else
  192. __raw_writel(u, group->gpio_grp->outp_clr);
  193. }
  194. static void __set_gpo_level_p3(struct lpc32xx_gpio_chip *group,
  195. unsigned pin, int high)
  196. {
  197. if (high)
  198. __raw_writel(GPO3_PIN_TO_BIT(pin), group->gpio_grp->outp_set);
  199. else
  200. __raw_writel(GPO3_PIN_TO_BIT(pin), group->gpio_grp->outp_clr);
  201. }
  202. static int __get_gpio_state_p012(struct lpc32xx_gpio_chip *group,
  203. unsigned pin)
  204. {
  205. return GPIO012_PIN_IN_SEL(__raw_readl(group->gpio_grp->inp_state),
  206. pin);
  207. }
  208. static int __get_gpio_state_p3(struct lpc32xx_gpio_chip *group,
  209. unsigned pin)
  210. {
  211. int state = __raw_readl(group->gpio_grp->inp_state);
  212. /*
  213. * P3 GPIO pin input mapping is not contiguous, GPIOP3-0..4 is mapped
  214. * to bits 10..14, while GPIOP3-5 is mapped to bit 24.
  215. */
  216. return GPIO3_PIN_IN_SEL(state, pin);
  217. }
  218. static int __get_gpi_state_p3(struct lpc32xx_gpio_chip *group,
  219. unsigned pin)
  220. {
  221. return GPI3_PIN_IN_SEL(__raw_readl(group->gpio_grp->inp_state), pin);
  222. }
  223. static int __get_gpo_state_p3(struct lpc32xx_gpio_chip *group,
  224. unsigned pin)
  225. {
  226. return GPO3_PIN_IN_SEL(__raw_readl(group->gpio_grp->outp_state), pin);
  227. }
  228. /*
  229. * GPIO primitives.
  230. */
  231. static int lpc32xx_gpio_dir_input_p012(struct gpio_chip *chip,
  232. unsigned pin)
  233. {
  234. struct lpc32xx_gpio_chip *group = to_lpc32xx_gpio(chip);
  235. __set_gpio_dir_p012(group, pin, 1);
  236. return 0;
  237. }
  238. static int lpc32xx_gpio_dir_input_p3(struct gpio_chip *chip,
  239. unsigned pin)
  240. {
  241. struct lpc32xx_gpio_chip *group = to_lpc32xx_gpio(chip);
  242. __set_gpio_dir_p3(group, pin, 1);
  243. return 0;
  244. }
  245. static int lpc32xx_gpio_dir_in_always(struct gpio_chip *chip,
  246. unsigned pin)
  247. {
  248. return 0;
  249. }
  250. static int lpc32xx_gpio_get_value_p012(struct gpio_chip *chip, unsigned pin)
  251. {
  252. struct lpc32xx_gpio_chip *group = to_lpc32xx_gpio(chip);
  253. return __get_gpio_state_p012(group, pin);
  254. }
  255. static int lpc32xx_gpio_get_value_p3(struct gpio_chip *chip, unsigned pin)
  256. {
  257. struct lpc32xx_gpio_chip *group = to_lpc32xx_gpio(chip);
  258. return __get_gpio_state_p3(group, pin);
  259. }
  260. static int lpc32xx_gpi_get_value(struct gpio_chip *chip, unsigned pin)
  261. {
  262. struct lpc32xx_gpio_chip *group = to_lpc32xx_gpio(chip);
  263. return __get_gpi_state_p3(group, pin);
  264. }
  265. static int lpc32xx_gpio_dir_output_p012(struct gpio_chip *chip, unsigned pin,
  266. int value)
  267. {
  268. struct lpc32xx_gpio_chip *group = to_lpc32xx_gpio(chip);
  269. __set_gpio_level_p012(group, pin, value);
  270. __set_gpio_dir_p012(group, pin, 0);
  271. return 0;
  272. }
  273. static int lpc32xx_gpio_dir_output_p3(struct gpio_chip *chip, unsigned pin,
  274. int value)
  275. {
  276. struct lpc32xx_gpio_chip *group = to_lpc32xx_gpio(chip);
  277. __set_gpio_level_p3(group, pin, value);
  278. __set_gpio_dir_p3(group, pin, 0);
  279. return 0;
  280. }
  281. static int lpc32xx_gpio_dir_out_always(struct gpio_chip *chip, unsigned pin,
  282. int value)
  283. {
  284. struct lpc32xx_gpio_chip *group = to_lpc32xx_gpio(chip);
  285. __set_gpo_level_p3(group, pin, value);
  286. return 0;
  287. }
  288. static void lpc32xx_gpio_set_value_p012(struct gpio_chip *chip, unsigned pin,
  289. int value)
  290. {
  291. struct lpc32xx_gpio_chip *group = to_lpc32xx_gpio(chip);
  292. __set_gpio_level_p012(group, pin, value);
  293. }
  294. static void lpc32xx_gpio_set_value_p3(struct gpio_chip *chip, unsigned pin,
  295. int value)
  296. {
  297. struct lpc32xx_gpio_chip *group = to_lpc32xx_gpio(chip);
  298. __set_gpio_level_p3(group, pin, value);
  299. }
  300. static void lpc32xx_gpo_set_value(struct gpio_chip *chip, unsigned pin,
  301. int value)
  302. {
  303. struct lpc32xx_gpio_chip *group = to_lpc32xx_gpio(chip);
  304. __set_gpo_level_p3(group, pin, value);
  305. }
  306. static int lpc32xx_gpo_get_value(struct gpio_chip *chip, unsigned pin)
  307. {
  308. struct lpc32xx_gpio_chip *group = to_lpc32xx_gpio(chip);
  309. return __get_gpo_state_p3(group, pin);
  310. }
  311. static int lpc32xx_gpio_request(struct gpio_chip *chip, unsigned pin)
  312. {
  313. if (pin < chip->ngpio)
  314. return 0;
  315. return -EINVAL;
  316. }
  317. static int lpc32xx_gpio_to_irq_p01(struct gpio_chip *chip, unsigned offset)
  318. {
  319. return IRQ_LPC32XX_P0_P1_IRQ;
  320. }
  321. static const char lpc32xx_gpio_to_irq_gpio_p3_table[] = {
  322. IRQ_LPC32XX_GPIO_00,
  323. IRQ_LPC32XX_GPIO_01,
  324. IRQ_LPC32XX_GPIO_02,
  325. IRQ_LPC32XX_GPIO_03,
  326. IRQ_LPC32XX_GPIO_04,
  327. IRQ_LPC32XX_GPIO_05,
  328. };
  329. static int lpc32xx_gpio_to_irq_gpio_p3(struct gpio_chip *chip, unsigned offset)
  330. {
  331. if (offset < ARRAY_SIZE(lpc32xx_gpio_to_irq_gpio_p3_table))
  332. return lpc32xx_gpio_to_irq_gpio_p3_table[offset];
  333. return -ENXIO;
  334. }
  335. static const char lpc32xx_gpio_to_irq_gpi_p3_table[] = {
  336. IRQ_LPC32XX_GPI_00,
  337. IRQ_LPC32XX_GPI_01,
  338. IRQ_LPC32XX_GPI_02,
  339. IRQ_LPC32XX_GPI_03,
  340. IRQ_LPC32XX_GPI_04,
  341. IRQ_LPC32XX_GPI_05,
  342. IRQ_LPC32XX_GPI_06,
  343. IRQ_LPC32XX_GPI_07,
  344. IRQ_LPC32XX_GPI_08,
  345. IRQ_LPC32XX_GPI_09,
  346. -ENXIO, /* 10 */
  347. -ENXIO, /* 11 */
  348. -ENXIO, /* 12 */
  349. -ENXIO, /* 13 */
  350. -ENXIO, /* 14 */
  351. -ENXIO, /* 15 */
  352. -ENXIO, /* 16 */
  353. -ENXIO, /* 17 */
  354. -ENXIO, /* 18 */
  355. IRQ_LPC32XX_GPI_19,
  356. -ENXIO, /* 20 */
  357. -ENXIO, /* 21 */
  358. -ENXIO, /* 22 */
  359. -ENXIO, /* 23 */
  360. -ENXIO, /* 24 */
  361. -ENXIO, /* 25 */
  362. -ENXIO, /* 26 */
  363. -ENXIO, /* 27 */
  364. IRQ_LPC32XX_GPI_28,
  365. };
  366. static int lpc32xx_gpio_to_irq_gpi_p3(struct gpio_chip *chip, unsigned offset)
  367. {
  368. if (offset < ARRAY_SIZE(lpc32xx_gpio_to_irq_gpi_p3_table))
  369. return lpc32xx_gpio_to_irq_gpi_p3_table[offset];
  370. return -ENXIO;
  371. }
  372. static struct lpc32xx_gpio_chip lpc32xx_gpiochip[] = {
  373. {
  374. .chip = {
  375. .label = "gpio_p0",
  376. .direction_input = lpc32xx_gpio_dir_input_p012,
  377. .get = lpc32xx_gpio_get_value_p012,
  378. .direction_output = lpc32xx_gpio_dir_output_p012,
  379. .set = lpc32xx_gpio_set_value_p012,
  380. .request = lpc32xx_gpio_request,
  381. .to_irq = lpc32xx_gpio_to_irq_p01,
  382. .base = LPC32XX_GPIO_P0_GRP,
  383. .ngpio = LPC32XX_GPIO_P0_MAX,
  384. .names = gpio_p0_names,
  385. .can_sleep = false,
  386. },
  387. .gpio_grp = &gpio_grp_regs_p0,
  388. },
  389. {
  390. .chip = {
  391. .label = "gpio_p1",
  392. .direction_input = lpc32xx_gpio_dir_input_p012,
  393. .get = lpc32xx_gpio_get_value_p012,
  394. .direction_output = lpc32xx_gpio_dir_output_p012,
  395. .set = lpc32xx_gpio_set_value_p012,
  396. .request = lpc32xx_gpio_request,
  397. .to_irq = lpc32xx_gpio_to_irq_p01,
  398. .base = LPC32XX_GPIO_P1_GRP,
  399. .ngpio = LPC32XX_GPIO_P1_MAX,
  400. .names = gpio_p1_names,
  401. .can_sleep = false,
  402. },
  403. .gpio_grp = &gpio_grp_regs_p1,
  404. },
  405. {
  406. .chip = {
  407. .label = "gpio_p2",
  408. .direction_input = lpc32xx_gpio_dir_input_p012,
  409. .get = lpc32xx_gpio_get_value_p012,
  410. .direction_output = lpc32xx_gpio_dir_output_p012,
  411. .set = lpc32xx_gpio_set_value_p012,
  412. .request = lpc32xx_gpio_request,
  413. .base = LPC32XX_GPIO_P2_GRP,
  414. .ngpio = LPC32XX_GPIO_P2_MAX,
  415. .names = gpio_p2_names,
  416. .can_sleep = false,
  417. },
  418. .gpio_grp = &gpio_grp_regs_p2,
  419. },
  420. {
  421. .chip = {
  422. .label = "gpio_p3",
  423. .direction_input = lpc32xx_gpio_dir_input_p3,
  424. .get = lpc32xx_gpio_get_value_p3,
  425. .direction_output = lpc32xx_gpio_dir_output_p3,
  426. .set = lpc32xx_gpio_set_value_p3,
  427. .request = lpc32xx_gpio_request,
  428. .to_irq = lpc32xx_gpio_to_irq_gpio_p3,
  429. .base = LPC32XX_GPIO_P3_GRP,
  430. .ngpio = LPC32XX_GPIO_P3_MAX,
  431. .names = gpio_p3_names,
  432. .can_sleep = false,
  433. },
  434. .gpio_grp = &gpio_grp_regs_p3,
  435. },
  436. {
  437. .chip = {
  438. .label = "gpi_p3",
  439. .direction_input = lpc32xx_gpio_dir_in_always,
  440. .get = lpc32xx_gpi_get_value,
  441. .request = lpc32xx_gpio_request,
  442. .to_irq = lpc32xx_gpio_to_irq_gpi_p3,
  443. .base = LPC32XX_GPI_P3_GRP,
  444. .ngpio = LPC32XX_GPI_P3_MAX,
  445. .names = gpi_p3_names,
  446. .can_sleep = false,
  447. },
  448. .gpio_grp = &gpio_grp_regs_p3,
  449. },
  450. {
  451. .chip = {
  452. .label = "gpo_p3",
  453. .direction_output = lpc32xx_gpio_dir_out_always,
  454. .set = lpc32xx_gpo_set_value,
  455. .get = lpc32xx_gpo_get_value,
  456. .request = lpc32xx_gpio_request,
  457. .base = LPC32XX_GPO_P3_GRP,
  458. .ngpio = LPC32XX_GPO_P3_MAX,
  459. .names = gpo_p3_names,
  460. .can_sleep = false,
  461. },
  462. .gpio_grp = &gpio_grp_regs_p3,
  463. },
  464. };
  465. static int lpc32xx_of_xlate(struct gpio_chip *gc,
  466. const struct of_phandle_args *gpiospec, u32 *flags)
  467. {
  468. /* Is this the correct bank? */
  469. u32 bank = gpiospec->args[0];
  470. if ((bank >= ARRAY_SIZE(lpc32xx_gpiochip) ||
  471. (gc != &lpc32xx_gpiochip[bank].chip)))
  472. return -EINVAL;
  473. if (flags)
  474. *flags = gpiospec->args[2];
  475. return gpiospec->args[1];
  476. }
  477. static int lpc32xx_gpio_probe(struct platform_device *pdev)
  478. {
  479. int i;
  480. for (i = 0; i < ARRAY_SIZE(lpc32xx_gpiochip); i++) {
  481. if (pdev->dev.of_node) {
  482. lpc32xx_gpiochip[i].chip.of_xlate = lpc32xx_of_xlate;
  483. lpc32xx_gpiochip[i].chip.of_gpio_n_cells = 3;
  484. lpc32xx_gpiochip[i].chip.of_node = pdev->dev.of_node;
  485. }
  486. gpiochip_add(&lpc32xx_gpiochip[i].chip);
  487. }
  488. return 0;
  489. }
  490. #ifdef CONFIG_OF
  491. static const struct of_device_id lpc32xx_gpio_of_match[] = {
  492. { .compatible = "nxp,lpc3220-gpio", },
  493. { },
  494. };
  495. #endif
  496. static struct platform_driver lpc32xx_gpio_driver = {
  497. .driver = {
  498. .name = "lpc32xx-gpio",
  499. .of_match_table = of_match_ptr(lpc32xx_gpio_of_match),
  500. },
  501. .probe = lpc32xx_gpio_probe,
  502. };
  503. module_platform_driver(lpc32xx_gpio_driver);