gpio-mxs.c 9.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379
  1. /*
  2. * MXC GPIO support. (c) 2008 Daniel Mack <daniel@caiaq.de>
  3. * Copyright 2008 Juergen Beisert, kernel@pengutronix.de
  4. *
  5. * Based on code from Freescale,
  6. * Copyright (C) 2004-2010 Freescale Semiconductor, Inc. All Rights Reserved.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License
  10. * as published by the Free Software Foundation; either version 2
  11. * of the License, or (at your option) any later version.
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program; if not, write to the Free Software
  19. * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston,
  20. * MA 02110-1301, USA.
  21. */
  22. #include <linux/err.h>
  23. #include <linux/init.h>
  24. #include <linux/interrupt.h>
  25. #include <linux/io.h>
  26. #include <linux/irq.h>
  27. #include <linux/irqdomain.h>
  28. #include <linux/gpio.h>
  29. #include <linux/of.h>
  30. #include <linux/of_address.h>
  31. #include <linux/of_device.h>
  32. #include <linux/platform_device.h>
  33. #include <linux/slab.h>
  34. #include <linux/basic_mmio_gpio.h>
  35. #include <linux/module.h>
  36. #define MXS_SET 0x4
  37. #define MXS_CLR 0x8
  38. #define PINCTRL_DOUT(p) ((is_imx23_gpio(p) ? 0x0500 : 0x0700) + (p->id) * 0x10)
  39. #define PINCTRL_DIN(p) ((is_imx23_gpio(p) ? 0x0600 : 0x0900) + (p->id) * 0x10)
  40. #define PINCTRL_DOE(p) ((is_imx23_gpio(p) ? 0x0700 : 0x0b00) + (p->id) * 0x10)
  41. #define PINCTRL_PIN2IRQ(p) ((is_imx23_gpio(p) ? 0x0800 : 0x1000) + (p->id) * 0x10)
  42. #define PINCTRL_IRQEN(p) ((is_imx23_gpio(p) ? 0x0900 : 0x1100) + (p->id) * 0x10)
  43. #define PINCTRL_IRQLEV(p) ((is_imx23_gpio(p) ? 0x0a00 : 0x1200) + (p->id) * 0x10)
  44. #define PINCTRL_IRQPOL(p) ((is_imx23_gpio(p) ? 0x0b00 : 0x1300) + (p->id) * 0x10)
  45. #define PINCTRL_IRQSTAT(p) ((is_imx23_gpio(p) ? 0x0c00 : 0x1400) + (p->id) * 0x10)
  46. #define GPIO_INT_FALL_EDGE 0x0
  47. #define GPIO_INT_LOW_LEV 0x1
  48. #define GPIO_INT_RISE_EDGE 0x2
  49. #define GPIO_INT_HIGH_LEV 0x3
  50. #define GPIO_INT_LEV_MASK (1 << 0)
  51. #define GPIO_INT_POL_MASK (1 << 1)
  52. enum mxs_gpio_id {
  53. IMX23_GPIO,
  54. IMX28_GPIO,
  55. };
  56. struct mxs_gpio_port {
  57. void __iomem *base;
  58. int id;
  59. int irq;
  60. struct irq_domain *domain;
  61. struct bgpio_chip bgc;
  62. enum mxs_gpio_id devid;
  63. u32 both_edges;
  64. };
  65. static inline int is_imx23_gpio(struct mxs_gpio_port *port)
  66. {
  67. return port->devid == IMX23_GPIO;
  68. }
  69. static inline int is_imx28_gpio(struct mxs_gpio_port *port)
  70. {
  71. return port->devid == IMX28_GPIO;
  72. }
  73. /* Note: This driver assumes 32 GPIOs are handled in one register */
  74. static int mxs_gpio_set_irq_type(struct irq_data *d, unsigned int type)
  75. {
  76. u32 val;
  77. u32 pin_mask = 1 << d->hwirq;
  78. struct irq_chip_generic *gc = irq_data_get_irq_chip_data(d);
  79. struct mxs_gpio_port *port = gc->private;
  80. void __iomem *pin_addr;
  81. int edge;
  82. port->both_edges &= ~pin_mask;
  83. switch (type) {
  84. case IRQ_TYPE_EDGE_BOTH:
  85. val = gpio_get_value(port->bgc.gc.base + d->hwirq);
  86. if (val)
  87. edge = GPIO_INT_FALL_EDGE;
  88. else
  89. edge = GPIO_INT_RISE_EDGE;
  90. port->both_edges |= pin_mask;
  91. break;
  92. case IRQ_TYPE_EDGE_RISING:
  93. edge = GPIO_INT_RISE_EDGE;
  94. break;
  95. case IRQ_TYPE_EDGE_FALLING:
  96. edge = GPIO_INT_FALL_EDGE;
  97. break;
  98. case IRQ_TYPE_LEVEL_LOW:
  99. edge = GPIO_INT_LOW_LEV;
  100. break;
  101. case IRQ_TYPE_LEVEL_HIGH:
  102. edge = GPIO_INT_HIGH_LEV;
  103. break;
  104. default:
  105. return -EINVAL;
  106. }
  107. /* set level or edge */
  108. pin_addr = port->base + PINCTRL_IRQLEV(port);
  109. if (edge & GPIO_INT_LEV_MASK)
  110. writel(pin_mask, pin_addr + MXS_SET);
  111. else
  112. writel(pin_mask, pin_addr + MXS_CLR);
  113. /* set polarity */
  114. pin_addr = port->base + PINCTRL_IRQPOL(port);
  115. if (edge & GPIO_INT_POL_MASK)
  116. writel(pin_mask, pin_addr + MXS_SET);
  117. else
  118. writel(pin_mask, pin_addr + MXS_CLR);
  119. writel(pin_mask,
  120. port->base + PINCTRL_IRQSTAT(port) + MXS_CLR);
  121. return 0;
  122. }
  123. static void mxs_flip_edge(struct mxs_gpio_port *port, u32 gpio)
  124. {
  125. u32 bit, val, edge;
  126. void __iomem *pin_addr;
  127. bit = 1 << gpio;
  128. pin_addr = port->base + PINCTRL_IRQPOL(port);
  129. val = readl(pin_addr);
  130. edge = val & bit;
  131. if (edge)
  132. writel(bit, pin_addr + MXS_CLR);
  133. else
  134. writel(bit, pin_addr + MXS_SET);
  135. }
  136. /* MXS has one interrupt *per* gpio port */
  137. static void mxs_gpio_irq_handler(struct irq_desc *desc)
  138. {
  139. u32 irq_stat;
  140. struct mxs_gpio_port *port = irq_desc_get_handler_data(desc);
  141. desc->irq_data.chip->irq_ack(&desc->irq_data);
  142. irq_stat = readl(port->base + PINCTRL_IRQSTAT(port)) &
  143. readl(port->base + PINCTRL_IRQEN(port));
  144. while (irq_stat != 0) {
  145. int irqoffset = fls(irq_stat) - 1;
  146. if (port->both_edges & (1 << irqoffset))
  147. mxs_flip_edge(port, irqoffset);
  148. generic_handle_irq(irq_find_mapping(port->domain, irqoffset));
  149. irq_stat &= ~(1 << irqoffset);
  150. }
  151. }
  152. /*
  153. * Set interrupt number "irq" in the GPIO as a wake-up source.
  154. * While system is running, all registered GPIO interrupts need to have
  155. * wake-up enabled. When system is suspended, only selected GPIO interrupts
  156. * need to have wake-up enabled.
  157. * @param irq interrupt source number
  158. * @param enable enable as wake-up if equal to non-zero
  159. * @return This function returns 0 on success.
  160. */
  161. static int mxs_gpio_set_wake_irq(struct irq_data *d, unsigned int enable)
  162. {
  163. struct irq_chip_generic *gc = irq_data_get_irq_chip_data(d);
  164. struct mxs_gpio_port *port = gc->private;
  165. if (enable)
  166. enable_irq_wake(port->irq);
  167. else
  168. disable_irq_wake(port->irq);
  169. return 0;
  170. }
  171. static int __init mxs_gpio_init_gc(struct mxs_gpio_port *port, int irq_base)
  172. {
  173. struct irq_chip_generic *gc;
  174. struct irq_chip_type *ct;
  175. gc = irq_alloc_generic_chip("gpio-mxs", 1, irq_base,
  176. port->base, handle_level_irq);
  177. if (!gc)
  178. return -ENOMEM;
  179. gc->private = port;
  180. ct = gc->chip_types;
  181. ct->chip.irq_ack = irq_gc_ack_set_bit;
  182. ct->chip.irq_mask = irq_gc_mask_clr_bit;
  183. ct->chip.irq_unmask = irq_gc_mask_set_bit;
  184. ct->chip.irq_set_type = mxs_gpio_set_irq_type;
  185. ct->chip.irq_set_wake = mxs_gpio_set_wake_irq;
  186. ct->regs.ack = PINCTRL_IRQSTAT(port) + MXS_CLR;
  187. ct->regs.mask = PINCTRL_IRQEN(port);
  188. irq_setup_generic_chip(gc, IRQ_MSK(32), IRQ_GC_INIT_NESTED_LOCK,
  189. IRQ_NOREQUEST, 0);
  190. return 0;
  191. }
  192. static int mxs_gpio_to_irq(struct gpio_chip *gc, unsigned offset)
  193. {
  194. struct bgpio_chip *bgc = to_bgpio_chip(gc);
  195. struct mxs_gpio_port *port =
  196. container_of(bgc, struct mxs_gpio_port, bgc);
  197. return irq_find_mapping(port->domain, offset);
  198. }
  199. static int mxs_gpio_get_direction(struct gpio_chip *gc, unsigned offset)
  200. {
  201. struct bgpio_chip *bgc = to_bgpio_chip(gc);
  202. struct mxs_gpio_port *port =
  203. container_of(bgc, struct mxs_gpio_port, bgc);
  204. u32 mask = 1 << offset;
  205. u32 dir;
  206. dir = readl(port->base + PINCTRL_DOE(port));
  207. return !(dir & mask);
  208. }
  209. static const struct platform_device_id mxs_gpio_ids[] = {
  210. {
  211. .name = "imx23-gpio",
  212. .driver_data = IMX23_GPIO,
  213. }, {
  214. .name = "imx28-gpio",
  215. .driver_data = IMX28_GPIO,
  216. }, {
  217. /* sentinel */
  218. }
  219. };
  220. MODULE_DEVICE_TABLE(platform, mxs_gpio_ids);
  221. static const struct of_device_id mxs_gpio_dt_ids[] = {
  222. { .compatible = "fsl,imx23-gpio", .data = (void *) IMX23_GPIO, },
  223. { .compatible = "fsl,imx28-gpio", .data = (void *) IMX28_GPIO, },
  224. { /* sentinel */ }
  225. };
  226. MODULE_DEVICE_TABLE(of, mxs_gpio_dt_ids);
  227. static int mxs_gpio_probe(struct platform_device *pdev)
  228. {
  229. const struct of_device_id *of_id =
  230. of_match_device(mxs_gpio_dt_ids, &pdev->dev);
  231. struct device_node *np = pdev->dev.of_node;
  232. struct device_node *parent;
  233. static void __iomem *base;
  234. struct mxs_gpio_port *port;
  235. int irq_base;
  236. int err;
  237. port = devm_kzalloc(&pdev->dev, sizeof(*port), GFP_KERNEL);
  238. if (!port)
  239. return -ENOMEM;
  240. port->id = of_alias_get_id(np, "gpio");
  241. if (port->id < 0)
  242. return port->id;
  243. port->devid = (enum mxs_gpio_id) of_id->data;
  244. port->irq = platform_get_irq(pdev, 0);
  245. if (port->irq < 0)
  246. return port->irq;
  247. /*
  248. * map memory region only once, as all the gpio ports
  249. * share the same one
  250. */
  251. if (!base) {
  252. parent = of_get_parent(np);
  253. base = of_iomap(parent, 0);
  254. of_node_put(parent);
  255. if (!base)
  256. return -EADDRNOTAVAIL;
  257. }
  258. port->base = base;
  259. /*
  260. * select the pin interrupt functionality but initially
  261. * disable the interrupts
  262. */
  263. writel(~0U, port->base + PINCTRL_PIN2IRQ(port));
  264. writel(0, port->base + PINCTRL_IRQEN(port));
  265. /* clear address has to be used to clear IRQSTAT bits */
  266. writel(~0U, port->base + PINCTRL_IRQSTAT(port) + MXS_CLR);
  267. irq_base = irq_alloc_descs(-1, 0, 32, numa_node_id());
  268. if (irq_base < 0)
  269. return irq_base;
  270. port->domain = irq_domain_add_legacy(np, 32, irq_base, 0,
  271. &irq_domain_simple_ops, NULL);
  272. if (!port->domain) {
  273. err = -ENODEV;
  274. goto out_irqdesc_free;
  275. }
  276. /* gpio-mxs can be a generic irq chip */
  277. err = mxs_gpio_init_gc(port, irq_base);
  278. if (err < 0)
  279. goto out_irqdomain_remove;
  280. /* setup one handler for each entry */
  281. irq_set_chained_handler_and_data(port->irq, mxs_gpio_irq_handler,
  282. port);
  283. err = bgpio_init(&port->bgc, &pdev->dev, 4,
  284. port->base + PINCTRL_DIN(port),
  285. port->base + PINCTRL_DOUT(port) + MXS_SET,
  286. port->base + PINCTRL_DOUT(port) + MXS_CLR,
  287. port->base + PINCTRL_DOE(port), NULL, 0);
  288. if (err)
  289. goto out_irqdesc_free;
  290. port->bgc.gc.to_irq = mxs_gpio_to_irq;
  291. port->bgc.gc.get_direction = mxs_gpio_get_direction;
  292. port->bgc.gc.base = port->id * 32;
  293. err = gpiochip_add(&port->bgc.gc);
  294. if (err)
  295. goto out_bgpio_remove;
  296. return 0;
  297. out_bgpio_remove:
  298. bgpio_remove(&port->bgc);
  299. out_irqdomain_remove:
  300. irq_domain_remove(port->domain);
  301. out_irqdesc_free:
  302. irq_free_descs(irq_base, 32);
  303. return err;
  304. }
  305. static struct platform_driver mxs_gpio_driver = {
  306. .driver = {
  307. .name = "gpio-mxs",
  308. .of_match_table = mxs_gpio_dt_ids,
  309. },
  310. .probe = mxs_gpio_probe,
  311. .id_table = mxs_gpio_ids,
  312. };
  313. static int __init mxs_gpio_init(void)
  314. {
  315. return platform_driver_register(&mxs_gpio_driver);
  316. }
  317. postcore_initcall(mxs_gpio_init);
  318. MODULE_AUTHOR("Freescale Semiconductor, "
  319. "Daniel Mack <danielncaiaq.de>, "
  320. "Juergen Beisert <kernel@pengutronix.de>");
  321. MODULE_DESCRIPTION("Freescale MXS GPIO");
  322. MODULE_LICENSE("GPL");