armada_510.c 2.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384
  1. /*
  2. * Copyright (C) 2012 Russell King
  3. *
  4. * This program is free software; you can redistribute it and/or modify
  5. * it under the terms of the GNU General Public License version 2 as
  6. * published by the Free Software Foundation.
  7. *
  8. * Armada 510 (aka Dove) variant support
  9. */
  10. #include <linux/clk.h>
  11. #include <linux/io.h>
  12. #include <drm/drmP.h>
  13. #include <drm/drm_crtc_helper.h>
  14. #include "armada_crtc.h"
  15. #include "armada_drm.h"
  16. #include "armada_hw.h"
  17. static int armada510_crtc_init(struct armada_crtc *dcrtc, struct device *dev)
  18. {
  19. struct clk *clk;
  20. clk = devm_clk_get(dev, "ext_ref_clk1");
  21. if (IS_ERR(clk))
  22. return PTR_ERR(clk) == -ENOENT ? -EPROBE_DEFER : PTR_ERR(clk);
  23. dcrtc->extclk[0] = clk;
  24. /* Lower the watermark so to eliminate jitter at higher bandwidths */
  25. armada_updatel(0x20, (1 << 11) | 0xff, dcrtc->base + LCD_CFG_RDREG4F);
  26. return 0;
  27. }
  28. /*
  29. * Armada510 specific SCLK register selection.
  30. * This gets called with sclk = NULL to test whether the mode is
  31. * supportable, and again with sclk != NULL to set the clocks up for
  32. * that. The former can return an error, but the latter is expected
  33. * not to.
  34. *
  35. * We currently are pretty rudimentary here, always selecting
  36. * EXT_REF_CLK_1 for LCD0 and erroring LCD1. This needs improvement!
  37. */
  38. static int armada510_crtc_compute_clock(struct armada_crtc *dcrtc,
  39. const struct drm_display_mode *mode, uint32_t *sclk)
  40. {
  41. struct clk *clk = dcrtc->extclk[0];
  42. int ret;
  43. if (dcrtc->num == 1)
  44. return -EINVAL;
  45. if (IS_ERR(clk))
  46. return PTR_ERR(clk);
  47. if (dcrtc->clk != clk) {
  48. ret = clk_prepare_enable(clk);
  49. if (ret)
  50. return ret;
  51. dcrtc->clk = clk;
  52. }
  53. if (sclk) {
  54. uint32_t rate, ref, div;
  55. rate = mode->clock * 1000;
  56. ref = clk_round_rate(clk, rate);
  57. div = DIV_ROUND_UP(ref, rate);
  58. if (div < 1)
  59. div = 1;
  60. clk_set_rate(clk, ref);
  61. *sclk = div | SCLK_510_EXTCLK1;
  62. }
  63. return 0;
  64. }
  65. const struct armada_variant armada510_ops = {
  66. .has_spu_adv_reg = true,
  67. .spu_adv_reg = ADV_HWC32ENABLE | ADV_HWC32ARGB | ADV_HWC32BLEND,
  68. .init = armada510_crtc_init,
  69. .compute_clock = armada510_crtc_compute_clock,
  70. };