exynos5433_drm_decon.c 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691
  1. /* drivers/gpu/drm/exynos5433_drm_decon.c
  2. *
  3. * Copyright (C) 2015 Samsung Electronics Co.Ltd
  4. * Authors:
  5. * Joonyoung Shim <jy0922.shim@samsung.com>
  6. * Hyungwon Hwang <human.hwang@samsung.com>
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License version 2 as
  10. * published by the Free Software Foundationr
  11. */
  12. #include <linux/platform_device.h>
  13. #include <linux/clk.h>
  14. #include <linux/component.h>
  15. #include <linux/of_device.h>
  16. #include <linux/of_gpio.h>
  17. #include <linux/pm_runtime.h>
  18. #include <video/exynos5433_decon.h>
  19. #include "exynos_drm_drv.h"
  20. #include "exynos_drm_crtc.h"
  21. #include "exynos_drm_plane.h"
  22. #include "exynos_drm_iommu.h"
  23. #define WINDOWS_NR 3
  24. #define CURSOR_WIN 2
  25. #define MIN_FB_WIDTH_FOR_16WORD_BURST 128
  26. static const char * const decon_clks_name[] = {
  27. "pclk",
  28. "aclk_decon",
  29. "aclk_smmu_decon0x",
  30. "aclk_xiu_decon0x",
  31. "pclk_smmu_decon0x",
  32. "sclk_decon_vclk",
  33. "sclk_decon_eclk",
  34. };
  35. enum decon_iftype {
  36. IFTYPE_RGB,
  37. IFTYPE_I80,
  38. IFTYPE_HDMI
  39. };
  40. enum decon_flag_bits {
  41. BIT_CLKS_ENABLED,
  42. BIT_IRQS_ENABLED,
  43. BIT_WIN_UPDATED,
  44. BIT_SUSPENDED
  45. };
  46. struct decon_context {
  47. struct device *dev;
  48. struct drm_device *drm_dev;
  49. struct exynos_drm_crtc *crtc;
  50. struct exynos_drm_plane planes[WINDOWS_NR];
  51. void __iomem *addr;
  52. struct clk *clks[ARRAY_SIZE(decon_clks_name)];
  53. int pipe;
  54. unsigned long flags;
  55. enum decon_iftype out_type;
  56. int first_win;
  57. };
  58. static const uint32_t decon_formats[] = {
  59. DRM_FORMAT_XRGB1555,
  60. DRM_FORMAT_RGB565,
  61. DRM_FORMAT_XRGB8888,
  62. DRM_FORMAT_ARGB8888,
  63. };
  64. static inline void decon_set_bits(struct decon_context *ctx, u32 reg, u32 mask,
  65. u32 val)
  66. {
  67. val = (val & mask) | (readl(ctx->addr + reg) & ~mask);
  68. writel(val, ctx->addr + reg);
  69. }
  70. static int decon_enable_vblank(struct exynos_drm_crtc *crtc)
  71. {
  72. struct decon_context *ctx = crtc->ctx;
  73. u32 val;
  74. if (test_bit(BIT_SUSPENDED, &ctx->flags))
  75. return -EPERM;
  76. if (test_and_set_bit(BIT_IRQS_ENABLED, &ctx->flags)) {
  77. val = VIDINTCON0_INTEN;
  78. if (ctx->out_type == IFTYPE_I80)
  79. val |= VIDINTCON0_FRAMEDONE;
  80. else
  81. val |= VIDINTCON0_INTFRMEN;
  82. writel(val, ctx->addr + DECON_VIDINTCON0);
  83. }
  84. return 0;
  85. }
  86. static void decon_disable_vblank(struct exynos_drm_crtc *crtc)
  87. {
  88. struct decon_context *ctx = crtc->ctx;
  89. if (test_bit(BIT_SUSPENDED, &ctx->flags))
  90. return;
  91. if (test_and_clear_bit(BIT_IRQS_ENABLED, &ctx->flags))
  92. writel(0, ctx->addr + DECON_VIDINTCON0);
  93. }
  94. static void decon_setup_trigger(struct decon_context *ctx)
  95. {
  96. u32 val = (ctx->out_type != IFTYPE_HDMI)
  97. ? TRIGCON_TRIGEN_PER_F | TRIGCON_TRIGEN_F |
  98. TRIGCON_TE_AUTO_MASK | TRIGCON_SWTRIGEN
  99. : TRIGCON_TRIGEN_PER_F | TRIGCON_TRIGEN_F |
  100. TRIGCON_HWTRIGMASK_I80_RGB | TRIGCON_HWTRIGEN_I80_RGB;
  101. writel(val, ctx->addr + DECON_TRIGCON);
  102. }
  103. static void decon_commit(struct exynos_drm_crtc *crtc)
  104. {
  105. struct decon_context *ctx = crtc->ctx;
  106. struct drm_display_mode *m = &crtc->base.mode;
  107. u32 val;
  108. if (test_bit(BIT_SUSPENDED, &ctx->flags))
  109. return;
  110. if (ctx->out_type == IFTYPE_HDMI) {
  111. m->crtc_hsync_start = m->crtc_hdisplay + 10;
  112. m->crtc_hsync_end = m->crtc_htotal - 92;
  113. m->crtc_vsync_start = m->crtc_vdisplay + 1;
  114. m->crtc_vsync_end = m->crtc_vsync_start + 1;
  115. }
  116. decon_set_bits(ctx, DECON_VIDCON0, VIDCON0_ENVID, 0);
  117. /* enable clock gate */
  118. val = CMU_CLKGAGE_MODE_SFR_F | CMU_CLKGAGE_MODE_MEM_F;
  119. writel(val, ctx->addr + DECON_CMU);
  120. /* lcd on and use command if */
  121. val = VIDOUT_LCD_ON;
  122. if (ctx->out_type == IFTYPE_I80)
  123. val |= VIDOUT_COMMAND_IF;
  124. else
  125. val |= VIDOUT_RGB_IF;
  126. writel(val, ctx->addr + DECON_VIDOUTCON0);
  127. val = VIDTCON2_LINEVAL(m->vdisplay - 1) |
  128. VIDTCON2_HOZVAL(m->hdisplay - 1);
  129. writel(val, ctx->addr + DECON_VIDTCON2);
  130. if (ctx->out_type != IFTYPE_I80) {
  131. val = VIDTCON00_VBPD_F(
  132. m->crtc_vtotal - m->crtc_vsync_end - 1) |
  133. VIDTCON00_VFPD_F(
  134. m->crtc_vsync_start - m->crtc_vdisplay - 1);
  135. writel(val, ctx->addr + DECON_VIDTCON00);
  136. val = VIDTCON01_VSPW_F(
  137. m->crtc_vsync_end - m->crtc_vsync_start - 1);
  138. writel(val, ctx->addr + DECON_VIDTCON01);
  139. val = VIDTCON10_HBPD_F(
  140. m->crtc_htotal - m->crtc_hsync_end - 1) |
  141. VIDTCON10_HFPD_F(
  142. m->crtc_hsync_start - m->crtc_hdisplay - 1);
  143. writel(val, ctx->addr + DECON_VIDTCON10);
  144. val = VIDTCON11_HSPW_F(
  145. m->crtc_hsync_end - m->crtc_hsync_start - 1);
  146. writel(val, ctx->addr + DECON_VIDTCON11);
  147. }
  148. decon_setup_trigger(ctx);
  149. /* enable output and display signal */
  150. decon_set_bits(ctx, DECON_VIDCON0, VIDCON0_ENVID | VIDCON0_ENVID_F, ~0);
  151. decon_set_bits(ctx, DECON_UPDATE, STANDALONE_UPDATE_F, ~0);
  152. }
  153. static void decon_win_set_pixfmt(struct decon_context *ctx, unsigned int win,
  154. struct drm_framebuffer *fb)
  155. {
  156. unsigned long val;
  157. val = readl(ctx->addr + DECON_WINCONx(win));
  158. val &= WINCONx_ENWIN_F;
  159. switch (fb->pixel_format) {
  160. case DRM_FORMAT_XRGB1555:
  161. val |= WINCONx_BPPMODE_16BPP_I1555;
  162. val |= WINCONx_HAWSWP_F;
  163. val |= WINCONx_BURSTLEN_16WORD;
  164. break;
  165. case DRM_FORMAT_RGB565:
  166. val |= WINCONx_BPPMODE_16BPP_565;
  167. val |= WINCONx_HAWSWP_F;
  168. val |= WINCONx_BURSTLEN_16WORD;
  169. break;
  170. case DRM_FORMAT_XRGB8888:
  171. val |= WINCONx_BPPMODE_24BPP_888;
  172. val |= WINCONx_WSWP_F;
  173. val |= WINCONx_BURSTLEN_16WORD;
  174. break;
  175. case DRM_FORMAT_ARGB8888:
  176. val |= WINCONx_BPPMODE_32BPP_A8888;
  177. val |= WINCONx_WSWP_F | WINCONx_BLD_PIX_F | WINCONx_ALPHA_SEL_F;
  178. val |= WINCONx_BURSTLEN_16WORD;
  179. break;
  180. default:
  181. DRM_ERROR("Proper pixel format is not set\n");
  182. return;
  183. }
  184. DRM_DEBUG_KMS("bpp = %u\n", fb->bits_per_pixel);
  185. /*
  186. * In case of exynos, setting dma-burst to 16Word causes permanent
  187. * tearing for very small buffers, e.g. cursor buffer. Burst Mode
  188. * switching which is based on plane size is not recommended as
  189. * plane size varies a lot towards the end of the screen and rapid
  190. * movement causes unstable DMA which results into iommu crash/tear.
  191. */
  192. if (fb->width < MIN_FB_WIDTH_FOR_16WORD_BURST) {
  193. val &= ~WINCONx_BURSTLEN_MASK;
  194. val |= WINCONx_BURSTLEN_8WORD;
  195. }
  196. writel(val, ctx->addr + DECON_WINCONx(win));
  197. }
  198. static void decon_shadow_protect_win(struct decon_context *ctx, int win,
  199. bool protect)
  200. {
  201. decon_set_bits(ctx, DECON_SHADOWCON, SHADOWCON_Wx_PROTECT(win),
  202. protect ? ~0 : 0);
  203. }
  204. static void decon_atomic_begin(struct exynos_drm_crtc *crtc,
  205. struct exynos_drm_plane *plane)
  206. {
  207. struct decon_context *ctx = crtc->ctx;
  208. if (test_bit(BIT_SUSPENDED, &ctx->flags))
  209. return;
  210. decon_shadow_protect_win(ctx, plane->zpos, true);
  211. }
  212. #define BIT_VAL(x, e, s) (((x) & ((1 << ((e) - (s) + 1)) - 1)) << (s))
  213. #define COORDINATE_X(x) BIT_VAL((x), 23, 12)
  214. #define COORDINATE_Y(x) BIT_VAL((x), 11, 0)
  215. static void decon_update_plane(struct exynos_drm_crtc *crtc,
  216. struct exynos_drm_plane *plane)
  217. {
  218. struct decon_context *ctx = crtc->ctx;
  219. struct drm_plane_state *state = plane->base.state;
  220. unsigned int win = plane->zpos;
  221. unsigned int bpp = state->fb->bits_per_pixel >> 3;
  222. unsigned int pitch = state->fb->pitches[0];
  223. u32 val;
  224. if (test_bit(BIT_SUSPENDED, &ctx->flags))
  225. return;
  226. val = COORDINATE_X(plane->crtc_x) | COORDINATE_Y(plane->crtc_y);
  227. writel(val, ctx->addr + DECON_VIDOSDxA(win));
  228. val = COORDINATE_X(plane->crtc_x + plane->crtc_w - 1) |
  229. COORDINATE_Y(plane->crtc_y + plane->crtc_h - 1);
  230. writel(val, ctx->addr + DECON_VIDOSDxB(win));
  231. val = VIDOSD_Wx_ALPHA_R_F(0xff) | VIDOSD_Wx_ALPHA_G_F(0xff) |
  232. VIDOSD_Wx_ALPHA_B_F(0xff);
  233. writel(val, ctx->addr + DECON_VIDOSDxC(win));
  234. val = VIDOSD_Wx_ALPHA_R_F(0x0) | VIDOSD_Wx_ALPHA_G_F(0x0) |
  235. VIDOSD_Wx_ALPHA_B_F(0x0);
  236. writel(val, ctx->addr + DECON_VIDOSDxD(win));
  237. writel(plane->dma_addr[0], ctx->addr + DECON_VIDW0xADD0B0(win));
  238. val = plane->dma_addr[0] + pitch * plane->crtc_h;
  239. writel(val, ctx->addr + DECON_VIDW0xADD1B0(win));
  240. if (ctx->out_type != IFTYPE_HDMI)
  241. val = BIT_VAL(pitch - plane->crtc_w * bpp, 27, 14)
  242. | BIT_VAL(plane->crtc_w * bpp, 13, 0);
  243. else
  244. val = BIT_VAL(pitch - plane->crtc_w * bpp, 29, 15)
  245. | BIT_VAL(plane->crtc_w * bpp, 14, 0);
  246. writel(val, ctx->addr + DECON_VIDW0xADD2(win));
  247. decon_win_set_pixfmt(ctx, win, state->fb);
  248. /* window enable */
  249. decon_set_bits(ctx, DECON_WINCONx(win), WINCONx_ENWIN_F, ~0);
  250. /* standalone update */
  251. decon_set_bits(ctx, DECON_UPDATE, STANDALONE_UPDATE_F, ~0);
  252. }
  253. static void decon_disable_plane(struct exynos_drm_crtc *crtc,
  254. struct exynos_drm_plane *plane)
  255. {
  256. struct decon_context *ctx = crtc->ctx;
  257. unsigned int win = plane->zpos;
  258. if (test_bit(BIT_SUSPENDED, &ctx->flags))
  259. return;
  260. decon_shadow_protect_win(ctx, win, true);
  261. /* window disable */
  262. decon_set_bits(ctx, DECON_WINCONx(win), WINCONx_ENWIN_F, 0);
  263. decon_shadow_protect_win(ctx, win, false);
  264. /* standalone update */
  265. decon_set_bits(ctx, DECON_UPDATE, STANDALONE_UPDATE_F, ~0);
  266. }
  267. static void decon_atomic_flush(struct exynos_drm_crtc *crtc,
  268. struct exynos_drm_plane *plane)
  269. {
  270. struct decon_context *ctx = crtc->ctx;
  271. if (test_bit(BIT_SUSPENDED, &ctx->flags))
  272. return;
  273. decon_shadow_protect_win(ctx, plane->zpos, false);
  274. if (ctx->out_type == IFTYPE_I80)
  275. set_bit(BIT_WIN_UPDATED, &ctx->flags);
  276. }
  277. static void decon_swreset(struct decon_context *ctx)
  278. {
  279. unsigned int tries;
  280. writel(0, ctx->addr + DECON_VIDCON0);
  281. for (tries = 2000; tries; --tries) {
  282. if (~readl(ctx->addr + DECON_VIDCON0) & VIDCON0_STOP_STATUS)
  283. break;
  284. udelay(10);
  285. }
  286. WARN(tries == 0, "failed to disable DECON\n");
  287. writel(VIDCON0_SWRESET, ctx->addr + DECON_VIDCON0);
  288. for (tries = 2000; tries; --tries) {
  289. if (~readl(ctx->addr + DECON_VIDCON0) & VIDCON0_SWRESET)
  290. break;
  291. udelay(10);
  292. }
  293. WARN(tries == 0, "failed to software reset DECON\n");
  294. if (ctx->out_type != IFTYPE_HDMI)
  295. return;
  296. writel(VIDCON0_CLKVALUP | VIDCON0_VLCKFREE, ctx->addr + DECON_VIDCON0);
  297. decon_set_bits(ctx, DECON_CMU,
  298. CMU_CLKGAGE_MODE_SFR_F | CMU_CLKGAGE_MODE_MEM_F, ~0);
  299. writel(VIDCON1_VCLK_RUN_VDEN_DISABLE, ctx->addr + DECON_VIDCON1);
  300. writel(CRCCTRL_CRCEN | CRCCTRL_CRCSTART_F | CRCCTRL_CRCCLKEN,
  301. ctx->addr + DECON_CRCCTRL);
  302. decon_setup_trigger(ctx);
  303. }
  304. static void decon_enable(struct exynos_drm_crtc *crtc)
  305. {
  306. struct decon_context *ctx = crtc->ctx;
  307. int ret;
  308. int i;
  309. if (!test_and_clear_bit(BIT_SUSPENDED, &ctx->flags))
  310. return;
  311. pm_runtime_get_sync(ctx->dev);
  312. for (i = 0; i < ARRAY_SIZE(decon_clks_name); i++) {
  313. ret = clk_prepare_enable(ctx->clks[i]);
  314. if (ret < 0)
  315. goto err;
  316. }
  317. set_bit(BIT_CLKS_ENABLED, &ctx->flags);
  318. /* if vblank was enabled status, enable it again. */
  319. if (test_and_clear_bit(BIT_IRQS_ENABLED, &ctx->flags))
  320. decon_enable_vblank(ctx->crtc);
  321. decon_commit(ctx->crtc);
  322. return;
  323. err:
  324. while (--i >= 0)
  325. clk_disable_unprepare(ctx->clks[i]);
  326. set_bit(BIT_SUSPENDED, &ctx->flags);
  327. }
  328. static void decon_disable(struct exynos_drm_crtc *crtc)
  329. {
  330. struct decon_context *ctx = crtc->ctx;
  331. int i;
  332. if (test_bit(BIT_SUSPENDED, &ctx->flags))
  333. return;
  334. /*
  335. * We need to make sure that all windows are disabled before we
  336. * suspend that connector. Otherwise we might try to scan from
  337. * a destroyed buffer later.
  338. */
  339. for (i = ctx->first_win; i < WINDOWS_NR; i++)
  340. decon_disable_plane(crtc, &ctx->planes[i]);
  341. decon_swreset(ctx);
  342. for (i = 0; i < ARRAY_SIZE(decon_clks_name); i++)
  343. clk_disable_unprepare(ctx->clks[i]);
  344. clear_bit(BIT_CLKS_ENABLED, &ctx->flags);
  345. pm_runtime_put_sync(ctx->dev);
  346. set_bit(BIT_SUSPENDED, &ctx->flags);
  347. }
  348. void decon_te_irq_handler(struct exynos_drm_crtc *crtc)
  349. {
  350. struct decon_context *ctx = crtc->ctx;
  351. if (!test_bit(BIT_CLKS_ENABLED, &ctx->flags))
  352. return;
  353. if (test_and_clear_bit(BIT_WIN_UPDATED, &ctx->flags))
  354. decon_set_bits(ctx, DECON_TRIGCON, TRIGCON_SWTRIGCMD, ~0);
  355. drm_crtc_handle_vblank(&ctx->crtc->base);
  356. }
  357. static void decon_clear_channels(struct exynos_drm_crtc *crtc)
  358. {
  359. struct decon_context *ctx = crtc->ctx;
  360. int win, i, ret;
  361. DRM_DEBUG_KMS("%s\n", __FILE__);
  362. for (i = 0; i < ARRAY_SIZE(decon_clks_name); i++) {
  363. ret = clk_prepare_enable(ctx->clks[i]);
  364. if (ret < 0)
  365. goto err;
  366. }
  367. for (win = 0; win < WINDOWS_NR; win++) {
  368. decon_shadow_protect_win(ctx, win, true);
  369. decon_set_bits(ctx, DECON_WINCONx(win), WINCONx_ENWIN_F, 0);
  370. decon_shadow_protect_win(ctx, win, false);
  371. decon_set_bits(ctx, DECON_UPDATE, STANDALONE_UPDATE_F, ~0);
  372. }
  373. /* TODO: wait for possible vsync */
  374. msleep(50);
  375. err:
  376. while (--i >= 0)
  377. clk_disable_unprepare(ctx->clks[i]);
  378. }
  379. static struct exynos_drm_crtc_ops decon_crtc_ops = {
  380. .enable = decon_enable,
  381. .disable = decon_disable,
  382. .commit = decon_commit,
  383. .enable_vblank = decon_enable_vblank,
  384. .disable_vblank = decon_disable_vblank,
  385. .atomic_begin = decon_atomic_begin,
  386. .update_plane = decon_update_plane,
  387. .disable_plane = decon_disable_plane,
  388. .atomic_flush = decon_atomic_flush,
  389. .te_handler = decon_te_irq_handler,
  390. };
  391. static int decon_bind(struct device *dev, struct device *master, void *data)
  392. {
  393. struct decon_context *ctx = dev_get_drvdata(dev);
  394. struct drm_device *drm_dev = data;
  395. struct exynos_drm_private *priv = drm_dev->dev_private;
  396. struct exynos_drm_plane *exynos_plane;
  397. enum exynos_drm_output_type out_type;
  398. enum drm_plane_type type;
  399. unsigned int win;
  400. int ret;
  401. ctx->drm_dev = drm_dev;
  402. ctx->pipe = priv->pipe++;
  403. for (win = ctx->first_win; win < WINDOWS_NR; win++) {
  404. int tmp = (win == ctx->first_win) ? 0 : win;
  405. type = exynos_plane_get_type(tmp, CURSOR_WIN);
  406. ret = exynos_plane_init(drm_dev, &ctx->planes[win],
  407. 1 << ctx->pipe, type, decon_formats,
  408. ARRAY_SIZE(decon_formats), win);
  409. if (ret)
  410. return ret;
  411. }
  412. exynos_plane = &ctx->planes[ctx->first_win];
  413. out_type = (ctx->out_type == IFTYPE_HDMI) ? EXYNOS_DISPLAY_TYPE_HDMI
  414. : EXYNOS_DISPLAY_TYPE_LCD;
  415. ctx->crtc = exynos_drm_crtc_create(drm_dev, &exynos_plane->base,
  416. ctx->pipe, out_type,
  417. &decon_crtc_ops, ctx);
  418. if (IS_ERR(ctx->crtc)) {
  419. ret = PTR_ERR(ctx->crtc);
  420. goto err;
  421. }
  422. decon_clear_channels(ctx->crtc);
  423. ret = drm_iommu_attach_device(drm_dev, dev);
  424. if (ret)
  425. goto err;
  426. return ret;
  427. err:
  428. priv->pipe--;
  429. return ret;
  430. }
  431. static void decon_unbind(struct device *dev, struct device *master, void *data)
  432. {
  433. struct decon_context *ctx = dev_get_drvdata(dev);
  434. decon_disable(ctx->crtc);
  435. /* detach this sub driver from iommu mapping if supported. */
  436. drm_iommu_detach_device(ctx->drm_dev, ctx->dev);
  437. }
  438. static const struct component_ops decon_component_ops = {
  439. .bind = decon_bind,
  440. .unbind = decon_unbind,
  441. };
  442. static irqreturn_t decon_irq_handler(int irq, void *dev_id)
  443. {
  444. struct decon_context *ctx = dev_id;
  445. u32 val;
  446. int win;
  447. if (!test_bit(BIT_CLKS_ENABLED, &ctx->flags))
  448. goto out;
  449. val = readl(ctx->addr + DECON_VIDINTCON1);
  450. val &= VIDINTCON1_INTFRMDONEPEND | VIDINTCON1_INTFRMPEND;
  451. if (val) {
  452. for (win = ctx->first_win; win < WINDOWS_NR ; win++) {
  453. struct exynos_drm_plane *plane = &ctx->planes[win];
  454. if (!plane->pending_fb)
  455. continue;
  456. exynos_drm_crtc_finish_update(ctx->crtc, plane);
  457. }
  458. /* clear */
  459. writel(val, ctx->addr + DECON_VIDINTCON1);
  460. }
  461. out:
  462. return IRQ_HANDLED;
  463. }
  464. static const struct of_device_id exynos5433_decon_driver_dt_match[] = {
  465. {
  466. .compatible = "samsung,exynos5433-decon",
  467. .data = (void *)IFTYPE_RGB
  468. },
  469. {
  470. .compatible = "samsung,exynos5433-decon-tv",
  471. .data = (void *)IFTYPE_HDMI
  472. },
  473. {},
  474. };
  475. MODULE_DEVICE_TABLE(of, exynos5433_decon_driver_dt_match);
  476. static int exynos5433_decon_probe(struct platform_device *pdev)
  477. {
  478. const struct of_device_id *of_id;
  479. struct device *dev = &pdev->dev;
  480. struct decon_context *ctx;
  481. struct resource *res;
  482. int ret;
  483. int i;
  484. ctx = devm_kzalloc(dev, sizeof(*ctx), GFP_KERNEL);
  485. if (!ctx)
  486. return -ENOMEM;
  487. __set_bit(BIT_SUSPENDED, &ctx->flags);
  488. ctx->dev = dev;
  489. of_id = of_match_device(exynos5433_decon_driver_dt_match, &pdev->dev);
  490. ctx->out_type = (enum decon_iftype)of_id->data;
  491. if (ctx->out_type == IFTYPE_HDMI)
  492. ctx->first_win = 1;
  493. else if (of_get_child_by_name(dev->of_node, "i80-if-timings"))
  494. ctx->out_type = IFTYPE_I80;
  495. for (i = 0; i < ARRAY_SIZE(decon_clks_name); i++) {
  496. struct clk *clk;
  497. clk = devm_clk_get(ctx->dev, decon_clks_name[i]);
  498. if (IS_ERR(clk))
  499. return PTR_ERR(clk);
  500. ctx->clks[i] = clk;
  501. }
  502. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  503. if (!res) {
  504. dev_err(dev, "cannot find IO resource\n");
  505. return -ENXIO;
  506. }
  507. ctx->addr = devm_ioremap_resource(dev, res);
  508. if (IS_ERR(ctx->addr)) {
  509. dev_err(dev, "ioremap failed\n");
  510. return PTR_ERR(ctx->addr);
  511. }
  512. res = platform_get_resource_byname(pdev, IORESOURCE_IRQ,
  513. (ctx->out_type == IFTYPE_I80) ? "lcd_sys" : "vsync");
  514. if (!res) {
  515. dev_err(dev, "cannot find IRQ resource\n");
  516. return -ENXIO;
  517. }
  518. ret = devm_request_irq(dev, res->start, decon_irq_handler, 0,
  519. "drm_decon", ctx);
  520. if (ret < 0) {
  521. dev_err(dev, "lcd_sys irq request failed\n");
  522. return ret;
  523. }
  524. platform_set_drvdata(pdev, ctx);
  525. pm_runtime_enable(dev);
  526. ret = component_add(dev, &decon_component_ops);
  527. if (ret)
  528. goto err_disable_pm_runtime;
  529. return 0;
  530. err_disable_pm_runtime:
  531. pm_runtime_disable(dev);
  532. return ret;
  533. }
  534. static int exynos5433_decon_remove(struct platform_device *pdev)
  535. {
  536. pm_runtime_disable(&pdev->dev);
  537. component_del(&pdev->dev, &decon_component_ops);
  538. return 0;
  539. }
  540. struct platform_driver exynos5433_decon_driver = {
  541. .probe = exynos5433_decon_probe,
  542. .remove = exynos5433_decon_remove,
  543. .driver = {
  544. .name = "exynos5433-decon",
  545. .of_match_table = exynos5433_decon_driver_dt_match,
  546. },
  547. };