adv7511.h 10 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289
  1. /*
  2. * Analog Devices ADV7511 HDMI transmitter driver
  3. *
  4. * Copyright 2012 Analog Devices Inc.
  5. *
  6. * Licensed under the GPL-2.
  7. */
  8. #ifndef __DRM_I2C_ADV7511_H__
  9. #define __DRM_I2C_ADV7511_H__
  10. #include <linux/hdmi.h>
  11. #define ADV7511_REG_CHIP_REVISION 0x00
  12. #define ADV7511_REG_N0 0x01
  13. #define ADV7511_REG_N1 0x02
  14. #define ADV7511_REG_N2 0x03
  15. #define ADV7511_REG_SPDIF_FREQ 0x04
  16. #define ADV7511_REG_CTS_AUTOMATIC1 0x05
  17. #define ADV7511_REG_CTS_AUTOMATIC2 0x06
  18. #define ADV7511_REG_CTS_MANUAL0 0x07
  19. #define ADV7511_REG_CTS_MANUAL1 0x08
  20. #define ADV7511_REG_CTS_MANUAL2 0x09
  21. #define ADV7511_REG_AUDIO_SOURCE 0x0a
  22. #define ADV7511_REG_AUDIO_CONFIG 0x0b
  23. #define ADV7511_REG_I2S_CONFIG 0x0c
  24. #define ADV7511_REG_I2S_WIDTH 0x0d
  25. #define ADV7511_REG_AUDIO_SUB_SRC0 0x0e
  26. #define ADV7511_REG_AUDIO_SUB_SRC1 0x0f
  27. #define ADV7511_REG_AUDIO_SUB_SRC2 0x10
  28. #define ADV7511_REG_AUDIO_SUB_SRC3 0x11
  29. #define ADV7511_REG_AUDIO_CFG1 0x12
  30. #define ADV7511_REG_AUDIO_CFG2 0x13
  31. #define ADV7511_REG_AUDIO_CFG3 0x14
  32. #define ADV7511_REG_I2C_FREQ_ID_CFG 0x15
  33. #define ADV7511_REG_VIDEO_INPUT_CFG1 0x16
  34. #define ADV7511_REG_CSC_UPPER(x) (0x18 + (x) * 2)
  35. #define ADV7511_REG_CSC_LOWER(x) (0x19 + (x) * 2)
  36. #define ADV7511_REG_SYNC_DECODER(x) (0x30 + (x))
  37. #define ADV7511_REG_DE_GENERATOR (0x35 + (x))
  38. #define ADV7511_REG_PIXEL_REPETITION 0x3b
  39. #define ADV7511_REG_VIC_MANUAL 0x3c
  40. #define ADV7511_REG_VIC_SEND 0x3d
  41. #define ADV7511_REG_VIC_DETECTED 0x3e
  42. #define ADV7511_REG_AUX_VIC_DETECTED 0x3f
  43. #define ADV7511_REG_PACKET_ENABLE0 0x40
  44. #define ADV7511_REG_POWER 0x41
  45. #define ADV7511_REG_STATUS 0x42
  46. #define ADV7511_REG_EDID_I2C_ADDR 0x43
  47. #define ADV7511_REG_PACKET_ENABLE1 0x44
  48. #define ADV7511_REG_PACKET_I2C_ADDR 0x45
  49. #define ADV7511_REG_DSD_ENABLE 0x46
  50. #define ADV7511_REG_VIDEO_INPUT_CFG2 0x48
  51. #define ADV7511_REG_INFOFRAME_UPDATE 0x4a
  52. #define ADV7511_REG_GC(x) (0x4b + (x)) /* 0x4b - 0x51 */
  53. #define ADV7511_REG_AVI_INFOFRAME_VERSION 0x52
  54. #define ADV7511_REG_AVI_INFOFRAME_LENGTH 0x53
  55. #define ADV7511_REG_AVI_INFOFRAME_CHECKSUM 0x54
  56. #define ADV7511_REG_AVI_INFOFRAME(x) (0x55 + (x)) /* 0x55 - 0x6f */
  57. #define ADV7511_REG_AUDIO_INFOFRAME_VERSION 0x70
  58. #define ADV7511_REG_AUDIO_INFOFRAME_LENGTH 0x71
  59. #define ADV7511_REG_AUDIO_INFOFRAME_CHECKSUM 0x72
  60. #define ADV7511_REG_AUDIO_INFOFRAME(x) (0x73 + (x)) /* 0x73 - 0x7c */
  61. #define ADV7511_REG_INT_ENABLE(x) (0x94 + (x))
  62. #define ADV7511_REG_INT(x) (0x96 + (x))
  63. #define ADV7511_REG_INPUT_CLK_DIV 0x9d
  64. #define ADV7511_REG_PLL_STATUS 0x9e
  65. #define ADV7511_REG_HDMI_POWER 0xa1
  66. #define ADV7511_REG_HDCP_HDMI_CFG 0xaf
  67. #define ADV7511_REG_AN(x) (0xb0 + (x)) /* 0xb0 - 0xb7 */
  68. #define ADV7511_REG_HDCP_STATUS 0xb8
  69. #define ADV7511_REG_BCAPS 0xbe
  70. #define ADV7511_REG_BKSV(x) (0xc0 + (x)) /* 0xc0 - 0xc3 */
  71. #define ADV7511_REG_EDID_SEGMENT 0xc4
  72. #define ADV7511_REG_DDC_STATUS 0xc8
  73. #define ADV7511_REG_EDID_READ_CTRL 0xc9
  74. #define ADV7511_REG_BSTATUS(x) (0xca + (x)) /* 0xca - 0xcb */
  75. #define ADV7511_REG_TIMING_GEN_SEQ 0xd0
  76. #define ADV7511_REG_POWER2 0xd6
  77. #define ADV7511_REG_HSYNC_PLACEMENT_MSB 0xfa
  78. #define ADV7511_REG_SYNC_ADJUSTMENT(x) (0xd7 + (x)) /* 0xd7 - 0xdc */
  79. #define ADV7511_REG_TMDS_CLOCK_INV 0xde
  80. #define ADV7511_REG_ARC_CTRL 0xdf
  81. #define ADV7511_REG_CEC_I2C_ADDR 0xe1
  82. #define ADV7511_REG_CEC_CTRL 0xe2
  83. #define ADV7511_REG_CHIP_ID_HIGH 0xf5
  84. #define ADV7511_REG_CHIP_ID_LOW 0xf6
  85. #define ADV7511_CSC_ENABLE BIT(7)
  86. #define ADV7511_CSC_UPDATE_MODE BIT(5)
  87. #define ADV7511_INT0_HDP BIT(7)
  88. #define ADV7511_INT0_VSYNC BIT(5)
  89. #define ADV7511_INT0_AUDIO_FIFO_FULL BIT(4)
  90. #define ADV7511_INT0_EDID_READY BIT(2)
  91. #define ADV7511_INT0_HDCP_AUTHENTICATED BIT(1)
  92. #define ADV7511_INT1_DDC_ERROR BIT(7)
  93. #define ADV7511_INT1_BKSV BIT(6)
  94. #define ADV7511_INT1_CEC_TX_READY BIT(5)
  95. #define ADV7511_INT1_CEC_TX_ARBIT_LOST BIT(4)
  96. #define ADV7511_INT1_CEC_TX_RETRY_TIMEOUT BIT(3)
  97. #define ADV7511_INT1_CEC_RX_READY3 BIT(2)
  98. #define ADV7511_INT1_CEC_RX_READY2 BIT(1)
  99. #define ADV7511_INT1_CEC_RX_READY1 BIT(0)
  100. #define ADV7511_ARC_CTRL_POWER_DOWN BIT(0)
  101. #define ADV7511_CEC_CTRL_POWER_DOWN BIT(0)
  102. #define ADV7511_POWER_POWER_DOWN BIT(6)
  103. #define ADV7511_HDMI_CFG_MODE_MASK 0x2
  104. #define ADV7511_HDMI_CFG_MODE_DVI 0x0
  105. #define ADV7511_HDMI_CFG_MODE_HDMI 0x2
  106. #define ADV7511_AUDIO_SELECT_I2C 0x0
  107. #define ADV7511_AUDIO_SELECT_SPDIF 0x1
  108. #define ADV7511_AUDIO_SELECT_DSD 0x2
  109. #define ADV7511_AUDIO_SELECT_HBR 0x3
  110. #define ADV7511_AUDIO_SELECT_DST 0x4
  111. #define ADV7511_I2S_SAMPLE_LEN_16 0x2
  112. #define ADV7511_I2S_SAMPLE_LEN_20 0x3
  113. #define ADV7511_I2S_SAMPLE_LEN_18 0x4
  114. #define ADV7511_I2S_SAMPLE_LEN_22 0x5
  115. #define ADV7511_I2S_SAMPLE_LEN_19 0x8
  116. #define ADV7511_I2S_SAMPLE_LEN_23 0x9
  117. #define ADV7511_I2S_SAMPLE_LEN_24 0xb
  118. #define ADV7511_I2S_SAMPLE_LEN_17 0xc
  119. #define ADV7511_I2S_SAMPLE_LEN_21 0xd
  120. #define ADV7511_SAMPLE_FREQ_44100 0x0
  121. #define ADV7511_SAMPLE_FREQ_48000 0x2
  122. #define ADV7511_SAMPLE_FREQ_32000 0x3
  123. #define ADV7511_SAMPLE_FREQ_88200 0x8
  124. #define ADV7511_SAMPLE_FREQ_96000 0xa
  125. #define ADV7511_SAMPLE_FREQ_176400 0xc
  126. #define ADV7511_SAMPLE_FREQ_192000 0xe
  127. #define ADV7511_STATUS_POWER_DOWN_POLARITY BIT(7)
  128. #define ADV7511_STATUS_HPD BIT(6)
  129. #define ADV7511_STATUS_MONITOR_SENSE BIT(5)
  130. #define ADV7511_STATUS_I2S_32BIT_MODE BIT(3)
  131. #define ADV7511_PACKET_ENABLE_N_CTS BIT(8+6)
  132. #define ADV7511_PACKET_ENABLE_AUDIO_SAMPLE BIT(8+5)
  133. #define ADV7511_PACKET_ENABLE_AVI_INFOFRAME BIT(8+4)
  134. #define ADV7511_PACKET_ENABLE_AUDIO_INFOFRAME BIT(8+3)
  135. #define ADV7511_PACKET_ENABLE_GC BIT(7)
  136. #define ADV7511_PACKET_ENABLE_SPD BIT(6)
  137. #define ADV7511_PACKET_ENABLE_MPEG BIT(5)
  138. #define ADV7511_PACKET_ENABLE_ACP BIT(4)
  139. #define ADV7511_PACKET_ENABLE_ISRC BIT(3)
  140. #define ADV7511_PACKET_ENABLE_GM BIT(2)
  141. #define ADV7511_PACKET_ENABLE_SPARE2 BIT(1)
  142. #define ADV7511_PACKET_ENABLE_SPARE1 BIT(0)
  143. #define ADV7511_REG_POWER2_HDP_SRC_MASK 0xc0
  144. #define ADV7511_REG_POWER2_HDP_SRC_BOTH 0x00
  145. #define ADV7511_REG_POWER2_HDP_SRC_HDP 0x40
  146. #define ADV7511_REG_POWER2_HDP_SRC_CEC 0x80
  147. #define ADV7511_REG_POWER2_HDP_SRC_NONE 0xc0
  148. #define ADV7511_REG_POWER2_TDMS_ENABLE BIT(4)
  149. #define ADV7511_REG_POWER2_GATE_INPUT_CLK BIT(0)
  150. #define ADV7511_LOW_REFRESH_RATE_NONE 0x0
  151. #define ADV7511_LOW_REFRESH_RATE_24HZ 0x1
  152. #define ADV7511_LOW_REFRESH_RATE_25HZ 0x2
  153. #define ADV7511_LOW_REFRESH_RATE_30HZ 0x3
  154. #define ADV7511_AUDIO_CFG3_LEN_MASK 0x0f
  155. #define ADV7511_I2C_FREQ_ID_CFG_RATE_MASK 0xf0
  156. #define ADV7511_AUDIO_SOURCE_I2S 0
  157. #define ADV7511_AUDIO_SOURCE_SPDIF 1
  158. #define ADV7511_I2S_FORMAT_I2S 0
  159. #define ADV7511_I2S_FORMAT_RIGHT_J 1
  160. #define ADV7511_I2S_FORMAT_LEFT_J 2
  161. #define ADV7511_PACKET(p, x) ((p) * 0x20 + (x))
  162. #define ADV7511_PACKET_SDP(x) ADV7511_PACKET(0, x)
  163. #define ADV7511_PACKET_MPEG(x) ADV7511_PACKET(1, x)
  164. #define ADV7511_PACKET_ACP(x) ADV7511_PACKET(2, x)
  165. #define ADV7511_PACKET_ISRC1(x) ADV7511_PACKET(3, x)
  166. #define ADV7511_PACKET_ISRC2(x) ADV7511_PACKET(4, x)
  167. #define ADV7511_PACKET_GM(x) ADV7511_PACKET(5, x)
  168. #define ADV7511_PACKET_SPARE(x) ADV7511_PACKET(6, x)
  169. enum adv7511_input_clock {
  170. ADV7511_INPUT_CLOCK_1X,
  171. ADV7511_INPUT_CLOCK_2X,
  172. ADV7511_INPUT_CLOCK_DDR,
  173. };
  174. enum adv7511_input_justification {
  175. ADV7511_INPUT_JUSTIFICATION_EVENLY = 0,
  176. ADV7511_INPUT_JUSTIFICATION_RIGHT = 1,
  177. ADV7511_INPUT_JUSTIFICATION_LEFT = 2,
  178. };
  179. enum adv7511_input_sync_pulse {
  180. ADV7511_INPUT_SYNC_PULSE_DE = 0,
  181. ADV7511_INPUT_SYNC_PULSE_HSYNC = 1,
  182. ADV7511_INPUT_SYNC_PULSE_VSYNC = 2,
  183. ADV7511_INPUT_SYNC_PULSE_NONE = 3,
  184. };
  185. /**
  186. * enum adv7511_sync_polarity - Polarity for the input sync signals
  187. * @ADV7511_SYNC_POLARITY_PASSTHROUGH: Sync polarity matches that of
  188. * the currently configured mode.
  189. * @ADV7511_SYNC_POLARITY_LOW: Sync polarity is low
  190. * @ADV7511_SYNC_POLARITY_HIGH: Sync polarity is high
  191. *
  192. * If the polarity is set to either LOW or HIGH the driver will configure the
  193. * ADV7511 to internally invert the sync signal if required to match the sync
  194. * polarity setting for the currently selected output mode.
  195. *
  196. * If the polarity is set to PASSTHROUGH, the ADV7511 will route the signal
  197. * unchanged. This is used when the upstream graphics core already generates
  198. * the sync signals with the correct polarity.
  199. */
  200. enum adv7511_sync_polarity {
  201. ADV7511_SYNC_POLARITY_PASSTHROUGH,
  202. ADV7511_SYNC_POLARITY_LOW,
  203. ADV7511_SYNC_POLARITY_HIGH,
  204. };
  205. /**
  206. * struct adv7511_link_config - Describes adv7511 hardware configuration
  207. * @input_color_depth: Number of bits per color component (8, 10 or 12)
  208. * @input_colorspace: The input colorspace (RGB, YUV444, YUV422)
  209. * @input_clock: The input video clock style (1x, 2x, DDR)
  210. * @input_style: The input component arrangement variant
  211. * @input_justification: Video input format bit justification
  212. * @clock_delay: Clock delay for the input clock (in ps)
  213. * @embedded_sync: Video input uses BT.656-style embedded sync
  214. * @sync_pulse: Select the sync pulse
  215. * @vsync_polarity: vsync input signal configuration
  216. * @hsync_polarity: hsync input signal configuration
  217. */
  218. struct adv7511_link_config {
  219. unsigned int input_color_depth;
  220. enum hdmi_colorspace input_colorspace;
  221. enum adv7511_input_clock input_clock;
  222. unsigned int input_style;
  223. enum adv7511_input_justification input_justification;
  224. int clock_delay;
  225. bool embedded_sync;
  226. enum adv7511_input_sync_pulse sync_pulse;
  227. enum adv7511_sync_polarity vsync_polarity;
  228. enum adv7511_sync_polarity hsync_polarity;
  229. };
  230. /**
  231. * enum adv7511_csc_scaling - Scaling factor for the ADV7511 CSC
  232. * @ADV7511_CSC_SCALING_1: CSC results are not scaled
  233. * @ADV7511_CSC_SCALING_2: CSC results are scaled by a factor of two
  234. * @ADV7511_CSC_SCALING_4: CSC results are scalled by a factor of four
  235. */
  236. enum adv7511_csc_scaling {
  237. ADV7511_CSC_SCALING_1 = 0,
  238. ADV7511_CSC_SCALING_2 = 1,
  239. ADV7511_CSC_SCALING_4 = 2,
  240. };
  241. /**
  242. * struct adv7511_video_config - Describes adv7511 hardware configuration
  243. * @csc_enable: Whether to enable color space conversion
  244. * @csc_scaling_factor: Color space conversion scaling factor
  245. * @csc_coefficents: Color space conversion coefficents
  246. * @hdmi_mode: Whether to use HDMI or DVI output mode
  247. * @avi_infoframe: HDMI infoframe
  248. */
  249. struct adv7511_video_config {
  250. bool csc_enable;
  251. enum adv7511_csc_scaling csc_scaling_factor;
  252. const uint16_t *csc_coefficents;
  253. bool hdmi_mode;
  254. struct hdmi_avi_infoframe avi_infoframe;
  255. };
  256. #endif /* __DRM_I2C_ADV7511_H__ */