i915_gem_gtt.h 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568
  1. /*
  2. * Copyright © 2014 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
  21. * IN THE SOFTWARE.
  22. *
  23. * Please try to maintain the following order within this file unless it makes
  24. * sense to do otherwise. From top to bottom:
  25. * 1. typedefs
  26. * 2. #defines, and macros
  27. * 3. structure definitions
  28. * 4. function prototypes
  29. *
  30. * Within each section, please try to order by generation in ascending order,
  31. * from top to bottom (ie. gen6 on the top, gen8 on the bottom).
  32. */
  33. #ifndef __I915_GEM_GTT_H__
  34. #define __I915_GEM_GTT_H__
  35. struct drm_i915_file_private;
  36. typedef uint32_t gen6_pte_t;
  37. typedef uint64_t gen8_pte_t;
  38. typedef uint64_t gen8_pde_t;
  39. typedef uint64_t gen8_ppgtt_pdpe_t;
  40. typedef uint64_t gen8_ppgtt_pml4e_t;
  41. #define gtt_total_entries(gtt) ((gtt).base.total >> PAGE_SHIFT)
  42. /* gen6-hsw has bit 11-4 for physical addr bit 39-32 */
  43. #define GEN6_GTT_ADDR_ENCODE(addr) ((addr) | (((addr) >> 28) & 0xff0))
  44. #define GEN6_PTE_ADDR_ENCODE(addr) GEN6_GTT_ADDR_ENCODE(addr)
  45. #define GEN6_PDE_ADDR_ENCODE(addr) GEN6_GTT_ADDR_ENCODE(addr)
  46. #define GEN6_PTE_CACHE_LLC (2 << 1)
  47. #define GEN6_PTE_UNCACHED (1 << 1)
  48. #define GEN6_PTE_VALID (1 << 0)
  49. #define I915_PTES(pte_len) (PAGE_SIZE / (pte_len))
  50. #define I915_PTE_MASK(pte_len) (I915_PTES(pte_len) - 1)
  51. #define I915_PDES 512
  52. #define I915_PDE_MASK (I915_PDES - 1)
  53. #define NUM_PTE(pde_shift) (1 << (pde_shift - PAGE_SHIFT))
  54. #define GEN6_PTES I915_PTES(sizeof(gen6_pte_t))
  55. #define GEN6_PD_SIZE (I915_PDES * PAGE_SIZE)
  56. #define GEN6_PD_ALIGN (PAGE_SIZE * 16)
  57. #define GEN6_PDE_SHIFT 22
  58. #define GEN6_PDE_VALID (1 << 0)
  59. #define GEN7_PTE_CACHE_L3_LLC (3 << 1)
  60. #define BYT_PTE_SNOOPED_BY_CPU_CACHES (1 << 2)
  61. #define BYT_PTE_WRITEABLE (1 << 1)
  62. /* Cacheability Control is a 4-bit value. The low three bits are stored in bits
  63. * 3:1 of the PTE, while the fourth bit is stored in bit 11 of the PTE.
  64. */
  65. #define HSW_CACHEABILITY_CONTROL(bits) ((((bits) & 0x7) << 1) | \
  66. (((bits) & 0x8) << (11 - 3)))
  67. #define HSW_WB_LLC_AGE3 HSW_CACHEABILITY_CONTROL(0x2)
  68. #define HSW_WB_LLC_AGE0 HSW_CACHEABILITY_CONTROL(0x3)
  69. #define HSW_WB_ELLC_LLC_AGE3 HSW_CACHEABILITY_CONTROL(0x8)
  70. #define HSW_WB_ELLC_LLC_AGE0 HSW_CACHEABILITY_CONTROL(0xb)
  71. #define HSW_WT_ELLC_LLC_AGE3 HSW_CACHEABILITY_CONTROL(0x7)
  72. #define HSW_WT_ELLC_LLC_AGE0 HSW_CACHEABILITY_CONTROL(0x6)
  73. #define HSW_PTE_UNCACHED (0)
  74. #define HSW_GTT_ADDR_ENCODE(addr) ((addr) | (((addr) >> 28) & 0x7f0))
  75. #define HSW_PTE_ADDR_ENCODE(addr) HSW_GTT_ADDR_ENCODE(addr)
  76. /* GEN8 legacy style address is defined as a 3 level page table:
  77. * 31:30 | 29:21 | 20:12 | 11:0
  78. * PDPE | PDE | PTE | offset
  79. * The difference as compared to normal x86 3 level page table is the PDPEs are
  80. * programmed via register.
  81. *
  82. * GEN8 48b legacy style address is defined as a 4 level page table:
  83. * 47:39 | 38:30 | 29:21 | 20:12 | 11:0
  84. * PML4E | PDPE | PDE | PTE | offset
  85. */
  86. #define GEN8_PML4ES_PER_PML4 512
  87. #define GEN8_PML4E_SHIFT 39
  88. #define GEN8_PML4E_MASK (GEN8_PML4ES_PER_PML4 - 1)
  89. #define GEN8_PDPE_SHIFT 30
  90. /* NB: GEN8_PDPE_MASK is untrue for 32b platforms, but it has no impact on 32b page
  91. * tables */
  92. #define GEN8_PDPE_MASK 0x1ff
  93. #define GEN8_PDE_SHIFT 21
  94. #define GEN8_PDE_MASK 0x1ff
  95. #define GEN8_PTE_SHIFT 12
  96. #define GEN8_PTE_MASK 0x1ff
  97. #define GEN8_LEGACY_PDPES 4
  98. #define GEN8_PTES I915_PTES(sizeof(gen8_pte_t))
  99. #define I915_PDPES_PER_PDP(dev) (USES_FULL_48BIT_PPGTT(dev) ?\
  100. GEN8_PML4ES_PER_PML4 : GEN8_LEGACY_PDPES)
  101. #define PPAT_UNCACHED_INDEX (_PAGE_PWT | _PAGE_PCD)
  102. #define PPAT_CACHED_PDE_INDEX 0 /* WB LLC */
  103. #define PPAT_CACHED_INDEX _PAGE_PAT /* WB LLCeLLC */
  104. #define PPAT_DISPLAY_ELLC_INDEX _PAGE_PCD /* WT eLLC */
  105. #define CHV_PPAT_SNOOP (1<<6)
  106. #define GEN8_PPAT_AGE(x) (x<<4)
  107. #define GEN8_PPAT_LLCeLLC (3<<2)
  108. #define GEN8_PPAT_LLCELLC (2<<2)
  109. #define GEN8_PPAT_LLC (1<<2)
  110. #define GEN8_PPAT_WB (3<<0)
  111. #define GEN8_PPAT_WT (2<<0)
  112. #define GEN8_PPAT_WC (1<<0)
  113. #define GEN8_PPAT_UC (0<<0)
  114. #define GEN8_PPAT_ELLC_OVERRIDE (0<<2)
  115. #define GEN8_PPAT(i, x) ((uint64_t) (x) << ((i) * 8))
  116. enum i915_ggtt_view_type {
  117. I915_GGTT_VIEW_NORMAL = 0,
  118. I915_GGTT_VIEW_ROTATED,
  119. I915_GGTT_VIEW_PARTIAL,
  120. };
  121. struct intel_rotation_info {
  122. unsigned int height;
  123. unsigned int pitch;
  124. unsigned int uv_offset;
  125. uint32_t pixel_format;
  126. uint64_t fb_modifier;
  127. unsigned int width_pages, height_pages;
  128. uint64_t size;
  129. unsigned int width_pages_uv, height_pages_uv;
  130. uint64_t size_uv;
  131. unsigned int uv_start_page;
  132. };
  133. struct i915_ggtt_view {
  134. enum i915_ggtt_view_type type;
  135. union {
  136. struct {
  137. u64 offset;
  138. unsigned int size;
  139. } partial;
  140. } params;
  141. struct sg_table *pages;
  142. union {
  143. struct intel_rotation_info rotation_info;
  144. };
  145. };
  146. extern const struct i915_ggtt_view i915_ggtt_view_normal;
  147. extern const struct i915_ggtt_view i915_ggtt_view_rotated;
  148. enum i915_cache_level;
  149. /**
  150. * A VMA represents a GEM BO that is bound into an address space. Therefore, a
  151. * VMA's presence cannot be guaranteed before binding, or after unbinding the
  152. * object into/from the address space.
  153. *
  154. * To make things as simple as possible (ie. no refcounting), a VMA's lifetime
  155. * will always be <= an objects lifetime. So object refcounting should cover us.
  156. */
  157. struct i915_vma {
  158. struct drm_mm_node node;
  159. struct drm_i915_gem_object *obj;
  160. struct i915_address_space *vm;
  161. /** Flags and address space this VMA is bound to */
  162. #define GLOBAL_BIND (1<<0)
  163. #define LOCAL_BIND (1<<1)
  164. unsigned int bound : 4;
  165. /**
  166. * Support different GGTT views into the same object.
  167. * This means there can be multiple VMA mappings per object and per VM.
  168. * i915_ggtt_view_type is used to distinguish between those entries.
  169. * The default one of zero (I915_GGTT_VIEW_NORMAL) is default and also
  170. * assumed in GEM functions which take no ggtt view parameter.
  171. */
  172. struct i915_ggtt_view ggtt_view;
  173. /** This object's place on the active/inactive lists */
  174. struct list_head mm_list;
  175. struct list_head vma_link; /* Link in the object's VMA list */
  176. /** This vma's place in the batchbuffer or on the eviction list */
  177. struct list_head exec_list;
  178. /**
  179. * Used for performing relocations during execbuffer insertion.
  180. */
  181. struct hlist_node exec_node;
  182. unsigned long exec_handle;
  183. struct drm_i915_gem_exec_object2 *exec_entry;
  184. /**
  185. * How many users have pinned this object in GTT space. The following
  186. * users can each hold at most one reference: pwrite/pread, execbuffer
  187. * (objects are not allowed multiple times for the same batchbuffer),
  188. * and the framebuffer code. When switching/pageflipping, the
  189. * framebuffer code has at most two buffers pinned per crtc.
  190. *
  191. * In the worst case this is 1 + 1 + 1 + 2*2 = 7. That would fit into 3
  192. * bits with absolutely no headroom. So use 4 bits. */
  193. unsigned int pin_count:4;
  194. #define DRM_I915_GEM_OBJECT_MAX_PIN_COUNT 0xf
  195. };
  196. struct i915_page_dma {
  197. struct page *page;
  198. union {
  199. dma_addr_t daddr;
  200. /* For gen6/gen7 only. This is the offset in the GGTT
  201. * where the page directory entries for PPGTT begin
  202. */
  203. uint32_t ggtt_offset;
  204. };
  205. };
  206. #define px_base(px) (&(px)->base)
  207. #define px_page(px) (px_base(px)->page)
  208. #define px_dma(px) (px_base(px)->daddr)
  209. struct i915_page_scratch {
  210. struct i915_page_dma base;
  211. };
  212. struct i915_page_table {
  213. struct i915_page_dma base;
  214. unsigned long *used_ptes;
  215. };
  216. struct i915_page_directory {
  217. struct i915_page_dma base;
  218. unsigned long *used_pdes;
  219. struct i915_page_table *page_table[I915_PDES]; /* PDEs */
  220. };
  221. struct i915_page_directory_pointer {
  222. struct i915_page_dma base;
  223. unsigned long *used_pdpes;
  224. struct i915_page_directory **page_directory;
  225. };
  226. struct i915_pml4 {
  227. struct i915_page_dma base;
  228. DECLARE_BITMAP(used_pml4es, GEN8_PML4ES_PER_PML4);
  229. struct i915_page_directory_pointer *pdps[GEN8_PML4ES_PER_PML4];
  230. };
  231. struct i915_address_space {
  232. struct drm_mm mm;
  233. struct drm_device *dev;
  234. struct list_head global_link;
  235. u64 start; /* Start offset always 0 for dri2 */
  236. u64 total; /* size addr space maps (ex. 2GB for ggtt) */
  237. struct i915_page_scratch *scratch_page;
  238. struct i915_page_table *scratch_pt;
  239. struct i915_page_directory *scratch_pd;
  240. struct i915_page_directory_pointer *scratch_pdp; /* GEN8+ & 48b PPGTT */
  241. /**
  242. * List of objects currently involved in rendering.
  243. *
  244. * Includes buffers having the contents of their GPU caches
  245. * flushed, not necessarily primitives. last_read_req
  246. * represents when the rendering involved will be completed.
  247. *
  248. * A reference is held on the buffer while on this list.
  249. */
  250. struct list_head active_list;
  251. /**
  252. * LRU list of objects which are not in the ringbuffer and
  253. * are ready to unbind, but are still in the GTT.
  254. *
  255. * last_read_req is NULL while an object is in this list.
  256. *
  257. * A reference is not held on the buffer while on this list,
  258. * as merely being GTT-bound shouldn't prevent its being
  259. * freed, and we'll pull it off the list in the free path.
  260. */
  261. struct list_head inactive_list;
  262. /* FIXME: Need a more generic return type */
  263. gen6_pte_t (*pte_encode)(dma_addr_t addr,
  264. enum i915_cache_level level,
  265. bool valid, u32 flags); /* Create a valid PTE */
  266. /* flags for pte_encode */
  267. #define PTE_READ_ONLY (1<<0)
  268. int (*allocate_va_range)(struct i915_address_space *vm,
  269. uint64_t start,
  270. uint64_t length);
  271. void (*clear_range)(struct i915_address_space *vm,
  272. uint64_t start,
  273. uint64_t length,
  274. bool use_scratch);
  275. void (*insert_entries)(struct i915_address_space *vm,
  276. struct sg_table *st,
  277. uint64_t start,
  278. enum i915_cache_level cache_level, u32 flags);
  279. void (*cleanup)(struct i915_address_space *vm);
  280. /** Unmap an object from an address space. This usually consists of
  281. * setting the valid PTE entries to a reserved scratch page. */
  282. void (*unbind_vma)(struct i915_vma *vma);
  283. /* Map an object into an address space with the given cache flags. */
  284. int (*bind_vma)(struct i915_vma *vma,
  285. enum i915_cache_level cache_level,
  286. u32 flags);
  287. };
  288. /* The Graphics Translation Table is the way in which GEN hardware translates a
  289. * Graphics Virtual Address into a Physical Address. In addition to the normal
  290. * collateral associated with any va->pa translations GEN hardware also has a
  291. * portion of the GTT which can be mapped by the CPU and remain both coherent
  292. * and correct (in cases like swizzling). That region is referred to as GMADR in
  293. * the spec.
  294. */
  295. struct i915_gtt {
  296. struct i915_address_space base;
  297. size_t stolen_size; /* Total size of stolen memory */
  298. size_t stolen_usable_size; /* Total size minus BIOS reserved */
  299. u64 mappable_end; /* End offset that we can CPU map */
  300. struct io_mapping *mappable; /* Mapping to our CPU mappable region */
  301. phys_addr_t mappable_base; /* PA of our GMADR */
  302. /** "Graphics Stolen Memory" holds the global PTEs */
  303. void __iomem *gsm;
  304. bool do_idle_maps;
  305. int mtrr;
  306. /* global gtt ops */
  307. int (*gtt_probe)(struct drm_device *dev, u64 *gtt_total,
  308. size_t *stolen, phys_addr_t *mappable_base,
  309. u64 *mappable_end);
  310. };
  311. struct i915_hw_ppgtt {
  312. struct i915_address_space base;
  313. struct kref ref;
  314. struct drm_mm_node node;
  315. unsigned long pd_dirty_rings;
  316. union {
  317. struct i915_pml4 pml4; /* GEN8+ & 48b PPGTT */
  318. struct i915_page_directory_pointer pdp; /* GEN8+ */
  319. struct i915_page_directory pd; /* GEN6-7 */
  320. };
  321. struct drm_i915_file_private *file_priv;
  322. gen6_pte_t __iomem *pd_addr;
  323. int (*enable)(struct i915_hw_ppgtt *ppgtt);
  324. int (*switch_mm)(struct i915_hw_ppgtt *ppgtt,
  325. struct drm_i915_gem_request *req);
  326. void (*debug_dump)(struct i915_hw_ppgtt *ppgtt, struct seq_file *m);
  327. };
  328. /* For each pde iterates over every pde between from start until start + length.
  329. * If start, and start+length are not perfectly divisible, the macro will round
  330. * down, and up as needed. The macro modifies pde, start, and length. Dev is
  331. * only used to differentiate shift values. Temp is temp. On gen6/7, start = 0,
  332. * and length = 2G effectively iterates over every PDE in the system.
  333. *
  334. * XXX: temp is not actually needed, but it saves doing the ALIGN operation.
  335. */
  336. #define gen6_for_each_pde(pt, pd, start, length, temp, iter) \
  337. for (iter = gen6_pde_index(start); \
  338. length > 0 && iter < I915_PDES ? \
  339. (pt = (pd)->page_table[iter]), 1 : 0; \
  340. iter++, \
  341. temp = ALIGN(start+1, 1 << GEN6_PDE_SHIFT) - start, \
  342. temp = min_t(unsigned, temp, length), \
  343. start += temp, length -= temp)
  344. #define gen6_for_all_pdes(pt, ppgtt, iter) \
  345. for (iter = 0; \
  346. pt = ppgtt->pd.page_table[iter], iter < I915_PDES; \
  347. iter++)
  348. static inline uint32_t i915_pte_index(uint64_t address, uint32_t pde_shift)
  349. {
  350. const uint32_t mask = NUM_PTE(pde_shift) - 1;
  351. return (address >> PAGE_SHIFT) & mask;
  352. }
  353. /* Helper to counts the number of PTEs within the given length. This count
  354. * does not cross a page table boundary, so the max value would be
  355. * GEN6_PTES for GEN6, and GEN8_PTES for GEN8.
  356. */
  357. static inline uint32_t i915_pte_count(uint64_t addr, size_t length,
  358. uint32_t pde_shift)
  359. {
  360. const uint64_t mask = ~((1 << pde_shift) - 1);
  361. uint64_t end;
  362. WARN_ON(length == 0);
  363. WARN_ON(offset_in_page(addr|length));
  364. end = addr + length;
  365. if ((addr & mask) != (end & mask))
  366. return NUM_PTE(pde_shift) - i915_pte_index(addr, pde_shift);
  367. return i915_pte_index(end, pde_shift) - i915_pte_index(addr, pde_shift);
  368. }
  369. static inline uint32_t i915_pde_index(uint64_t addr, uint32_t shift)
  370. {
  371. return (addr >> shift) & I915_PDE_MASK;
  372. }
  373. static inline uint32_t gen6_pte_index(uint32_t addr)
  374. {
  375. return i915_pte_index(addr, GEN6_PDE_SHIFT);
  376. }
  377. static inline size_t gen6_pte_count(uint32_t addr, uint32_t length)
  378. {
  379. return i915_pte_count(addr, length, GEN6_PDE_SHIFT);
  380. }
  381. static inline uint32_t gen6_pde_index(uint32_t addr)
  382. {
  383. return i915_pde_index(addr, GEN6_PDE_SHIFT);
  384. }
  385. /* Equivalent to the gen6 version, For each pde iterates over every pde
  386. * between from start until start + length. On gen8+ it simply iterates
  387. * over every page directory entry in a page directory.
  388. */
  389. #define gen8_for_each_pde(pt, pd, start, length, temp, iter) \
  390. for (iter = gen8_pde_index(start); \
  391. length > 0 && iter < I915_PDES ? \
  392. (pt = (pd)->page_table[iter]), 1 : 0; \
  393. iter++, \
  394. temp = ALIGN(start+1, 1 << GEN8_PDE_SHIFT) - start, \
  395. temp = min(temp, length), \
  396. start += temp, length -= temp)
  397. #define gen8_for_each_pdpe(pd, pdp, start, length, temp, iter) \
  398. for (iter = gen8_pdpe_index(start); \
  399. length > 0 && (iter < I915_PDPES_PER_PDP(dev)) ? \
  400. (pd = (pdp)->page_directory[iter]), 1 : 0; \
  401. iter++, \
  402. temp = ALIGN(start+1, 1 << GEN8_PDPE_SHIFT) - start, \
  403. temp = min(temp, length), \
  404. start += temp, length -= temp)
  405. #define gen8_for_each_pml4e(pdp, pml4, start, length, temp, iter) \
  406. for (iter = gen8_pml4e_index(start); \
  407. length > 0 && iter < GEN8_PML4ES_PER_PML4 ? \
  408. (pdp = (pml4)->pdps[iter]), 1 : 0; \
  409. iter++, \
  410. temp = ALIGN(start+1, 1ULL << GEN8_PML4E_SHIFT) - start, \
  411. temp = min(temp, length), \
  412. start += temp, length -= temp)
  413. static inline uint32_t gen8_pte_index(uint64_t address)
  414. {
  415. return i915_pte_index(address, GEN8_PDE_SHIFT);
  416. }
  417. static inline uint32_t gen8_pde_index(uint64_t address)
  418. {
  419. return i915_pde_index(address, GEN8_PDE_SHIFT);
  420. }
  421. static inline uint32_t gen8_pdpe_index(uint64_t address)
  422. {
  423. return (address >> GEN8_PDPE_SHIFT) & GEN8_PDPE_MASK;
  424. }
  425. static inline uint32_t gen8_pml4e_index(uint64_t address)
  426. {
  427. return (address >> GEN8_PML4E_SHIFT) & GEN8_PML4E_MASK;
  428. }
  429. static inline size_t gen8_pte_count(uint64_t address, uint64_t length)
  430. {
  431. return i915_pte_count(address, length, GEN8_PDE_SHIFT);
  432. }
  433. static inline dma_addr_t
  434. i915_page_dir_dma_addr(const struct i915_hw_ppgtt *ppgtt, const unsigned n)
  435. {
  436. return test_bit(n, ppgtt->pdp.used_pdpes) ?
  437. px_dma(ppgtt->pdp.page_directory[n]) :
  438. px_dma(ppgtt->base.scratch_pd);
  439. }
  440. int i915_gem_gtt_init(struct drm_device *dev);
  441. void i915_gem_init_global_gtt(struct drm_device *dev);
  442. void i915_global_gtt_cleanup(struct drm_device *dev);
  443. int i915_ppgtt_init(struct drm_device *dev, struct i915_hw_ppgtt *ppgtt);
  444. int i915_ppgtt_init_hw(struct drm_device *dev);
  445. int i915_ppgtt_init_ring(struct drm_i915_gem_request *req);
  446. void i915_ppgtt_release(struct kref *kref);
  447. struct i915_hw_ppgtt *i915_ppgtt_create(struct drm_device *dev,
  448. struct drm_i915_file_private *fpriv);
  449. static inline void i915_ppgtt_get(struct i915_hw_ppgtt *ppgtt)
  450. {
  451. if (ppgtt)
  452. kref_get(&ppgtt->ref);
  453. }
  454. static inline void i915_ppgtt_put(struct i915_hw_ppgtt *ppgtt)
  455. {
  456. if (ppgtt)
  457. kref_put(&ppgtt->ref, i915_ppgtt_release);
  458. }
  459. void i915_check_and_clear_faults(struct drm_device *dev);
  460. void i915_gem_suspend_gtt_mappings(struct drm_device *dev);
  461. void i915_gem_restore_gtt_mappings(struct drm_device *dev);
  462. int __must_check i915_gem_gtt_prepare_object(struct drm_i915_gem_object *obj);
  463. void i915_gem_gtt_finish_object(struct drm_i915_gem_object *obj);
  464. static inline bool
  465. i915_ggtt_view_equal(const struct i915_ggtt_view *a,
  466. const struct i915_ggtt_view *b)
  467. {
  468. if (WARN_ON(!a || !b))
  469. return false;
  470. if (a->type != b->type)
  471. return false;
  472. if (a->type == I915_GGTT_VIEW_PARTIAL)
  473. return !memcmp(&a->params, &b->params, sizeof(a->params));
  474. return true;
  475. }
  476. size_t
  477. i915_ggtt_view_size(struct drm_i915_gem_object *obj,
  478. const struct i915_ggtt_view *view);
  479. #endif