i915_vgpu.h 3.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121
  1. /*
  2. * Copyright(c) 2011-2015 Intel Corporation. All rights reserved.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
  20. * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  21. * SOFTWARE.
  22. */
  23. #ifndef _I915_VGPU_H_
  24. #define _I915_VGPU_H_
  25. /* The MMIO offset of the shared info between guest and host emulator */
  26. #define VGT_PVINFO_PAGE 0x78000
  27. #define VGT_PVINFO_SIZE 0x1000
  28. /*
  29. * The following structure pages are defined in GEN MMIO space
  30. * for virtualization. (One page for now)
  31. */
  32. #define VGT_MAGIC 0x4776544776544776ULL /* 'vGTvGTvG' */
  33. #define VGT_VERSION_MAJOR 1
  34. #define VGT_VERSION_MINOR 0
  35. #define INTEL_VGT_IF_VERSION_ENCODE(major, minor) ((major) << 16 | (minor))
  36. #define INTEL_VGT_IF_VERSION \
  37. INTEL_VGT_IF_VERSION_ENCODE(VGT_VERSION_MAJOR, VGT_VERSION_MINOR)
  38. /*
  39. * notifications from guest to vgpu device model
  40. */
  41. enum vgt_g2v_type {
  42. VGT_G2V_PPGTT_L3_PAGE_TABLE_CREATE = 2,
  43. VGT_G2V_PPGTT_L3_PAGE_TABLE_DESTROY,
  44. VGT_G2V_PPGTT_L4_PAGE_TABLE_CREATE,
  45. VGT_G2V_PPGTT_L4_PAGE_TABLE_DESTROY,
  46. VGT_G2V_EXECLIST_CONTEXT_CREATE,
  47. VGT_G2V_EXECLIST_CONTEXT_DESTROY,
  48. VGT_G2V_MAX,
  49. };
  50. struct vgt_if {
  51. uint64_t magic; /* VGT_MAGIC */
  52. uint16_t version_major;
  53. uint16_t version_minor;
  54. uint32_t vgt_id; /* ID of vGT instance */
  55. uint32_t rsv1[12]; /* pad to offset 0x40 */
  56. /*
  57. * Data structure to describe the balooning info of resources.
  58. * Each VM can only have one portion of continuous area for now.
  59. * (May support scattered resource in future)
  60. * (starting from offset 0x40)
  61. */
  62. struct {
  63. /* Aperture register balooning */
  64. struct {
  65. uint32_t base;
  66. uint32_t size;
  67. } mappable_gmadr; /* aperture */
  68. /* GMADR register balooning */
  69. struct {
  70. uint32_t base;
  71. uint32_t size;
  72. } nonmappable_gmadr; /* non aperture */
  73. /* allowed fence registers */
  74. uint32_t fence_num;
  75. uint32_t rsv2[3];
  76. } avail_rs; /* available/assigned resource */
  77. uint32_t rsv3[0x200 - 24]; /* pad to half page */
  78. /*
  79. * The bottom half page is for response from Gfx driver to hypervisor.
  80. */
  81. uint32_t rsv4;
  82. uint32_t display_ready; /* ready for display owner switch */
  83. uint32_t rsv5[4];
  84. uint32_t g2v_notify;
  85. uint32_t rsv6[7];
  86. uint32_t pdp0_lo;
  87. uint32_t pdp0_hi;
  88. uint32_t pdp1_lo;
  89. uint32_t pdp1_hi;
  90. uint32_t pdp2_lo;
  91. uint32_t pdp2_hi;
  92. uint32_t pdp3_lo;
  93. uint32_t pdp3_hi;
  94. uint32_t execlist_context_descriptor_lo;
  95. uint32_t execlist_context_descriptor_hi;
  96. uint32_t rsv7[0x200 - 24]; /* pad to one page */
  97. } __packed;
  98. #define vgtif_reg(x) \
  99. (VGT_PVINFO_PAGE + (long)&((struct vgt_if *)NULL)->x)
  100. /* vGPU display status to be used by the host side */
  101. #define VGT_DRV_DISPLAY_NOT_READY 0
  102. #define VGT_DRV_DISPLAY_READY 1 /* ready for display switch */
  103. extern void i915_check_vgpu(struct drm_device *dev);
  104. extern int intel_vgt_balloon(struct drm_device *dev);
  105. extern void intel_vgt_deballoon(void);
  106. #endif /* _I915_VGPU_H_ */