dw_hdmi-imx.c 7.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297
  1. /* Copyright (C) 2011-2013 Freescale Semiconductor, Inc.
  2. *
  3. * derived from imx-hdmi.c(renamed to bridge/dw_hdmi.c now)
  4. *
  5. * This program is free software; you can redistribute it and/or modify
  6. * it under the terms of the GNU General Public License version 2 as
  7. * published by the Free Software Foundation.
  8. */
  9. #include <linux/module.h>
  10. #include <linux/platform_device.h>
  11. #include <linux/component.h>
  12. #include <linux/mfd/syscon.h>
  13. #include <linux/mfd/syscon/imx6q-iomuxc-gpr.h>
  14. #include <drm/bridge/dw_hdmi.h>
  15. #include <video/imx-ipu-v3.h>
  16. #include <linux/regmap.h>
  17. #include <drm/drm_of.h>
  18. #include <drm/drmP.h>
  19. #include <drm/drm_crtc_helper.h>
  20. #include <drm/drm_edid.h>
  21. #include <drm/drm_encoder_slave.h>
  22. #include "imx-drm.h"
  23. struct imx_hdmi {
  24. struct device *dev;
  25. struct drm_encoder encoder;
  26. struct regmap *regmap;
  27. };
  28. static const struct dw_hdmi_mpll_config imx_mpll_cfg[] = {
  29. {
  30. 45250000, {
  31. { 0x01e0, 0x0000 },
  32. { 0x21e1, 0x0000 },
  33. { 0x41e2, 0x0000 }
  34. },
  35. }, {
  36. 92500000, {
  37. { 0x0140, 0x0005 },
  38. { 0x2141, 0x0005 },
  39. { 0x4142, 0x0005 },
  40. },
  41. }, {
  42. 148500000, {
  43. { 0x00a0, 0x000a },
  44. { 0x20a1, 0x000a },
  45. { 0x40a2, 0x000a },
  46. },
  47. }, {
  48. 216000000, {
  49. { 0x00a0, 0x000a },
  50. { 0x2001, 0x000f },
  51. { 0x4002, 0x000f },
  52. },
  53. }, {
  54. ~0UL, {
  55. { 0x0000, 0x0000 },
  56. { 0x0000, 0x0000 },
  57. { 0x0000, 0x0000 },
  58. },
  59. }
  60. };
  61. static const struct dw_hdmi_curr_ctrl imx_cur_ctr[] = {
  62. /* pixelclk bpp8 bpp10 bpp12 */
  63. {
  64. 54000000, { 0x091c, 0x091c, 0x06dc },
  65. }, {
  66. 58400000, { 0x091c, 0x06dc, 0x06dc },
  67. }, {
  68. 72000000, { 0x06dc, 0x06dc, 0x091c },
  69. }, {
  70. 74250000, { 0x06dc, 0x0b5c, 0x091c },
  71. }, {
  72. 118800000, { 0x091c, 0x091c, 0x06dc },
  73. }, {
  74. 216000000, { 0x06dc, 0x0b5c, 0x091c },
  75. }, {
  76. ~0UL, { 0x0000, 0x0000, 0x0000 },
  77. },
  78. };
  79. /*
  80. * Resistance term 133Ohm Cfg
  81. * PREEMP config 0.00
  82. * TX/CK level 10
  83. */
  84. static const struct dw_hdmi_phy_config imx_phy_config[] = {
  85. /*pixelclk symbol term vlev */
  86. { 216000000, 0x800d, 0x0005, 0x01ad},
  87. { ~0UL, 0x0000, 0x0000, 0x0000}
  88. };
  89. static int dw_hdmi_imx_parse_dt(struct imx_hdmi *hdmi)
  90. {
  91. struct device_node *np = hdmi->dev->of_node;
  92. hdmi->regmap = syscon_regmap_lookup_by_phandle(np, "gpr");
  93. if (IS_ERR(hdmi->regmap)) {
  94. dev_err(hdmi->dev, "Unable to get gpr\n");
  95. return PTR_ERR(hdmi->regmap);
  96. }
  97. return 0;
  98. }
  99. static void dw_hdmi_imx_encoder_disable(struct drm_encoder *encoder)
  100. {
  101. }
  102. static bool dw_hdmi_imx_encoder_mode_fixup(struct drm_encoder *encoder,
  103. const struct drm_display_mode *mode,
  104. struct drm_display_mode *adj_mode)
  105. {
  106. return true;
  107. }
  108. static void dw_hdmi_imx_encoder_mode_set(struct drm_encoder *encoder,
  109. struct drm_display_mode *mode,
  110. struct drm_display_mode *adj_mode)
  111. {
  112. }
  113. static void dw_hdmi_imx_encoder_commit(struct drm_encoder *encoder)
  114. {
  115. struct imx_hdmi *hdmi = container_of(encoder, struct imx_hdmi, encoder);
  116. int mux = imx_drm_encoder_get_mux_id(hdmi->dev->of_node, encoder);
  117. regmap_update_bits(hdmi->regmap, IOMUXC_GPR3,
  118. IMX6Q_GPR3_HDMI_MUX_CTL_MASK,
  119. mux << IMX6Q_GPR3_HDMI_MUX_CTL_SHIFT);
  120. }
  121. static void dw_hdmi_imx_encoder_prepare(struct drm_encoder *encoder)
  122. {
  123. imx_drm_set_bus_format(encoder, MEDIA_BUS_FMT_RGB888_1X24);
  124. }
  125. static struct drm_encoder_helper_funcs dw_hdmi_imx_encoder_helper_funcs = {
  126. .mode_fixup = dw_hdmi_imx_encoder_mode_fixup,
  127. .mode_set = dw_hdmi_imx_encoder_mode_set,
  128. .prepare = dw_hdmi_imx_encoder_prepare,
  129. .commit = dw_hdmi_imx_encoder_commit,
  130. .disable = dw_hdmi_imx_encoder_disable,
  131. };
  132. static struct drm_encoder_funcs dw_hdmi_imx_encoder_funcs = {
  133. .destroy = drm_encoder_cleanup,
  134. };
  135. static enum drm_mode_status imx6q_hdmi_mode_valid(struct drm_connector *con,
  136. struct drm_display_mode *mode)
  137. {
  138. if (mode->clock < 13500)
  139. return MODE_CLOCK_LOW;
  140. /* FIXME: Hardware is capable of 266MHz, but setup data is missing. */
  141. if (mode->clock > 216000)
  142. return MODE_CLOCK_HIGH;
  143. return MODE_OK;
  144. }
  145. static enum drm_mode_status imx6dl_hdmi_mode_valid(struct drm_connector *con,
  146. struct drm_display_mode *mode)
  147. {
  148. if (mode->clock < 13500)
  149. return MODE_CLOCK_LOW;
  150. /* FIXME: Hardware is capable of 270MHz, but setup data is missing. */
  151. if (mode->clock > 216000)
  152. return MODE_CLOCK_HIGH;
  153. return MODE_OK;
  154. }
  155. static struct dw_hdmi_plat_data imx6q_hdmi_drv_data = {
  156. .mpll_cfg = imx_mpll_cfg,
  157. .cur_ctr = imx_cur_ctr,
  158. .phy_config = imx_phy_config,
  159. .dev_type = IMX6Q_HDMI,
  160. .mode_valid = imx6q_hdmi_mode_valid,
  161. };
  162. static struct dw_hdmi_plat_data imx6dl_hdmi_drv_data = {
  163. .mpll_cfg = imx_mpll_cfg,
  164. .cur_ctr = imx_cur_ctr,
  165. .phy_config = imx_phy_config,
  166. .dev_type = IMX6DL_HDMI,
  167. .mode_valid = imx6dl_hdmi_mode_valid,
  168. };
  169. static const struct of_device_id dw_hdmi_imx_dt_ids[] = {
  170. { .compatible = "fsl,imx6q-hdmi",
  171. .data = &imx6q_hdmi_drv_data
  172. }, {
  173. .compatible = "fsl,imx6dl-hdmi",
  174. .data = &imx6dl_hdmi_drv_data
  175. },
  176. {},
  177. };
  178. MODULE_DEVICE_TABLE(of, dw_hdmi_imx_dt_ids);
  179. static int dw_hdmi_imx_bind(struct device *dev, struct device *master,
  180. void *data)
  181. {
  182. struct platform_device *pdev = to_platform_device(dev);
  183. const struct dw_hdmi_plat_data *plat_data;
  184. const struct of_device_id *match;
  185. struct drm_device *drm = data;
  186. struct drm_encoder *encoder;
  187. struct imx_hdmi *hdmi;
  188. struct resource *iores;
  189. int irq;
  190. int ret;
  191. if (!pdev->dev.of_node)
  192. return -ENODEV;
  193. hdmi = devm_kzalloc(&pdev->dev, sizeof(*hdmi), GFP_KERNEL);
  194. if (!hdmi)
  195. return -ENOMEM;
  196. match = of_match_node(dw_hdmi_imx_dt_ids, pdev->dev.of_node);
  197. plat_data = match->data;
  198. hdmi->dev = &pdev->dev;
  199. encoder = &hdmi->encoder;
  200. irq = platform_get_irq(pdev, 0);
  201. if (irq < 0)
  202. return irq;
  203. iores = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  204. if (!iores)
  205. return -ENXIO;
  206. platform_set_drvdata(pdev, hdmi);
  207. encoder->possible_crtcs = drm_of_find_possible_crtcs(drm, dev->of_node);
  208. /*
  209. * If we failed to find the CRTC(s) which this encoder is
  210. * supposed to be connected to, it's because the CRTC has
  211. * not been registered yet. Defer probing, and hope that
  212. * the required CRTC is added later.
  213. */
  214. if (encoder->possible_crtcs == 0)
  215. return -EPROBE_DEFER;
  216. ret = dw_hdmi_imx_parse_dt(hdmi);
  217. if (ret < 0)
  218. return ret;
  219. drm_encoder_helper_add(encoder, &dw_hdmi_imx_encoder_helper_funcs);
  220. drm_encoder_init(drm, encoder, &dw_hdmi_imx_encoder_funcs,
  221. DRM_MODE_ENCODER_TMDS);
  222. return dw_hdmi_bind(dev, master, data, encoder, iores, irq, plat_data);
  223. }
  224. static void dw_hdmi_imx_unbind(struct device *dev, struct device *master,
  225. void *data)
  226. {
  227. return dw_hdmi_unbind(dev, master, data);
  228. }
  229. static const struct component_ops dw_hdmi_imx_ops = {
  230. .bind = dw_hdmi_imx_bind,
  231. .unbind = dw_hdmi_imx_unbind,
  232. };
  233. static int dw_hdmi_imx_probe(struct platform_device *pdev)
  234. {
  235. return component_add(&pdev->dev, &dw_hdmi_imx_ops);
  236. }
  237. static int dw_hdmi_imx_remove(struct platform_device *pdev)
  238. {
  239. component_del(&pdev->dev, &dw_hdmi_imx_ops);
  240. return 0;
  241. }
  242. static struct platform_driver dw_hdmi_imx_platform_driver = {
  243. .probe = dw_hdmi_imx_probe,
  244. .remove = dw_hdmi_imx_remove,
  245. .driver = {
  246. .name = "dwhdmi-imx",
  247. .of_match_table = dw_hdmi_imx_dt_ids,
  248. },
  249. };
  250. module_platform_driver(dw_hdmi_imx_platform_driver);
  251. MODULE_AUTHOR("Andy Yan <andy.yan@rock-chips.com>");
  252. MODULE_AUTHOR("Yakir Yang <ykk@rock-chips.com>");
  253. MODULE_DESCRIPTION("IMX6 Specific DW-HDMI Driver Extension");
  254. MODULE_LICENSE("GPL");
  255. MODULE_ALIAS("platform:dwhdmi-imx");