k10temp.c 6.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227
  1. /*
  2. * k10temp.c - AMD Family 10h/11h/12h/14h/15h/16h processor hardware monitoring
  3. *
  4. * Copyright (c) 2009 Clemens Ladisch <clemens@ladisch.de>
  5. *
  6. *
  7. * This driver is free software; you can redistribute it and/or
  8. * modify it under the terms of the GNU General Public License; either
  9. * version 2 of the License, or (at your option) any later version.
  10. *
  11. * This driver is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.
  14. * See the GNU General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this driver; if not, see <http://www.gnu.org/licenses/>.
  18. */
  19. #include <linux/err.h>
  20. #include <linux/hwmon.h>
  21. #include <linux/hwmon-sysfs.h>
  22. #include <linux/init.h>
  23. #include <linux/module.h>
  24. #include <linux/pci.h>
  25. #include <asm/processor.h>
  26. MODULE_DESCRIPTION("AMD Family 10h+ CPU core temperature monitor");
  27. MODULE_AUTHOR("Clemens Ladisch <clemens@ladisch.de>");
  28. MODULE_LICENSE("GPL");
  29. static bool force;
  30. module_param(force, bool, 0444);
  31. MODULE_PARM_DESC(force, "force loading on processors with erratum 319");
  32. /* Provide lock for writing to NB_SMU_IND_ADDR */
  33. static DEFINE_MUTEX(nb_smu_ind_mutex);
  34. /* CPUID function 0x80000001, ebx */
  35. #define CPUID_PKGTYPE_MASK 0xf0000000
  36. #define CPUID_PKGTYPE_F 0x00000000
  37. #define CPUID_PKGTYPE_AM2R2_AM3 0x10000000
  38. /* DRAM controller (PCI function 2) */
  39. #define REG_DCT0_CONFIG_HIGH 0x094
  40. #define DDR3_MODE 0x00000100
  41. /* miscellaneous (PCI function 3) */
  42. #define REG_HARDWARE_THERMAL_CONTROL 0x64
  43. #define HTC_ENABLE 0x00000001
  44. #define REG_REPORTED_TEMPERATURE 0xa4
  45. #define REG_NORTHBRIDGE_CAPABILITIES 0xe8
  46. #define NB_CAP_HTC 0x00000400
  47. /*
  48. * For F15h M60h, functionality of REG_REPORTED_TEMPERATURE
  49. * has been moved to D0F0xBC_xD820_0CA4 [Reported Temperature
  50. * Control]
  51. */
  52. #define F15H_M60H_REPORTED_TEMP_CTRL_OFFSET 0xd8200ca4
  53. static void amd_nb_smu_index_read(struct pci_dev *pdev, unsigned int devfn,
  54. int offset, u32 *val)
  55. {
  56. mutex_lock(&nb_smu_ind_mutex);
  57. pci_bus_write_config_dword(pdev->bus, devfn,
  58. 0xb8, offset);
  59. pci_bus_read_config_dword(pdev->bus, devfn,
  60. 0xbc, val);
  61. mutex_unlock(&nb_smu_ind_mutex);
  62. }
  63. static ssize_t show_temp(struct device *dev,
  64. struct device_attribute *attr, char *buf)
  65. {
  66. u32 regval;
  67. struct pci_dev *pdev = dev_get_drvdata(dev);
  68. if (boot_cpu_data.x86 == 0x15 && boot_cpu_data.x86_model == 0x60) {
  69. amd_nb_smu_index_read(pdev, PCI_DEVFN(0, 0),
  70. F15H_M60H_REPORTED_TEMP_CTRL_OFFSET,
  71. &regval);
  72. } else {
  73. pci_read_config_dword(pdev, REG_REPORTED_TEMPERATURE, &regval);
  74. }
  75. return sprintf(buf, "%u\n", (regval >> 21) * 125);
  76. }
  77. static ssize_t show_temp_max(struct device *dev,
  78. struct device_attribute *attr, char *buf)
  79. {
  80. return sprintf(buf, "%d\n", 70 * 1000);
  81. }
  82. static ssize_t show_temp_crit(struct device *dev,
  83. struct device_attribute *devattr, char *buf)
  84. {
  85. struct sensor_device_attribute *attr = to_sensor_dev_attr(devattr);
  86. int show_hyst = attr->index;
  87. u32 regval;
  88. int value;
  89. pci_read_config_dword(dev_get_drvdata(dev),
  90. REG_HARDWARE_THERMAL_CONTROL, &regval);
  91. value = ((regval >> 16) & 0x7f) * 500 + 52000;
  92. if (show_hyst)
  93. value -= ((regval >> 24) & 0xf) * 500;
  94. return sprintf(buf, "%d\n", value);
  95. }
  96. static DEVICE_ATTR(temp1_input, S_IRUGO, show_temp, NULL);
  97. static DEVICE_ATTR(temp1_max, S_IRUGO, show_temp_max, NULL);
  98. static SENSOR_DEVICE_ATTR(temp1_crit, S_IRUGO, show_temp_crit, NULL, 0);
  99. static SENSOR_DEVICE_ATTR(temp1_crit_hyst, S_IRUGO, show_temp_crit, NULL, 1);
  100. static umode_t k10temp_is_visible(struct kobject *kobj,
  101. struct attribute *attr, int index)
  102. {
  103. struct device *dev = container_of(kobj, struct device, kobj);
  104. struct pci_dev *pdev = dev_get_drvdata(dev);
  105. if (index >= 2) {
  106. u32 reg_caps, reg_htc;
  107. pci_read_config_dword(pdev, REG_NORTHBRIDGE_CAPABILITIES,
  108. &reg_caps);
  109. pci_read_config_dword(pdev, REG_HARDWARE_THERMAL_CONTROL,
  110. &reg_htc);
  111. if (!(reg_caps & NB_CAP_HTC) || !(reg_htc & HTC_ENABLE))
  112. return 0;
  113. }
  114. return attr->mode;
  115. }
  116. static struct attribute *k10temp_attrs[] = {
  117. &dev_attr_temp1_input.attr,
  118. &dev_attr_temp1_max.attr,
  119. &sensor_dev_attr_temp1_crit.dev_attr.attr,
  120. &sensor_dev_attr_temp1_crit_hyst.dev_attr.attr,
  121. NULL
  122. };
  123. static const struct attribute_group k10temp_group = {
  124. .attrs = k10temp_attrs,
  125. .is_visible = k10temp_is_visible,
  126. };
  127. __ATTRIBUTE_GROUPS(k10temp);
  128. static bool has_erratum_319(struct pci_dev *pdev)
  129. {
  130. u32 pkg_type, reg_dram_cfg;
  131. if (boot_cpu_data.x86 != 0x10)
  132. return false;
  133. /*
  134. * Erratum 319: The thermal sensor of Socket F/AM2+ processors
  135. * may be unreliable.
  136. */
  137. pkg_type = cpuid_ebx(0x80000001) & CPUID_PKGTYPE_MASK;
  138. if (pkg_type == CPUID_PKGTYPE_F)
  139. return true;
  140. if (pkg_type != CPUID_PKGTYPE_AM2R2_AM3)
  141. return false;
  142. /* DDR3 memory implies socket AM3, which is good */
  143. pci_bus_read_config_dword(pdev->bus,
  144. PCI_DEVFN(PCI_SLOT(pdev->devfn), 2),
  145. REG_DCT0_CONFIG_HIGH, &reg_dram_cfg);
  146. if (reg_dram_cfg & DDR3_MODE)
  147. return false;
  148. /*
  149. * Unfortunately it is possible to run a socket AM3 CPU with DDR2
  150. * memory. We blacklist all the cores which do exist in socket AM2+
  151. * format. It still isn't perfect, as RB-C2 cores exist in both AM2+
  152. * and AM3 formats, but that's the best we can do.
  153. */
  154. return boot_cpu_data.x86_model < 4 ||
  155. (boot_cpu_data.x86_model == 4 && boot_cpu_data.x86_mask <= 2);
  156. }
  157. static int k10temp_probe(struct pci_dev *pdev,
  158. const struct pci_device_id *id)
  159. {
  160. int unreliable = has_erratum_319(pdev);
  161. struct device *dev = &pdev->dev;
  162. struct device *hwmon_dev;
  163. if (unreliable) {
  164. if (!force) {
  165. dev_err(dev,
  166. "unreliable CPU thermal sensor; monitoring disabled\n");
  167. return -ENODEV;
  168. }
  169. dev_warn(dev,
  170. "unreliable CPU thermal sensor; check erratum 319\n");
  171. }
  172. hwmon_dev = devm_hwmon_device_register_with_groups(dev, "k10temp", pdev,
  173. k10temp_groups);
  174. return PTR_ERR_OR_ZERO(hwmon_dev);
  175. }
  176. static const struct pci_device_id k10temp_id_table[] = {
  177. { PCI_VDEVICE(AMD, PCI_DEVICE_ID_AMD_10H_NB_MISC) },
  178. { PCI_VDEVICE(AMD, PCI_DEVICE_ID_AMD_11H_NB_MISC) },
  179. { PCI_VDEVICE(AMD, PCI_DEVICE_ID_AMD_CNB17H_F3) },
  180. { PCI_VDEVICE(AMD, PCI_DEVICE_ID_AMD_15H_NB_F3) },
  181. { PCI_VDEVICE(AMD, PCI_DEVICE_ID_AMD_15H_M10H_F3) },
  182. { PCI_VDEVICE(AMD, PCI_DEVICE_ID_AMD_15H_M30H_NB_F3) },
  183. { PCI_VDEVICE(AMD, PCI_DEVICE_ID_AMD_15H_M60H_NB_F3) },
  184. { PCI_VDEVICE(AMD, PCI_DEVICE_ID_AMD_16H_NB_F3) },
  185. { PCI_VDEVICE(AMD, PCI_DEVICE_ID_AMD_16H_M30H_NB_F3) },
  186. {}
  187. };
  188. MODULE_DEVICE_TABLE(pci, k10temp_id_table);
  189. static struct pci_driver k10temp_driver = {
  190. .name = "k10temp",
  191. .id_table = k10temp_id_table,
  192. .probe = k10temp_probe,
  193. };
  194. module_pci_driver(k10temp_driver);