cs5535.c 6.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219
  1. /*
  2. * Copyright (C) 2004-2005 Advanced Micro Devices, Inc.
  3. * Copyright (C) 2007 Bartlomiej Zolnierkiewicz
  4. *
  5. * History:
  6. * 09/20/2005 - Jaya Kumar <jayakumar.ide@gmail.com>
  7. * - Reworked tuneproc, set_drive, misc mods to prep for mainline
  8. * - Work was sponsored by CIS (M) Sdn Bhd.
  9. * Ported to Kernel 2.6.11 on June 26, 2005 by
  10. * Wolfgang Zuleger <wolfgang.zuleger@gmx.de>
  11. * Alexander Kiausch <alex.kiausch@t-online.de>
  12. * Originally developed by AMD for 2.4/2.6
  13. *
  14. * Development of this chipset driver was funded
  15. * by the nice folks at National Semiconductor/AMD.
  16. *
  17. * This program is free software; you can redistribute it and/or modify it
  18. * under the terms of the GNU General Public License version 2 as published by
  19. * the Free Software Foundation.
  20. *
  21. * Documentation:
  22. * CS5535 documentation available from AMD
  23. */
  24. #include <linux/module.h>
  25. #include <linux/pci.h>
  26. #include <linux/ide.h>
  27. #define DRV_NAME "cs5535"
  28. #define MSR_ATAC_BASE 0x51300000
  29. #define ATAC_GLD_MSR_CAP (MSR_ATAC_BASE+0)
  30. #define ATAC_GLD_MSR_CONFIG (MSR_ATAC_BASE+0x01)
  31. #define ATAC_GLD_MSR_SMI (MSR_ATAC_BASE+0x02)
  32. #define ATAC_GLD_MSR_ERROR (MSR_ATAC_BASE+0x03)
  33. #define ATAC_GLD_MSR_PM (MSR_ATAC_BASE+0x04)
  34. #define ATAC_GLD_MSR_DIAG (MSR_ATAC_BASE+0x05)
  35. #define ATAC_IO_BAR (MSR_ATAC_BASE+0x08)
  36. #define ATAC_RESET (MSR_ATAC_BASE+0x10)
  37. #define ATAC_CH0D0_PIO (MSR_ATAC_BASE+0x20)
  38. #define ATAC_CH0D0_DMA (MSR_ATAC_BASE+0x21)
  39. #define ATAC_CH0D1_PIO (MSR_ATAC_BASE+0x22)
  40. #define ATAC_CH0D1_DMA (MSR_ATAC_BASE+0x23)
  41. #define ATAC_PCI_ABRTERR (MSR_ATAC_BASE+0x24)
  42. #define ATAC_BM0_CMD_PRIM 0x00
  43. #define ATAC_BM0_STS_PRIM 0x02
  44. #define ATAC_BM0_PRD 0x04
  45. #define CS5535_CABLE_DETECT 0x48
  46. /* Format I PIO settings. We separate out cmd and data for safer timings */
  47. static unsigned int cs5535_pio_cmd_timings[5] =
  48. { 0xF7F4, 0x53F3, 0x13F1, 0x5131, 0x1131 };
  49. static unsigned int cs5535_pio_dta_timings[5] =
  50. { 0xF7F4, 0xF173, 0x8141, 0x5131, 0x1131 };
  51. static unsigned int cs5535_mwdma_timings[3] =
  52. { 0x7F0FFFF3, 0x7F035352, 0x7f024241 };
  53. static unsigned int cs5535_udma_timings[5] =
  54. { 0x7F7436A1, 0x7F733481, 0x7F723261, 0x7F713161, 0x7F703061 };
  55. /* Macros to check if the register is the reset value - reset value is an
  56. invalid timing and indicates the register has not been set previously */
  57. #define CS5535_BAD_PIO(timings) ( (timings&~0x80000000UL) == 0x00009172 )
  58. #define CS5535_BAD_DMA(timings) ( (timings & 0x000FFFFF) == 0x00077771 )
  59. /****
  60. * cs5535_set_speed - Configure the chipset to the new speed
  61. * @drive: Drive to set up
  62. * @speed: desired speed
  63. *
  64. * cs5535_set_speed() configures the chipset to a new speed.
  65. */
  66. static void cs5535_set_speed(ide_drive_t *drive, const u8 speed)
  67. {
  68. u32 reg = 0, dummy;
  69. u8 unit = drive->dn & 1;
  70. /* Set the PIO timings */
  71. if (speed < XFER_SW_DMA_0) {
  72. ide_drive_t *pair = ide_get_pair_dev(drive);
  73. u8 cmd, pioa;
  74. cmd = pioa = speed - XFER_PIO_0;
  75. if (pair) {
  76. u8 piob = pair->pio_mode - XFER_PIO_0;
  77. if (piob < cmd)
  78. cmd = piob;
  79. }
  80. /* Write the speed of the current drive */
  81. reg = (cs5535_pio_cmd_timings[cmd] << 16) |
  82. cs5535_pio_dta_timings[pioa];
  83. wrmsr(unit ? ATAC_CH0D1_PIO : ATAC_CH0D0_PIO, reg, 0);
  84. /* And if nessesary - change the speed of the other drive */
  85. rdmsr(unit ? ATAC_CH0D0_PIO : ATAC_CH0D1_PIO, reg, dummy);
  86. if (((reg >> 16) & cs5535_pio_cmd_timings[cmd]) !=
  87. cs5535_pio_cmd_timings[cmd]) {
  88. reg &= 0x0000FFFF;
  89. reg |= cs5535_pio_cmd_timings[cmd] << 16;
  90. wrmsr(unit ? ATAC_CH0D0_PIO : ATAC_CH0D1_PIO, reg, 0);
  91. }
  92. /* Set bit 31 of the DMA register for PIO format 1 timings */
  93. rdmsr(unit ? ATAC_CH0D1_DMA : ATAC_CH0D0_DMA, reg, dummy);
  94. wrmsr(unit ? ATAC_CH0D1_DMA : ATAC_CH0D0_DMA,
  95. reg | 0x80000000UL, 0);
  96. } else {
  97. rdmsr(unit ? ATAC_CH0D1_DMA : ATAC_CH0D0_DMA, reg, dummy);
  98. reg &= 0x80000000UL; /* Preserve the PIO format bit */
  99. if (speed >= XFER_UDMA_0 && speed <= XFER_UDMA_4)
  100. reg |= cs5535_udma_timings[speed - XFER_UDMA_0];
  101. else if (speed >= XFER_MW_DMA_0 && speed <= XFER_MW_DMA_2)
  102. reg |= cs5535_mwdma_timings[speed - XFER_MW_DMA_0];
  103. else
  104. return;
  105. wrmsr(unit ? ATAC_CH0D1_DMA : ATAC_CH0D0_DMA, reg, 0);
  106. }
  107. }
  108. /**
  109. * cs5535_set_dma_mode - set host controller for DMA mode
  110. * @hwif: port
  111. * @drive: drive
  112. *
  113. * Programs the chipset for DMA mode.
  114. */
  115. static void cs5535_set_dma_mode(ide_hwif_t *hwif, ide_drive_t *drive)
  116. {
  117. cs5535_set_speed(drive, drive->dma_mode);
  118. }
  119. /**
  120. * cs5535_set_pio_mode - set host controller for PIO mode
  121. * @hwif: port
  122. * @drive: drive
  123. *
  124. * A callback from the upper layers for PIO-only tuning.
  125. */
  126. static void cs5535_set_pio_mode(ide_hwif_t *hwif, ide_drive_t *drive)
  127. {
  128. cs5535_set_speed(drive, drive->pio_mode);
  129. }
  130. static u8 cs5535_cable_detect(ide_hwif_t *hwif)
  131. {
  132. struct pci_dev *dev = to_pci_dev(hwif->dev);
  133. u8 bit;
  134. /* if a 80 wire cable was detected */
  135. pci_read_config_byte(dev, CS5535_CABLE_DETECT, &bit);
  136. return (bit & 1) ? ATA_CBL_PATA80 : ATA_CBL_PATA40;
  137. }
  138. static const struct ide_port_ops cs5535_port_ops = {
  139. .set_pio_mode = cs5535_set_pio_mode,
  140. .set_dma_mode = cs5535_set_dma_mode,
  141. .cable_detect = cs5535_cable_detect,
  142. };
  143. static const struct ide_port_info cs5535_chipset = {
  144. .name = DRV_NAME,
  145. .port_ops = &cs5535_port_ops,
  146. .host_flags = IDE_HFLAG_SINGLE | IDE_HFLAG_POST_SET_MODE,
  147. .pio_mask = ATA_PIO4,
  148. .mwdma_mask = ATA_MWDMA2,
  149. .udma_mask = ATA_UDMA4,
  150. };
  151. static int cs5535_init_one(struct pci_dev *dev, const struct pci_device_id *id)
  152. {
  153. return ide_pci_init_one(dev, &cs5535_chipset, NULL);
  154. }
  155. static const struct pci_device_id cs5535_pci_tbl[] = {
  156. { PCI_VDEVICE(NS, PCI_DEVICE_ID_NS_CS5535_IDE), 0 },
  157. { PCI_VDEVICE(AMD, PCI_DEVICE_ID_AMD_CS5535_IDE), },
  158. { 0, },
  159. };
  160. MODULE_DEVICE_TABLE(pci, cs5535_pci_tbl);
  161. static struct pci_driver cs5535_pci_driver = {
  162. .name = "CS5535_IDE",
  163. .id_table = cs5535_pci_tbl,
  164. .probe = cs5535_init_one,
  165. .remove = ide_pci_remove,
  166. .suspend = ide_pci_suspend,
  167. .resume = ide_pci_resume,
  168. };
  169. static int __init cs5535_ide_init(void)
  170. {
  171. return ide_pci_register_driver(&cs5535_pci_driver);
  172. }
  173. static void __exit cs5535_ide_exit(void)
  174. {
  175. pci_unregister_driver(&cs5535_pci_driver);
  176. }
  177. module_init(cs5535_ide_init);
  178. module_exit(cs5535_ide_exit);
  179. MODULE_AUTHOR("AMD");
  180. MODULE_DESCRIPTION("PCI driver module for AMD/NS CS5535 IDE");
  181. MODULE_LICENSE("GPL");