via82cxxx.c 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537
  1. /*
  2. * VIA IDE driver for Linux. Supported southbridges:
  3. *
  4. * vt82c576, vt82c586, vt82c586a, vt82c586b, vt82c596a, vt82c596b,
  5. * vt82c686, vt82c686a, vt82c686b, vt8231, vt8233, vt8233c, vt8233a,
  6. * vt8235, vt8237, vt8237a
  7. *
  8. * Copyright (c) 2000-2002 Vojtech Pavlik
  9. * Copyright (c) 2007-2010 Bartlomiej Zolnierkiewicz
  10. *
  11. * Based on the work of:
  12. * Michel Aubry
  13. * Jeff Garzik
  14. * Andre Hedrick
  15. *
  16. * Documentation:
  17. * Obsolete device documentation publicly available from via.com.tw
  18. * Current device documentation available under NDA only
  19. */
  20. /*
  21. * This program is free software; you can redistribute it and/or modify it
  22. * under the terms of the GNU General Public License version 2 as published by
  23. * the Free Software Foundation.
  24. */
  25. #include <linux/module.h>
  26. #include <linux/kernel.h>
  27. #include <linux/slab.h>
  28. #include <linux/pci.h>
  29. #include <linux/init.h>
  30. #include <linux/ide.h>
  31. #include <linux/dmi.h>
  32. #ifdef CONFIG_PPC_CHRP
  33. #include <asm/processor.h>
  34. #endif
  35. #define DRV_NAME "via82cxxx"
  36. #define VIA_IDE_ENABLE 0x40
  37. #define VIA_IDE_CONFIG 0x41
  38. #define VIA_FIFO_CONFIG 0x43
  39. #define VIA_MISC_1 0x44
  40. #define VIA_MISC_2 0x45
  41. #define VIA_MISC_3 0x46
  42. #define VIA_DRIVE_TIMING 0x48
  43. #define VIA_8BIT_TIMING 0x4e
  44. #define VIA_ADDRESS_SETUP 0x4c
  45. #define VIA_UDMA_TIMING 0x50
  46. #define VIA_BAD_PREQ 0x01 /* Crashes if PREQ# till DDACK# set */
  47. #define VIA_BAD_CLK66 0x02 /* 66 MHz clock doesn't work correctly */
  48. #define VIA_SET_FIFO 0x04 /* Needs to have FIFO split set */
  49. #define VIA_NO_UNMASK 0x08 /* Doesn't work with IRQ unmasking on */
  50. #define VIA_BAD_ID 0x10 /* Has wrong vendor ID (0x1107) */
  51. #define VIA_BAD_AST 0x20 /* Don't touch Address Setup Timing */
  52. #define VIA_SATA_PATA 0x80 /* SATA/PATA combined configuration */
  53. enum {
  54. VIA_IDFLAG_SINGLE = (1 << 1), /* single channel controller */
  55. };
  56. /*
  57. * VIA SouthBridge chips.
  58. */
  59. static struct via_isa_bridge {
  60. char *name;
  61. u16 id;
  62. u8 rev_min;
  63. u8 rev_max;
  64. u8 udma_mask;
  65. u8 flags;
  66. } via_isa_bridges[] = {
  67. { "vx855", PCI_DEVICE_ID_VIA_VX855, 0x00, 0x2f, ATA_UDMA6, VIA_BAD_AST | VIA_SATA_PATA },
  68. { "vx800", PCI_DEVICE_ID_VIA_VX800, 0x00, 0x2f, ATA_UDMA6, VIA_BAD_AST | VIA_SATA_PATA },
  69. { "cx700", PCI_DEVICE_ID_VIA_CX700, 0x00, 0x2f, ATA_UDMA6, VIA_BAD_AST | VIA_SATA_PATA },
  70. { "vt8261", PCI_DEVICE_ID_VIA_8261, 0x00, 0x2f, ATA_UDMA6, VIA_BAD_AST },
  71. { "vt8237s", PCI_DEVICE_ID_VIA_8237S, 0x00, 0x2f, ATA_UDMA6, VIA_BAD_AST },
  72. { "vt6410", PCI_DEVICE_ID_VIA_6410, 0x00, 0x2f, ATA_UDMA6, VIA_BAD_AST },
  73. { "vt6415", PCI_DEVICE_ID_VIA_6415, 0x00, 0xff, ATA_UDMA6, VIA_BAD_AST },
  74. { "vt8251", PCI_DEVICE_ID_VIA_8251, 0x00, 0x2f, ATA_UDMA6, VIA_BAD_AST },
  75. { "vt8237", PCI_DEVICE_ID_VIA_8237, 0x00, 0x2f, ATA_UDMA6, VIA_BAD_AST },
  76. { "vt8237a", PCI_DEVICE_ID_VIA_8237A, 0x00, 0x2f, ATA_UDMA6, VIA_BAD_AST },
  77. { "vt8235", PCI_DEVICE_ID_VIA_8235, 0x00, 0x2f, ATA_UDMA6, VIA_BAD_AST },
  78. { "vt8233a", PCI_DEVICE_ID_VIA_8233A, 0x00, 0x2f, ATA_UDMA6, VIA_BAD_AST },
  79. { "vt8233c", PCI_DEVICE_ID_VIA_8233C_0, 0x00, 0x2f, ATA_UDMA5, },
  80. { "vt8233", PCI_DEVICE_ID_VIA_8233_0, 0x00, 0x2f, ATA_UDMA5, },
  81. { "vt8231", PCI_DEVICE_ID_VIA_8231, 0x00, 0x2f, ATA_UDMA5, },
  82. { "vt82c686b", PCI_DEVICE_ID_VIA_82C686, 0x40, 0x4f, ATA_UDMA5, },
  83. { "vt82c686a", PCI_DEVICE_ID_VIA_82C686, 0x10, 0x2f, ATA_UDMA4, },
  84. { "vt82c686", PCI_DEVICE_ID_VIA_82C686, 0x00, 0x0f, ATA_UDMA2, VIA_BAD_CLK66 },
  85. { "vt82c596b", PCI_DEVICE_ID_VIA_82C596, 0x10, 0x2f, ATA_UDMA4, },
  86. { "vt82c596a", PCI_DEVICE_ID_VIA_82C596, 0x00, 0x0f, ATA_UDMA2, VIA_BAD_CLK66 },
  87. { "vt82c586b", PCI_DEVICE_ID_VIA_82C586_0, 0x47, 0x4f, ATA_UDMA2, VIA_SET_FIFO },
  88. { "vt82c586b", PCI_DEVICE_ID_VIA_82C586_0, 0x40, 0x46, ATA_UDMA2, VIA_SET_FIFO | VIA_BAD_PREQ },
  89. { "vt82c586b", PCI_DEVICE_ID_VIA_82C586_0, 0x30, 0x3f, ATA_UDMA2, VIA_SET_FIFO },
  90. { "vt82c586a", PCI_DEVICE_ID_VIA_82C586_0, 0x20, 0x2f, ATA_UDMA2, VIA_SET_FIFO },
  91. { "vt82c586", PCI_DEVICE_ID_VIA_82C586_0, 0x00, 0x0f, 0x00, VIA_SET_FIFO },
  92. { "vt82c576", PCI_DEVICE_ID_VIA_82C576, 0x00, 0x2f, 0x00, VIA_SET_FIFO | VIA_NO_UNMASK },
  93. { "vt82c576", PCI_DEVICE_ID_VIA_82C576, 0x00, 0x2f, 0x00, VIA_SET_FIFO | VIA_NO_UNMASK | VIA_BAD_ID },
  94. { "vtxxxx", PCI_DEVICE_ID_VIA_ANON, 0x00, 0x2f, ATA_UDMA6, VIA_BAD_AST },
  95. { NULL }
  96. };
  97. static unsigned int via_clock;
  98. static char *via_dma[] = { "16", "25", "33", "44", "66", "100", "133" };
  99. struct via82cxxx_dev
  100. {
  101. struct via_isa_bridge *via_config;
  102. unsigned int via_80w;
  103. };
  104. /**
  105. * via_set_speed - write timing registers
  106. * @dev: PCI device
  107. * @dn: device
  108. * @timing: IDE timing data to use
  109. *
  110. * via_set_speed writes timing values to the chipset registers
  111. */
  112. static void via_set_speed(ide_hwif_t *hwif, u8 dn, struct ide_timing *timing)
  113. {
  114. struct pci_dev *dev = to_pci_dev(hwif->dev);
  115. struct ide_host *host = pci_get_drvdata(dev);
  116. struct via82cxxx_dev *vdev = host->host_priv;
  117. u8 t;
  118. if (~vdev->via_config->flags & VIA_BAD_AST) {
  119. pci_read_config_byte(dev, VIA_ADDRESS_SETUP, &t);
  120. t = (t & ~(3 << ((3 - dn) << 1))) | ((clamp_val(timing->setup, 1, 4) - 1) << ((3 - dn) << 1));
  121. pci_write_config_byte(dev, VIA_ADDRESS_SETUP, t);
  122. }
  123. pci_write_config_byte(dev, VIA_8BIT_TIMING + (1 - (dn >> 1)),
  124. ((clamp_val(timing->act8b, 1, 16) - 1) << 4) | (clamp_val(timing->rec8b, 1, 16) - 1));
  125. pci_write_config_byte(dev, VIA_DRIVE_TIMING + (3 - dn),
  126. ((clamp_val(timing->active, 1, 16) - 1) << 4) | (clamp_val(timing->recover, 1, 16) - 1));
  127. switch (vdev->via_config->udma_mask) {
  128. case ATA_UDMA2: t = timing->udma ? (0xe0 | (clamp_val(timing->udma, 2, 5) - 2)) : 0x03; break;
  129. case ATA_UDMA4: t = timing->udma ? (0xe8 | (clamp_val(timing->udma, 2, 9) - 2)) : 0x0f; break;
  130. case ATA_UDMA5: t = timing->udma ? (0xe0 | (clamp_val(timing->udma, 2, 9) - 2)) : 0x07; break;
  131. case ATA_UDMA6: t = timing->udma ? (0xe0 | (clamp_val(timing->udma, 2, 9) - 2)) : 0x07; break;
  132. }
  133. /* Set UDMA unless device is not UDMA capable */
  134. if (vdev->via_config->udma_mask) {
  135. u8 udma_etc;
  136. pci_read_config_byte(dev, VIA_UDMA_TIMING + 3 - dn, &udma_etc);
  137. /* clear transfer mode bit */
  138. udma_etc &= ~0x20;
  139. if (timing->udma) {
  140. /* preserve 80-wire cable detection bit */
  141. udma_etc &= 0x10;
  142. udma_etc |= t;
  143. }
  144. pci_write_config_byte(dev, VIA_UDMA_TIMING + 3 - dn, udma_etc);
  145. }
  146. }
  147. /**
  148. * via_set_drive - configure transfer mode
  149. * @hwif: port
  150. * @drive: Drive to set up
  151. *
  152. * via_set_drive() computes timing values configures the chipset to
  153. * a desired transfer mode. It also can be called by upper layers.
  154. */
  155. static void via_set_drive(ide_hwif_t *hwif, ide_drive_t *drive)
  156. {
  157. ide_drive_t *peer = ide_get_pair_dev(drive);
  158. struct pci_dev *dev = to_pci_dev(hwif->dev);
  159. struct ide_host *host = pci_get_drvdata(dev);
  160. struct via82cxxx_dev *vdev = host->host_priv;
  161. struct ide_timing t, p;
  162. unsigned int T, UT;
  163. const u8 speed = drive->dma_mode;
  164. T = 1000000000 / via_clock;
  165. switch (vdev->via_config->udma_mask) {
  166. case ATA_UDMA2: UT = T; break;
  167. case ATA_UDMA4: UT = T/2; break;
  168. case ATA_UDMA5: UT = T/3; break;
  169. case ATA_UDMA6: UT = T/4; break;
  170. default: UT = T;
  171. }
  172. ide_timing_compute(drive, speed, &t, T, UT);
  173. if (peer) {
  174. ide_timing_compute(peer, peer->pio_mode, &p, T, UT);
  175. ide_timing_merge(&p, &t, &t, IDE_TIMING_8BIT);
  176. }
  177. via_set_speed(hwif, drive->dn, &t);
  178. }
  179. /**
  180. * via_set_pio_mode - set host controller for PIO mode
  181. * @hwif: port
  182. * @drive: drive
  183. *
  184. * A callback from the upper layers for PIO-only tuning.
  185. */
  186. static void via_set_pio_mode(ide_hwif_t *hwif, ide_drive_t *drive)
  187. {
  188. drive->dma_mode = drive->pio_mode;
  189. via_set_drive(hwif, drive);
  190. }
  191. static struct via_isa_bridge *via_config_find(struct pci_dev **isa)
  192. {
  193. struct via_isa_bridge *via_config;
  194. for (via_config = via_isa_bridges;
  195. via_config->id != PCI_DEVICE_ID_VIA_ANON; via_config++)
  196. if ((*isa = pci_get_device(PCI_VENDOR_ID_VIA +
  197. !!(via_config->flags & VIA_BAD_ID),
  198. via_config->id, NULL))) {
  199. if ((*isa)->revision >= via_config->rev_min &&
  200. (*isa)->revision <= via_config->rev_max)
  201. break;
  202. pci_dev_put(*isa);
  203. }
  204. return via_config;
  205. }
  206. /*
  207. * Check and handle 80-wire cable presence
  208. */
  209. static void via_cable_detect(struct via82cxxx_dev *vdev, u32 u)
  210. {
  211. int i;
  212. switch (vdev->via_config->udma_mask) {
  213. case ATA_UDMA4:
  214. for (i = 24; i >= 0; i -= 8)
  215. if (((u >> (i & 16)) & 8) &&
  216. ((u >> i) & 0x20) &&
  217. (((u >> i) & 7) < 2)) {
  218. /*
  219. * 2x PCI clock and
  220. * UDMA w/ < 3T/cycle
  221. */
  222. vdev->via_80w |= (1 << (1 - (i >> 4)));
  223. }
  224. break;
  225. case ATA_UDMA5:
  226. for (i = 24; i >= 0; i -= 8)
  227. if (((u >> i) & 0x10) ||
  228. (((u >> i) & 0x20) &&
  229. (((u >> i) & 7) < 4))) {
  230. /* BIOS 80-wire bit or
  231. * UDMA w/ < 60ns/cycle
  232. */
  233. vdev->via_80w |= (1 << (1 - (i >> 4)));
  234. }
  235. break;
  236. case ATA_UDMA6:
  237. for (i = 24; i >= 0; i -= 8)
  238. if (((u >> i) & 0x10) ||
  239. (((u >> i) & 0x20) &&
  240. (((u >> i) & 7) < 6))) {
  241. /* BIOS 80-wire bit or
  242. * UDMA w/ < 60ns/cycle
  243. */
  244. vdev->via_80w |= (1 << (1 - (i >> 4)));
  245. }
  246. break;
  247. }
  248. }
  249. /**
  250. * init_chipset_via82cxxx - initialization handler
  251. * @dev: PCI device
  252. *
  253. * The initialization callback. Here we determine the IDE chip type
  254. * and initialize its drive independent registers.
  255. */
  256. static int init_chipset_via82cxxx(struct pci_dev *dev)
  257. {
  258. struct ide_host *host = pci_get_drvdata(dev);
  259. struct via82cxxx_dev *vdev = host->host_priv;
  260. struct via_isa_bridge *via_config = vdev->via_config;
  261. u8 t, v;
  262. u32 u;
  263. /*
  264. * Detect cable and configure Clk66
  265. */
  266. pci_read_config_dword(dev, VIA_UDMA_TIMING, &u);
  267. via_cable_detect(vdev, u);
  268. if (via_config->udma_mask == ATA_UDMA4) {
  269. /* Enable Clk66 */
  270. pci_write_config_dword(dev, VIA_UDMA_TIMING, u|0x80008);
  271. } else if (via_config->flags & VIA_BAD_CLK66) {
  272. /* Would cause trouble on 596a and 686 */
  273. pci_write_config_dword(dev, VIA_UDMA_TIMING, u & ~0x80008);
  274. }
  275. /*
  276. * Check whether interfaces are enabled.
  277. */
  278. pci_read_config_byte(dev, VIA_IDE_ENABLE, &v);
  279. /*
  280. * Set up FIFO sizes and thresholds.
  281. */
  282. pci_read_config_byte(dev, VIA_FIFO_CONFIG, &t);
  283. /* Disable PREQ# till DDACK# */
  284. if (via_config->flags & VIA_BAD_PREQ) {
  285. /* Would crash on 586b rev 41 */
  286. t &= 0x7f;
  287. }
  288. /* Fix FIFO split between channels */
  289. if (via_config->flags & VIA_SET_FIFO) {
  290. t &= (t & 0x9f);
  291. switch (v & 3) {
  292. case 2: t |= 0x00; break; /* 16 on primary */
  293. case 1: t |= 0x60; break; /* 16 on secondary */
  294. case 3: t |= 0x20; break; /* 8 pri 8 sec */
  295. }
  296. }
  297. pci_write_config_byte(dev, VIA_FIFO_CONFIG, t);
  298. return 0;
  299. }
  300. /*
  301. * Cable special cases
  302. */
  303. static const struct dmi_system_id cable_dmi_table[] = {
  304. {
  305. .ident = "Acer Ferrari 3400",
  306. .matches = {
  307. DMI_MATCH(DMI_BOARD_VENDOR, "Acer,Inc."),
  308. DMI_MATCH(DMI_BOARD_NAME, "Ferrari 3400"),
  309. },
  310. },
  311. { }
  312. };
  313. static int via_cable_override(struct pci_dev *pdev)
  314. {
  315. /* Systems by DMI */
  316. if (dmi_check_system(cable_dmi_table))
  317. return 1;
  318. /* Arima W730-K8/Targa Visionary 811/... */
  319. if (pdev->subsystem_vendor == 0x161F &&
  320. pdev->subsystem_device == 0x2032)
  321. return 1;
  322. return 0;
  323. }
  324. static u8 via82cxxx_cable_detect(ide_hwif_t *hwif)
  325. {
  326. struct pci_dev *pdev = to_pci_dev(hwif->dev);
  327. struct ide_host *host = pci_get_drvdata(pdev);
  328. struct via82cxxx_dev *vdev = host->host_priv;
  329. if (via_cable_override(pdev))
  330. return ATA_CBL_PATA40_SHORT;
  331. if ((vdev->via_config->flags & VIA_SATA_PATA) && hwif->channel == 0)
  332. return ATA_CBL_SATA;
  333. if ((vdev->via_80w >> hwif->channel) & 1)
  334. return ATA_CBL_PATA80;
  335. else
  336. return ATA_CBL_PATA40;
  337. }
  338. static const struct ide_port_ops via_port_ops = {
  339. .set_pio_mode = via_set_pio_mode,
  340. .set_dma_mode = via_set_drive,
  341. .cable_detect = via82cxxx_cable_detect,
  342. };
  343. static const struct ide_port_info via82cxxx_chipset = {
  344. .name = DRV_NAME,
  345. .init_chipset = init_chipset_via82cxxx,
  346. .enablebits = { { 0x40, 0x02, 0x02 }, { 0x40, 0x01, 0x01 } },
  347. .port_ops = &via_port_ops,
  348. .host_flags = IDE_HFLAG_PIO_NO_BLACKLIST |
  349. IDE_HFLAG_POST_SET_MODE |
  350. IDE_HFLAG_IO_32BIT,
  351. .pio_mask = ATA_PIO5,
  352. .swdma_mask = ATA_SWDMA2,
  353. .mwdma_mask = ATA_MWDMA2,
  354. };
  355. static int via_init_one(struct pci_dev *dev, const struct pci_device_id *id)
  356. {
  357. struct pci_dev *isa = NULL;
  358. struct via_isa_bridge *via_config;
  359. struct via82cxxx_dev *vdev;
  360. int rc;
  361. u8 idx = id->driver_data;
  362. struct ide_port_info d;
  363. d = via82cxxx_chipset;
  364. /*
  365. * Find the ISA bridge and check we know what it is.
  366. */
  367. via_config = via_config_find(&isa);
  368. /*
  369. * Print the boot message.
  370. */
  371. printk(KERN_INFO DRV_NAME " %s: VIA %s (rev %02x) IDE %sDMA%s\n",
  372. pci_name(dev), via_config->name, isa->revision,
  373. via_config->udma_mask ? "U" : "MW",
  374. via_dma[via_config->udma_mask ?
  375. (fls(via_config->udma_mask) - 1) : 0]);
  376. pci_dev_put(isa);
  377. /*
  378. * Determine system bus clock.
  379. */
  380. via_clock = (ide_pci_clk ? ide_pci_clk : 33) * 1000;
  381. switch (via_clock) {
  382. case 33000: via_clock = 33333; break;
  383. case 37000: via_clock = 37500; break;
  384. case 41000: via_clock = 41666; break;
  385. }
  386. if (via_clock < 20000 || via_clock > 50000) {
  387. printk(KERN_WARNING DRV_NAME ": User given PCI clock speed "
  388. "impossible (%d), using 33 MHz instead.\n", via_clock);
  389. via_clock = 33333;
  390. }
  391. if (idx == 1)
  392. d.enablebits[1].reg = d.enablebits[0].reg = 0;
  393. else
  394. d.host_flags |= IDE_HFLAG_NO_AUTODMA;
  395. if (idx == VIA_IDFLAG_SINGLE)
  396. d.host_flags |= IDE_HFLAG_SINGLE;
  397. if ((via_config->flags & VIA_NO_UNMASK) == 0)
  398. d.host_flags |= IDE_HFLAG_UNMASK_IRQS;
  399. d.udma_mask = via_config->udma_mask;
  400. vdev = kzalloc(sizeof(*vdev), GFP_KERNEL);
  401. if (!vdev) {
  402. printk(KERN_ERR DRV_NAME " %s: out of memory :(\n",
  403. pci_name(dev));
  404. return -ENOMEM;
  405. }
  406. vdev->via_config = via_config;
  407. rc = ide_pci_init_one(dev, &d, vdev);
  408. if (rc)
  409. kfree(vdev);
  410. return rc;
  411. }
  412. static void via_remove(struct pci_dev *dev)
  413. {
  414. struct ide_host *host = pci_get_drvdata(dev);
  415. struct via82cxxx_dev *vdev = host->host_priv;
  416. ide_pci_remove(dev);
  417. kfree(vdev);
  418. }
  419. static const struct pci_device_id via_pci_tbl[] = {
  420. { PCI_VDEVICE(VIA, PCI_DEVICE_ID_VIA_82C576_1), 0 },
  421. { PCI_VDEVICE(VIA, PCI_DEVICE_ID_VIA_82C586_1), 0 },
  422. { PCI_VDEVICE(VIA, PCI_DEVICE_ID_VIA_CX700_IDE), 0 },
  423. { PCI_VDEVICE(VIA, PCI_DEVICE_ID_VIA_VX855_IDE), VIA_IDFLAG_SINGLE },
  424. { PCI_VDEVICE(VIA, PCI_DEVICE_ID_VIA_6410), 1 },
  425. { PCI_VDEVICE(VIA, PCI_DEVICE_ID_VIA_6415), 1 },
  426. { PCI_VDEVICE(VIA, PCI_DEVICE_ID_VIA_SATA_EIDE), 1 },
  427. { 0, },
  428. };
  429. MODULE_DEVICE_TABLE(pci, via_pci_tbl);
  430. static struct pci_driver via_pci_driver = {
  431. .name = "VIA_IDE",
  432. .id_table = via_pci_tbl,
  433. .probe = via_init_one,
  434. .remove = via_remove,
  435. .suspend = ide_pci_suspend,
  436. .resume = ide_pci_resume,
  437. };
  438. static int __init via_ide_init(void)
  439. {
  440. return ide_pci_register_driver(&via_pci_driver);
  441. }
  442. static void __exit via_ide_exit(void)
  443. {
  444. pci_unregister_driver(&via_pci_driver);
  445. }
  446. module_init(via_ide_init);
  447. module_exit(via_ide_exit);
  448. MODULE_AUTHOR("Vojtech Pavlik, Bartlomiej Zolnierkiewicz, Michel Aubry, Jeff Garzik, Andre Hedrick");
  449. MODULE_DESCRIPTION("PCI driver module for VIA IDE");
  450. MODULE_LICENSE("GPL");