irq-gic-common.c 3.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123
  1. /*
  2. * Copyright (C) 2002 ARM Limited, All Rights Reserved.
  3. *
  4. * This program is free software; you can redistribute it and/or modify
  5. * it under the terms of the GNU General Public License version 2 as
  6. * published by the Free Software Foundation.
  7. *
  8. * This program is distributed in the hope that it will be useful,
  9. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. * GNU General Public License for more details.
  12. *
  13. * You should have received a copy of the GNU General Public License
  14. * along with this program. If not, see <http://www.gnu.org/licenses/>.
  15. */
  16. #include <linux/interrupt.h>
  17. #include <linux/io.h>
  18. #include <linux/irq.h>
  19. #include <linux/irqchip/arm-gic.h>
  20. #include "irq-gic-common.h"
  21. void gic_enable_quirks(u32 iidr, const struct gic_quirk *quirks,
  22. void *data)
  23. {
  24. for (; quirks->desc; quirks++) {
  25. if (quirks->iidr != (quirks->mask & iidr))
  26. continue;
  27. quirks->init(data);
  28. pr_info("GIC: enabling workaround for %s\n", quirks->desc);
  29. }
  30. }
  31. int gic_configure_irq(unsigned int irq, unsigned int type,
  32. void __iomem *base, void (*sync_access)(void))
  33. {
  34. u32 confmask = 0x2 << ((irq % 16) * 2);
  35. u32 confoff = (irq / 16) * 4;
  36. u32 val, oldval;
  37. int ret = 0;
  38. /*
  39. * Read current configuration register, and insert the config
  40. * for "irq", depending on "type".
  41. */
  42. val = oldval = readl_relaxed(base + GIC_DIST_CONFIG + confoff);
  43. if (type & IRQ_TYPE_LEVEL_MASK)
  44. val &= ~confmask;
  45. else if (type & IRQ_TYPE_EDGE_BOTH)
  46. val |= confmask;
  47. /*
  48. * Write back the new configuration, and possibly re-enable
  49. * the interrupt. If we tried to write a new configuration and failed,
  50. * return an error.
  51. */
  52. writel_relaxed(val, base + GIC_DIST_CONFIG + confoff);
  53. if (readl_relaxed(base + GIC_DIST_CONFIG + confoff) != val && val != oldval)
  54. ret = -EINVAL;
  55. if (sync_access)
  56. sync_access();
  57. return ret;
  58. }
  59. void __init gic_dist_config(void __iomem *base, int gic_irqs,
  60. void (*sync_access)(void))
  61. {
  62. unsigned int i;
  63. /*
  64. * Set all global interrupts to be level triggered, active low.
  65. */
  66. for (i = 32; i < gic_irqs; i += 16)
  67. writel_relaxed(GICD_INT_ACTLOW_LVLTRIG,
  68. base + GIC_DIST_CONFIG + i / 4);
  69. /*
  70. * Set priority on all global interrupts.
  71. */
  72. for (i = 32; i < gic_irqs; i += 4)
  73. writel_relaxed(GICD_INT_DEF_PRI_X4, base + GIC_DIST_PRI + i);
  74. /*
  75. * Deactivate and disable all SPIs. Leave the PPI and SGIs
  76. * alone as they are in the redistributor registers on GICv3.
  77. */
  78. for (i = 32; i < gic_irqs; i += 32) {
  79. writel_relaxed(GICD_INT_EN_CLR_X32,
  80. base + GIC_DIST_ACTIVE_CLEAR + i / 8);
  81. writel_relaxed(GICD_INT_EN_CLR_X32,
  82. base + GIC_DIST_ENABLE_CLEAR + i / 8);
  83. }
  84. if (sync_access)
  85. sync_access();
  86. }
  87. void gic_cpu_config(void __iomem *base, void (*sync_access)(void))
  88. {
  89. int i;
  90. /*
  91. * Deal with the banked PPI and SGI interrupts - disable all
  92. * PPI interrupts, ensure all SGI interrupts are enabled.
  93. * Make sure everything is deactivated.
  94. */
  95. writel_relaxed(GICD_INT_EN_CLR_X32, base + GIC_DIST_ACTIVE_CLEAR);
  96. writel_relaxed(GICD_INT_EN_CLR_PPI, base + GIC_DIST_ENABLE_CLEAR);
  97. writel_relaxed(GICD_INT_EN_SET_SGI, base + GIC_DIST_ENABLE_SET);
  98. /*
  99. * Set priority on PPI and SGI interrupts
  100. */
  101. for (i = 0; i < 32; i += 4)
  102. writel_relaxed(GICD_INT_DEF_PRI_X4,
  103. base + GIC_DIST_PRI + i * 4 / 4);
  104. if (sync_access)
  105. sync_access();
  106. }