au8522_decoder.c 26 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830
  1. /*
  2. * Auvitek AU8522 QAM/8VSB demodulator driver and video decoder
  3. *
  4. * Copyright (C) 2009 Devin Heitmueller <dheitmueller@linuxtv.org>
  5. * Copyright (C) 2005-2008 Auvitek International, Ltd.
  6. *
  7. * This program is free software; you can redistribute it and/or
  8. * modify it under the terms of the GNU General Public License
  9. * As published by the Free Software Foundation; either version 2
  10. * of the License, or (at your option) any later version.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program; if not, write to the Free Software
  19. * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston, MA
  20. * 02110-1301, USA.
  21. */
  22. /* Developer notes:
  23. *
  24. * VBI support is not yet working
  25. * Enough is implemented here for CVBS and S-Video inputs, but the actual
  26. * analog demodulator code isn't implemented (not needed for xc5000 since it
  27. * has its own demodulator and outputs CVBS)
  28. *
  29. */
  30. #include <linux/kernel.h>
  31. #include <linux/slab.h>
  32. #include <linux/videodev2.h>
  33. #include <linux/i2c.h>
  34. #include <linux/delay.h>
  35. #include <media/v4l2-common.h>
  36. #include <media/v4l2-device.h>
  37. #include "au8522.h"
  38. #include "au8522_priv.h"
  39. MODULE_AUTHOR("Devin Heitmueller");
  40. MODULE_LICENSE("GPL");
  41. static int au8522_analog_debug;
  42. module_param_named(analog_debug, au8522_analog_debug, int, 0644);
  43. MODULE_PARM_DESC(analog_debug,
  44. "Analog debugging messages [0=Off (default) 1=On]");
  45. struct au8522_register_config {
  46. u16 reg_name;
  47. u8 reg_val[8];
  48. };
  49. /* Video Decoder Filter Coefficients
  50. The values are as follows from left to right
  51. 0="ATV RF" 1="ATV RF13" 2="CVBS" 3="S-Video" 4="PAL" 5=CVBS13" 6="SVideo13"
  52. */
  53. static const struct au8522_register_config filter_coef[] = {
  54. {AU8522_FILTER_COEF_R410, {0x25, 0x00, 0x25, 0x25, 0x00, 0x00, 0x00} },
  55. {AU8522_FILTER_COEF_R411, {0x20, 0x00, 0x20, 0x20, 0x00, 0x00, 0x00} },
  56. {AU8522_FILTER_COEF_R412, {0x03, 0x00, 0x03, 0x03, 0x00, 0x00, 0x00} },
  57. {AU8522_FILTER_COEF_R413, {0xe6, 0x00, 0xe6, 0xe6, 0x00, 0x00, 0x00} },
  58. {AU8522_FILTER_COEF_R414, {0x40, 0x00, 0x40, 0x40, 0x00, 0x00, 0x00} },
  59. {AU8522_FILTER_COEF_R415, {0x1b, 0x00, 0x1b, 0x1b, 0x00, 0x00, 0x00} },
  60. {AU8522_FILTER_COEF_R416, {0xc0, 0x00, 0xc0, 0x04, 0x00, 0x00, 0x00} },
  61. {AU8522_FILTER_COEF_R417, {0x04, 0x00, 0x04, 0x04, 0x00, 0x00, 0x00} },
  62. {AU8522_FILTER_COEF_R418, {0x8c, 0x00, 0x8c, 0x8c, 0x00, 0x00, 0x00} },
  63. {AU8522_FILTER_COEF_R419, {0xa0, 0x40, 0xa0, 0xa0, 0x40, 0x40, 0x40} },
  64. {AU8522_FILTER_COEF_R41A, {0x21, 0x09, 0x21, 0x21, 0x09, 0x09, 0x09} },
  65. {AU8522_FILTER_COEF_R41B, {0x6c, 0x38, 0x6c, 0x6c, 0x38, 0x38, 0x38} },
  66. {AU8522_FILTER_COEF_R41C, {0x03, 0xff, 0x03, 0x03, 0xff, 0xff, 0xff} },
  67. {AU8522_FILTER_COEF_R41D, {0xbf, 0xc7, 0xbf, 0xbf, 0xc7, 0xc7, 0xc7} },
  68. {AU8522_FILTER_COEF_R41E, {0xa0, 0xdf, 0xa0, 0xa0, 0xdf, 0xdf, 0xdf} },
  69. {AU8522_FILTER_COEF_R41F, {0x10, 0x06, 0x10, 0x10, 0x06, 0x06, 0x06} },
  70. {AU8522_FILTER_COEF_R420, {0xae, 0x30, 0xae, 0xae, 0x30, 0x30, 0x30} },
  71. {AU8522_FILTER_COEF_R421, {0xc4, 0x01, 0xc4, 0xc4, 0x01, 0x01, 0x01} },
  72. {AU8522_FILTER_COEF_R422, {0x54, 0xdd, 0x54, 0x54, 0xdd, 0xdd, 0xdd} },
  73. {AU8522_FILTER_COEF_R423, {0xd0, 0xaf, 0xd0, 0xd0, 0xaf, 0xaf, 0xaf} },
  74. {AU8522_FILTER_COEF_R424, {0x1c, 0xf7, 0x1c, 0x1c, 0xf7, 0xf7, 0xf7} },
  75. {AU8522_FILTER_COEF_R425, {0x76, 0xdb, 0x76, 0x76, 0xdb, 0xdb, 0xdb} },
  76. {AU8522_FILTER_COEF_R426, {0x61, 0xc0, 0x61, 0x61, 0xc0, 0xc0, 0xc0} },
  77. {AU8522_FILTER_COEF_R427, {0xd1, 0x2f, 0xd1, 0xd1, 0x2f, 0x2f, 0x2f} },
  78. {AU8522_FILTER_COEF_R428, {0x84, 0xd8, 0x84, 0x84, 0xd8, 0xd8, 0xd8} },
  79. {AU8522_FILTER_COEF_R429, {0x06, 0xfb, 0x06, 0x06, 0xfb, 0xfb, 0xfb} },
  80. {AU8522_FILTER_COEF_R42A, {0x21, 0xd5, 0x21, 0x21, 0xd5, 0xd5, 0xd5} },
  81. {AU8522_FILTER_COEF_R42B, {0x0a, 0x3e, 0x0a, 0x0a, 0x3e, 0x3e, 0x3e} },
  82. {AU8522_FILTER_COEF_R42C, {0xe6, 0x15, 0xe6, 0xe6, 0x15, 0x15, 0x15} },
  83. {AU8522_FILTER_COEF_R42D, {0x01, 0x34, 0x01, 0x01, 0x34, 0x34, 0x34} },
  84. };
  85. #define NUM_FILTER_COEF (sizeof(filter_coef)\
  86. / sizeof(struct au8522_register_config))
  87. /* Registers 0x060b through 0x0652 are the LP Filter coefficients
  88. The values are as follows from left to right
  89. 0="SIF" 1="ATVRF/ATVRF13"
  90. Note: the "ATVRF/ATVRF13" mode has never been tested
  91. */
  92. static const struct au8522_register_config lpfilter_coef[] = {
  93. {0x060b, {0x21, 0x0b} },
  94. {0x060c, {0xad, 0xad} },
  95. {0x060d, {0x70, 0xf0} },
  96. {0x060e, {0xea, 0xe9} },
  97. {0x060f, {0xdd, 0xdd} },
  98. {0x0610, {0x08, 0x64} },
  99. {0x0611, {0x60, 0x60} },
  100. {0x0612, {0xf8, 0xb2} },
  101. {0x0613, {0x01, 0x02} },
  102. {0x0614, {0xe4, 0xb4} },
  103. {0x0615, {0x19, 0x02} },
  104. {0x0616, {0xae, 0x2e} },
  105. {0x0617, {0xee, 0xc5} },
  106. {0x0618, {0x56, 0x56} },
  107. {0x0619, {0x30, 0x58} },
  108. {0x061a, {0xf9, 0xf8} },
  109. {0x061b, {0x24, 0x64} },
  110. {0x061c, {0x07, 0x07} },
  111. {0x061d, {0x30, 0x30} },
  112. {0x061e, {0xa9, 0xed} },
  113. {0x061f, {0x09, 0x0b} },
  114. {0x0620, {0x42, 0xc2} },
  115. {0x0621, {0x1d, 0x2a} },
  116. {0x0622, {0xd6, 0x56} },
  117. {0x0623, {0x95, 0x8b} },
  118. {0x0624, {0x2b, 0x2b} },
  119. {0x0625, {0x30, 0x24} },
  120. {0x0626, {0x3e, 0x3e} },
  121. {0x0627, {0x62, 0xe2} },
  122. {0x0628, {0xe9, 0xf5} },
  123. {0x0629, {0x99, 0x19} },
  124. {0x062a, {0xd4, 0x11} },
  125. {0x062b, {0x03, 0x04} },
  126. {0x062c, {0xb5, 0x85} },
  127. {0x062d, {0x1e, 0x20} },
  128. {0x062e, {0x2a, 0xea} },
  129. {0x062f, {0xd7, 0xd2} },
  130. {0x0630, {0x15, 0x15} },
  131. {0x0631, {0xa3, 0xa9} },
  132. {0x0632, {0x1f, 0x1f} },
  133. {0x0633, {0xf9, 0xd1} },
  134. {0x0634, {0xc0, 0xc3} },
  135. {0x0635, {0x4d, 0x8d} },
  136. {0x0636, {0x21, 0x31} },
  137. {0x0637, {0x83, 0x83} },
  138. {0x0638, {0x08, 0x8c} },
  139. {0x0639, {0x19, 0x19} },
  140. {0x063a, {0x45, 0xa5} },
  141. {0x063b, {0xef, 0xec} },
  142. {0x063c, {0x8a, 0x8a} },
  143. {0x063d, {0xf4, 0xf6} },
  144. {0x063e, {0x8f, 0x8f} },
  145. {0x063f, {0x44, 0x0c} },
  146. {0x0640, {0xef, 0xf0} },
  147. {0x0641, {0x66, 0x66} },
  148. {0x0642, {0xcc, 0xd2} },
  149. {0x0643, {0x41, 0x41} },
  150. {0x0644, {0x63, 0x93} },
  151. {0x0645, {0x8e, 0x8e} },
  152. {0x0646, {0xa2, 0x42} },
  153. {0x0647, {0x7b, 0x7b} },
  154. {0x0648, {0x04, 0x04} },
  155. {0x0649, {0x00, 0x00} },
  156. {0x064a, {0x40, 0x40} },
  157. {0x064b, {0x8c, 0x98} },
  158. {0x064c, {0x00, 0x00} },
  159. {0x064d, {0x63, 0xc3} },
  160. {0x064e, {0x04, 0x04} },
  161. {0x064f, {0x20, 0x20} },
  162. {0x0650, {0x00, 0x00} },
  163. {0x0651, {0x40, 0x40} },
  164. {0x0652, {0x01, 0x01} },
  165. };
  166. #define NUM_LPFILTER_COEF (sizeof(lpfilter_coef)\
  167. / sizeof(struct au8522_register_config))
  168. static inline struct au8522_state *to_state(struct v4l2_subdev *sd)
  169. {
  170. return container_of(sd, struct au8522_state, sd);
  171. }
  172. static void setup_vbi(struct au8522_state *state, int aud_input)
  173. {
  174. int i;
  175. /* These are set to zero regardless of what mode we're in */
  176. au8522_writereg(state, AU8522_TVDEC_VBI_CTRL_H_REG017H, 0x00);
  177. au8522_writereg(state, AU8522_TVDEC_VBI_CTRL_L_REG018H, 0x00);
  178. au8522_writereg(state, AU8522_TVDEC_VBI_USER_TOTAL_BITS_REG019H, 0x00);
  179. au8522_writereg(state, AU8522_TVDEC_VBI_USER_TUNIT_H_REG01AH, 0x00);
  180. au8522_writereg(state, AU8522_TVDEC_VBI_USER_TUNIT_L_REG01BH, 0x00);
  181. au8522_writereg(state, AU8522_TVDEC_VBI_USER_THRESH1_REG01CH, 0x00);
  182. au8522_writereg(state, AU8522_TVDEC_VBI_USER_FRAME_PAT2_REG01EH, 0x00);
  183. au8522_writereg(state, AU8522_TVDEC_VBI_USER_FRAME_PAT1_REG01FH, 0x00);
  184. au8522_writereg(state, AU8522_TVDEC_VBI_USER_FRAME_PAT0_REG020H, 0x00);
  185. au8522_writereg(state, AU8522_TVDEC_VBI_USER_FRAME_MASK2_REG021H,
  186. 0x00);
  187. au8522_writereg(state, AU8522_TVDEC_VBI_USER_FRAME_MASK1_REG022H,
  188. 0x00);
  189. au8522_writereg(state, AU8522_TVDEC_VBI_USER_FRAME_MASK0_REG023H,
  190. 0x00);
  191. /* Setup the VBI registers */
  192. for (i = 0x30; i < 0x60; i++)
  193. au8522_writereg(state, i, 0x40);
  194. /* For some reason, every register is 0x40 except register 0x44
  195. (confirmed via the HVR-950q USB capture) */
  196. au8522_writereg(state, 0x44, 0x60);
  197. /* Enable VBI (we always do this regardless of whether the user is
  198. viewing closed caption info) */
  199. au8522_writereg(state, AU8522_TVDEC_VBI_CTRL_H_REG017H,
  200. AU8522_TVDEC_VBI_CTRL_H_REG017H_CCON);
  201. }
  202. static void setup_decoder_defaults(struct au8522_state *state, bool is_svideo)
  203. {
  204. int i;
  205. int filter_coef_type;
  206. /* Provide reasonable defaults for picture tuning values */
  207. au8522_writereg(state, AU8522_TVDEC_SHARPNESSREG009H, 0x07);
  208. au8522_writereg(state, AU8522_TVDEC_BRIGHTNESS_REG00AH, 0xed);
  209. au8522_writereg(state, AU8522_TVDEC_CONTRAST_REG00BH, 0x79);
  210. au8522_writereg(state, AU8522_TVDEC_SATURATION_CB_REG00CH, 0x80);
  211. au8522_writereg(state, AU8522_TVDEC_SATURATION_CR_REG00DH, 0x80);
  212. au8522_writereg(state, AU8522_TVDEC_HUE_H_REG00EH, 0x00);
  213. au8522_writereg(state, AU8522_TVDEC_HUE_L_REG00FH, 0x00);
  214. /* Other decoder registers */
  215. au8522_writereg(state, AU8522_TVDEC_INT_MASK_REG010H, 0x00);
  216. if (is_svideo)
  217. au8522_writereg(state, AU8522_VIDEO_MODE_REG011H, 0x04);
  218. else
  219. au8522_writereg(state, AU8522_VIDEO_MODE_REG011H, 0x00);
  220. au8522_writereg(state, AU8522_TVDEC_PGA_REG012H,
  221. AU8522_TVDEC_PGA_REG012H_CVBS);
  222. au8522_writereg(state, AU8522_TVDEC_COMB_MODE_REG015H,
  223. AU8522_TVDEC_COMB_MODE_REG015H_CVBS);
  224. au8522_writereg(state, AU8522_TVDED_DBG_MODE_REG060H,
  225. AU8522_TVDED_DBG_MODE_REG060H_CVBS);
  226. if (state->std == V4L2_STD_PAL_M) {
  227. au8522_writereg(state, AU8522_TVDEC_FORMAT_CTRL1_REG061H,
  228. AU8522_TVDEC_FORMAT_CTRL1_REG061H_FIELD_LEN_525 |
  229. AU8522_TVDEC_FORMAT_CTRL1_REG061H_LINE_LEN_63_492 |
  230. AU8522_TVDEC_FORMAT_CTRL1_REG061H_SUBCARRIER_NTSC_AUTO);
  231. au8522_writereg(state, AU8522_TVDEC_FORMAT_CTRL2_REG062H,
  232. AU8522_TVDEC_FORMAT_CTRL2_REG062H_STD_PAL_M);
  233. } else {
  234. /* NTSC */
  235. au8522_writereg(state, AU8522_TVDEC_FORMAT_CTRL1_REG061H,
  236. AU8522_TVDEC_FORMAT_CTRL1_REG061H_FIELD_LEN_525 |
  237. AU8522_TVDEC_FORMAT_CTRL1_REG061H_LINE_LEN_63_492 |
  238. AU8522_TVDEC_FORMAT_CTRL1_REG061H_SUBCARRIER_NTSC_MN);
  239. au8522_writereg(state, AU8522_TVDEC_FORMAT_CTRL2_REG062H,
  240. AU8522_TVDEC_FORMAT_CTRL2_REG062H_STD_NTSC);
  241. }
  242. au8522_writereg(state, AU8522_TVDEC_VCR_DET_LLIM_REG063H,
  243. AU8522_TVDEC_VCR_DET_LLIM_REG063H_CVBS);
  244. au8522_writereg(state, AU8522_TVDEC_VCR_DET_HLIM_REG064H,
  245. AU8522_TVDEC_VCR_DET_HLIM_REG064H_CVBS);
  246. au8522_writereg(state, AU8522_TVDEC_COMB_VDIF_THR1_REG065H,
  247. AU8522_TVDEC_COMB_VDIF_THR1_REG065H_CVBS);
  248. au8522_writereg(state, AU8522_TVDEC_COMB_VDIF_THR2_REG066H,
  249. AU8522_TVDEC_COMB_VDIF_THR2_REG066H_CVBS);
  250. au8522_writereg(state, AU8522_TVDEC_COMB_VDIF_THR3_REG067H,
  251. AU8522_TVDEC_COMB_VDIF_THR3_REG067H_CVBS);
  252. au8522_writereg(state, AU8522_TVDEC_COMB_NOTCH_THR_REG068H,
  253. AU8522_TVDEC_COMB_NOTCH_THR_REG068H_CVBS);
  254. au8522_writereg(state, AU8522_TVDEC_COMB_HDIF_THR1_REG069H,
  255. AU8522_TVDEC_COMB_HDIF_THR1_REG069H_CVBS);
  256. au8522_writereg(state, AU8522_TVDEC_COMB_HDIF_THR2_REG06AH,
  257. AU8522_TVDEC_COMB_HDIF_THR2_REG06AH_CVBS);
  258. au8522_writereg(state, AU8522_TVDEC_COMB_HDIF_THR3_REG06BH,
  259. AU8522_TVDEC_COMB_HDIF_THR3_REG06BH_CVBS);
  260. if (is_svideo) {
  261. au8522_writereg(state, AU8522_TVDEC_COMB_DCDIF_THR1_REG06CH,
  262. AU8522_TVDEC_COMB_DCDIF_THR1_REG06CH_SVIDEO);
  263. au8522_writereg(state, AU8522_TVDEC_COMB_DCDIF_THR2_REG06DH,
  264. AU8522_TVDEC_COMB_DCDIF_THR2_REG06DH_SVIDEO);
  265. } else {
  266. au8522_writereg(state, AU8522_TVDEC_COMB_DCDIF_THR1_REG06CH,
  267. AU8522_TVDEC_COMB_DCDIF_THR1_REG06CH_CVBS);
  268. au8522_writereg(state, AU8522_TVDEC_COMB_DCDIF_THR2_REG06DH,
  269. AU8522_TVDEC_COMB_DCDIF_THR2_REG06DH_CVBS);
  270. }
  271. au8522_writereg(state, AU8522_TVDEC_COMB_DCDIF_THR3_REG06EH,
  272. AU8522_TVDEC_COMB_DCDIF_THR3_REG06EH_CVBS);
  273. au8522_writereg(state, AU8522_TVDEC_UV_SEP_THR_REG06FH,
  274. AU8522_TVDEC_UV_SEP_THR_REG06FH_CVBS);
  275. au8522_writereg(state, AU8522_TVDEC_COMB_DC_THR1_NTSC_REG070H,
  276. AU8522_TVDEC_COMB_DC_THR1_NTSC_REG070H_CVBS);
  277. au8522_writereg(state, AU8522_REG071H, AU8522_REG071H_CVBS);
  278. au8522_writereg(state, AU8522_REG072H, AU8522_REG072H_CVBS);
  279. au8522_writereg(state, AU8522_TVDEC_COMB_DC_THR2_NTSC_REG073H,
  280. AU8522_TVDEC_COMB_DC_THR2_NTSC_REG073H_CVBS);
  281. au8522_writereg(state, AU8522_REG074H, AU8522_REG074H_CVBS);
  282. au8522_writereg(state, AU8522_REG075H, AU8522_REG075H_CVBS);
  283. au8522_writereg(state, AU8522_TVDEC_DCAGC_CTRL_REG077H,
  284. AU8522_TVDEC_DCAGC_CTRL_REG077H_CVBS);
  285. au8522_writereg(state, AU8522_TVDEC_PIC_START_ADJ_REG078H,
  286. AU8522_TVDEC_PIC_START_ADJ_REG078H_CVBS);
  287. au8522_writereg(state, AU8522_TVDEC_AGC_HIGH_LIMIT_REG079H,
  288. AU8522_TVDEC_AGC_HIGH_LIMIT_REG079H_CVBS);
  289. au8522_writereg(state, AU8522_TVDEC_MACROVISION_SYNC_THR_REG07AH,
  290. AU8522_TVDEC_MACROVISION_SYNC_THR_REG07AH_CVBS);
  291. au8522_writereg(state, AU8522_TVDEC_INTRP_CTRL_REG07BH,
  292. AU8522_TVDEC_INTRP_CTRL_REG07BH_CVBS);
  293. au8522_writereg(state, AU8522_TVDEC_AGC_LOW_LIMIT_REG0E4H,
  294. AU8522_TVDEC_AGC_LOW_LIMIT_REG0E4H_CVBS);
  295. au8522_writereg(state, AU8522_TOREGAAGC_REG0E5H,
  296. AU8522_TOREGAAGC_REG0E5H_CVBS);
  297. au8522_writereg(state, AU8522_REG016H, AU8522_REG016H_CVBS);
  298. setup_vbi(state, 0);
  299. if (is_svideo) {
  300. /* Despite what the table says, for the HVR-950q we still need
  301. to be in CVBS mode for the S-Video input (reason unknown). */
  302. /* filter_coef_type = 3; */
  303. filter_coef_type = 5;
  304. } else {
  305. filter_coef_type = 5;
  306. }
  307. /* Load the Video Decoder Filter Coefficients */
  308. for (i = 0; i < NUM_FILTER_COEF; i++) {
  309. au8522_writereg(state, filter_coef[i].reg_name,
  310. filter_coef[i].reg_val[filter_coef_type]);
  311. }
  312. /* It's not clear what these registers are for, but they are always
  313. set to the same value regardless of what mode we're in */
  314. au8522_writereg(state, AU8522_REG42EH, 0x87);
  315. au8522_writereg(state, AU8522_REG42FH, 0xa2);
  316. au8522_writereg(state, AU8522_REG430H, 0xbf);
  317. au8522_writereg(state, AU8522_REG431H, 0xcb);
  318. au8522_writereg(state, AU8522_REG432H, 0xa1);
  319. au8522_writereg(state, AU8522_REG433H, 0x41);
  320. au8522_writereg(state, AU8522_REG434H, 0x88);
  321. au8522_writereg(state, AU8522_REG435H, 0xc2);
  322. au8522_writereg(state, AU8522_REG436H, 0x3c);
  323. }
  324. static void au8522_setup_cvbs_mode(struct au8522_state *state, u8 input_mode)
  325. {
  326. /* here we're going to try the pre-programmed route */
  327. au8522_writereg(state, AU8522_MODULE_CLOCK_CONTROL_REG0A3H,
  328. AU8522_MODULE_CLOCK_CONTROL_REG0A3H_CVBS);
  329. /* PGA in automatic mode */
  330. au8522_writereg(state, AU8522_PGA_CONTROL_REG082H, 0x00);
  331. /* Enable clamping control */
  332. au8522_writereg(state, AU8522_CLAMPING_CONTROL_REG083H, 0x00);
  333. au8522_writereg(state, AU8522_INPUT_CONTROL_REG081H, input_mode);
  334. setup_decoder_defaults(state, false);
  335. au8522_writereg(state, AU8522_SYSTEM_MODULE_CONTROL_0_REG0A4H,
  336. AU8522_SYSTEM_MODULE_CONTROL_0_REG0A4H_CVBS);
  337. }
  338. static void au8522_setup_cvbs_tuner_mode(struct au8522_state *state,
  339. u8 input_mode)
  340. {
  341. /* here we're going to try the pre-programmed route */
  342. au8522_writereg(state, AU8522_MODULE_CLOCK_CONTROL_REG0A3H,
  343. AU8522_MODULE_CLOCK_CONTROL_REG0A3H_CVBS);
  344. /* It's not clear why we have to have the PGA in automatic mode while
  345. enabling clamp control, but it's what Windows does */
  346. au8522_writereg(state, AU8522_PGA_CONTROL_REG082H, 0x00);
  347. /* Enable clamping control */
  348. au8522_writereg(state, AU8522_CLAMPING_CONTROL_REG083H, 0x0e);
  349. /* Disable automatic PGA (since the CVBS is coming from the tuner) */
  350. au8522_writereg(state, AU8522_PGA_CONTROL_REG082H, 0x10);
  351. /* Set input mode to CVBS on channel 4 with SIF audio input enabled */
  352. au8522_writereg(state, AU8522_INPUT_CONTROL_REG081H, input_mode);
  353. setup_decoder_defaults(state, false);
  354. au8522_writereg(state, AU8522_SYSTEM_MODULE_CONTROL_0_REG0A4H,
  355. AU8522_SYSTEM_MODULE_CONTROL_0_REG0A4H_CVBS);
  356. }
  357. static void au8522_setup_svideo_mode(struct au8522_state *state,
  358. u8 input_mode)
  359. {
  360. au8522_writereg(state, AU8522_MODULE_CLOCK_CONTROL_REG0A3H,
  361. AU8522_MODULE_CLOCK_CONTROL_REG0A3H_SVIDEO);
  362. /* Set input to Y on Channe1, C on Channel 3 */
  363. au8522_writereg(state, AU8522_INPUT_CONTROL_REG081H, input_mode);
  364. /* PGA in automatic mode */
  365. au8522_writereg(state, AU8522_PGA_CONTROL_REG082H, 0x00);
  366. /* Enable clamping control */
  367. au8522_writereg(state, AU8522_CLAMPING_CONTROL_REG083H, 0x00);
  368. setup_decoder_defaults(state, true);
  369. au8522_writereg(state, AU8522_SYSTEM_MODULE_CONTROL_0_REG0A4H,
  370. AU8522_SYSTEM_MODULE_CONTROL_0_REG0A4H_CVBS);
  371. }
  372. /* ----------------------------------------------------------------------- */
  373. static void disable_audio_input(struct au8522_state *state)
  374. {
  375. au8522_writereg(state, AU8522_AUDIO_VOLUME_L_REG0F2H, 0x00);
  376. au8522_writereg(state, AU8522_AUDIO_VOLUME_R_REG0F3H, 0x00);
  377. au8522_writereg(state, AU8522_AUDIO_VOLUME_REG0F4H, 0x00);
  378. au8522_writereg(state, AU8522_SYSTEM_MODULE_CONTROL_1_REG0A5H, 0x04);
  379. au8522_writereg(state, AU8522_I2S_CTRL_2_REG112H, 0x02);
  380. au8522_writereg(state, AU8522_SYSTEM_MODULE_CONTROL_0_REG0A4H,
  381. AU8522_SYSTEM_MODULE_CONTROL_0_REG0A4H_SVIDEO);
  382. }
  383. /* 0=disable, 1=SIF */
  384. static void set_audio_input(struct au8522_state *state)
  385. {
  386. int aud_input = state->aud_input;
  387. int i;
  388. /* Note that this function needs to be used in conjunction with setting
  389. the input routing via register 0x81 */
  390. if (aud_input == AU8522_AUDIO_NONE) {
  391. disable_audio_input(state);
  392. return;
  393. }
  394. if (aud_input != AU8522_AUDIO_SIF) {
  395. /* The caller asked for a mode we don't currently support */
  396. printk(KERN_ERR "Unsupported audio mode requested! mode=%d\n",
  397. aud_input);
  398. return;
  399. }
  400. /* Load the Audio Decoder Filter Coefficients */
  401. for (i = 0; i < NUM_LPFILTER_COEF; i++) {
  402. au8522_writereg(state, lpfilter_coef[i].reg_name,
  403. lpfilter_coef[i].reg_val[0]);
  404. }
  405. /* Setup audio */
  406. au8522_writereg(state, AU8522_AUDIO_VOLUME_L_REG0F2H, 0x00);
  407. au8522_writereg(state, AU8522_AUDIO_VOLUME_R_REG0F3H, 0x00);
  408. au8522_writereg(state, AU8522_AUDIO_VOLUME_REG0F4H, 0x00);
  409. au8522_writereg(state, AU8522_I2C_CONTROL_REG1_REG091H, 0x80);
  410. au8522_writereg(state, AU8522_I2C_CONTROL_REG0_REG090H, 0x84);
  411. msleep(150);
  412. au8522_writereg(state, AU8522_SYSTEM_MODULE_CONTROL_0_REG0A4H, 0x00);
  413. msleep(10);
  414. au8522_writereg(state, AU8522_SYSTEM_MODULE_CONTROL_0_REG0A4H,
  415. AU8522_SYSTEM_MODULE_CONTROL_0_REG0A4H_CVBS);
  416. msleep(50);
  417. au8522_writereg(state, AU8522_AUDIO_VOLUME_L_REG0F2H, 0x7F);
  418. au8522_writereg(state, AU8522_AUDIO_VOLUME_R_REG0F3H, 0x7F);
  419. au8522_writereg(state, AU8522_AUDIO_VOLUME_REG0F4H, 0xff);
  420. msleep(80);
  421. au8522_writereg(state, AU8522_AUDIO_VOLUME_L_REG0F2H, 0x7F);
  422. au8522_writereg(state, AU8522_AUDIO_VOLUME_R_REG0F3H, 0x7F);
  423. au8522_writereg(state, AU8522_REG0F9H, AU8522_REG0F9H_AUDIO);
  424. au8522_writereg(state, AU8522_AUDIO_MODE_REG0F1H, 0x82);
  425. msleep(70);
  426. au8522_writereg(state, AU8522_SYSTEM_MODULE_CONTROL_1_REG0A5H, 0x09);
  427. au8522_writereg(state, AU8522_AUDIOFREQ_REG606H, 0x03);
  428. au8522_writereg(state, AU8522_I2S_CTRL_2_REG112H, 0xc2);
  429. }
  430. /* ----------------------------------------------------------------------- */
  431. static int au8522_s_ctrl(struct v4l2_ctrl *ctrl)
  432. {
  433. struct au8522_state *state =
  434. container_of(ctrl->handler, struct au8522_state, hdl);
  435. switch (ctrl->id) {
  436. case V4L2_CID_BRIGHTNESS:
  437. au8522_writereg(state, AU8522_TVDEC_BRIGHTNESS_REG00AH,
  438. ctrl->val - 128);
  439. break;
  440. case V4L2_CID_CONTRAST:
  441. au8522_writereg(state, AU8522_TVDEC_CONTRAST_REG00BH,
  442. ctrl->val);
  443. break;
  444. case V4L2_CID_SATURATION:
  445. au8522_writereg(state, AU8522_TVDEC_SATURATION_CB_REG00CH,
  446. ctrl->val);
  447. au8522_writereg(state, AU8522_TVDEC_SATURATION_CR_REG00DH,
  448. ctrl->val);
  449. break;
  450. case V4L2_CID_HUE:
  451. au8522_writereg(state, AU8522_TVDEC_HUE_H_REG00EH,
  452. ctrl->val >> 8);
  453. au8522_writereg(state, AU8522_TVDEC_HUE_L_REG00FH,
  454. ctrl->val & 0xFF);
  455. break;
  456. default:
  457. return -EINVAL;
  458. }
  459. return 0;
  460. }
  461. /* ----------------------------------------------------------------------- */
  462. #ifdef CONFIG_VIDEO_ADV_DEBUG
  463. static int au8522_g_register(struct v4l2_subdev *sd,
  464. struct v4l2_dbg_register *reg)
  465. {
  466. struct au8522_state *state = to_state(sd);
  467. reg->val = au8522_readreg(state, reg->reg & 0xffff);
  468. return 0;
  469. }
  470. static int au8522_s_register(struct v4l2_subdev *sd,
  471. const struct v4l2_dbg_register *reg)
  472. {
  473. struct au8522_state *state = to_state(sd);
  474. au8522_writereg(state, reg->reg, reg->val & 0xff);
  475. return 0;
  476. }
  477. #endif
  478. static void au8522_video_set(struct au8522_state *state)
  479. {
  480. u8 input_mode;
  481. au8522_writereg(state, 0xa4, 1 << 5);
  482. switch (state->vid_input) {
  483. case AU8522_COMPOSITE_CH1:
  484. input_mode = AU8522_INPUT_CONTROL_REG081H_CVBS_CH1;
  485. au8522_setup_cvbs_mode(state, input_mode);
  486. break;
  487. case AU8522_COMPOSITE_CH2:
  488. input_mode = AU8522_INPUT_CONTROL_REG081H_CVBS_CH2;
  489. au8522_setup_cvbs_mode(state, input_mode);
  490. break;
  491. case AU8522_COMPOSITE_CH3:
  492. input_mode = AU8522_INPUT_CONTROL_REG081H_CVBS_CH3;
  493. au8522_setup_cvbs_mode(state, input_mode);
  494. break;
  495. case AU8522_COMPOSITE_CH4:
  496. input_mode = AU8522_INPUT_CONTROL_REG081H_CVBS_CH4;
  497. au8522_setup_cvbs_mode(state, input_mode);
  498. break;
  499. case AU8522_SVIDEO_CH13:
  500. input_mode = AU8522_INPUT_CONTROL_REG081H_SVIDEO_CH13;
  501. au8522_setup_svideo_mode(state, input_mode);
  502. break;
  503. case AU8522_SVIDEO_CH24:
  504. input_mode = AU8522_INPUT_CONTROL_REG081H_SVIDEO_CH24;
  505. au8522_setup_svideo_mode(state, input_mode);
  506. break;
  507. default:
  508. case AU8522_COMPOSITE_CH4_SIF:
  509. input_mode = AU8522_INPUT_CONTROL_REG081H_CVBS_CH4_SIF;
  510. au8522_setup_cvbs_tuner_mode(state, input_mode);
  511. break;
  512. }
  513. }
  514. static int au8522_s_stream(struct v4l2_subdev *sd, int enable)
  515. {
  516. struct au8522_state *state = to_state(sd);
  517. if (enable) {
  518. /*
  519. * Clear out any state associated with the digital side of the
  520. * chip, so that when it gets powered back up it won't think
  521. * that it is already tuned
  522. */
  523. state->current_frequency = 0;
  524. au8522_writereg(state, AU8522_SYSTEM_MODULE_CONTROL_0_REG0A4H,
  525. 0x01);
  526. msleep(10);
  527. au8522_video_set(state);
  528. set_audio_input(state);
  529. state->operational_mode = AU8522_ANALOG_MODE;
  530. } else {
  531. /* This does not completely power down the device
  532. (it only reduces it from around 140ma to 80ma) */
  533. au8522_writereg(state, AU8522_SYSTEM_MODULE_CONTROL_0_REG0A4H,
  534. 1 << 5);
  535. state->operational_mode = AU8522_SUSPEND_MODE;
  536. }
  537. return 0;
  538. }
  539. static int au8522_s_video_routing(struct v4l2_subdev *sd,
  540. u32 input, u32 output, u32 config)
  541. {
  542. struct au8522_state *state = to_state(sd);
  543. switch(input) {
  544. case AU8522_COMPOSITE_CH1:
  545. case AU8522_SVIDEO_CH13:
  546. case AU8522_COMPOSITE_CH4_SIF:
  547. state->vid_input = input;
  548. break;
  549. default:
  550. printk(KERN_ERR "au8522 mode not currently supported\n");
  551. return -EINVAL;
  552. }
  553. if (state->operational_mode == AU8522_ANALOG_MODE)
  554. au8522_video_set(state);
  555. return 0;
  556. }
  557. static int au8522_s_std(struct v4l2_subdev *sd, v4l2_std_id std)
  558. {
  559. struct au8522_state *state = to_state(sd);
  560. if ((std & (V4L2_STD_PAL_M | V4L2_STD_NTSC_M)) == 0)
  561. return -EINVAL;
  562. state->std = std;
  563. if (state->operational_mode == AU8522_ANALOG_MODE)
  564. au8522_video_set(state);
  565. return 0;
  566. }
  567. static int au8522_s_audio_routing(struct v4l2_subdev *sd,
  568. u32 input, u32 output, u32 config)
  569. {
  570. struct au8522_state *state = to_state(sd);
  571. state->aud_input = input;
  572. if (state->operational_mode == AU8522_ANALOG_MODE)
  573. set_audio_input(state);
  574. return 0;
  575. }
  576. static int au8522_g_tuner(struct v4l2_subdev *sd, struct v4l2_tuner *vt)
  577. {
  578. int val = 0;
  579. struct au8522_state *state = to_state(sd);
  580. u8 lock_status;
  581. /* Interrogate the decoder to see if we are getting a real signal */
  582. lock_status = au8522_readreg(state, 0x00);
  583. if (lock_status == 0xa2)
  584. vt->signal = 0xffff;
  585. else
  586. vt->signal = 0x00;
  587. vt->capability |=
  588. V4L2_TUNER_CAP_STEREO | V4L2_TUNER_CAP_LANG1 |
  589. V4L2_TUNER_CAP_LANG2 | V4L2_TUNER_CAP_SAP;
  590. val = V4L2_TUNER_SUB_MONO;
  591. vt->rxsubchans = val;
  592. vt->audmode = V4L2_TUNER_MODE_STEREO;
  593. return 0;
  594. }
  595. /* ----------------------------------------------------------------------- */
  596. static const struct v4l2_subdev_core_ops au8522_core_ops = {
  597. .log_status = v4l2_ctrl_subdev_log_status,
  598. #ifdef CONFIG_VIDEO_ADV_DEBUG
  599. .g_register = au8522_g_register,
  600. .s_register = au8522_s_register,
  601. #endif
  602. };
  603. static const struct v4l2_subdev_tuner_ops au8522_tuner_ops = {
  604. .g_tuner = au8522_g_tuner,
  605. };
  606. static const struct v4l2_subdev_audio_ops au8522_audio_ops = {
  607. .s_routing = au8522_s_audio_routing,
  608. };
  609. static const struct v4l2_subdev_video_ops au8522_video_ops = {
  610. .s_routing = au8522_s_video_routing,
  611. .s_stream = au8522_s_stream,
  612. .s_std = au8522_s_std,
  613. };
  614. static const struct v4l2_subdev_ops au8522_ops = {
  615. .core = &au8522_core_ops,
  616. .tuner = &au8522_tuner_ops,
  617. .audio = &au8522_audio_ops,
  618. .video = &au8522_video_ops,
  619. };
  620. static const struct v4l2_ctrl_ops au8522_ctrl_ops = {
  621. .s_ctrl = au8522_s_ctrl,
  622. };
  623. /* ----------------------------------------------------------------------- */
  624. static int au8522_probe(struct i2c_client *client,
  625. const struct i2c_device_id *did)
  626. {
  627. struct au8522_state *state;
  628. struct v4l2_ctrl_handler *hdl;
  629. struct v4l2_subdev *sd;
  630. int instance;
  631. struct au8522_config *demod_config;
  632. /* Check if the adapter supports the needed features */
  633. if (!i2c_check_functionality(client->adapter,
  634. I2C_FUNC_SMBUS_BYTE_DATA)) {
  635. return -EIO;
  636. }
  637. /* allocate memory for the internal state */
  638. instance = au8522_get_state(&state, client->adapter, client->addr);
  639. switch (instance) {
  640. case 0:
  641. printk(KERN_ERR "au8522_decoder allocation failed\n");
  642. return -EIO;
  643. case 1:
  644. /* new demod instance */
  645. printk(KERN_INFO "au8522_decoder creating new instance...\n");
  646. break;
  647. default:
  648. /* existing demod instance */
  649. printk(KERN_INFO "au8522_decoder attach existing instance.\n");
  650. break;
  651. }
  652. demod_config = kzalloc(sizeof(struct au8522_config), GFP_KERNEL);
  653. if (demod_config == NULL) {
  654. if (instance == 1)
  655. kfree(state);
  656. return -ENOMEM;
  657. }
  658. demod_config->demod_address = 0x8e >> 1;
  659. state->config = demod_config;
  660. state->i2c = client->adapter;
  661. sd = &state->sd;
  662. v4l2_i2c_subdev_init(sd, client, &au8522_ops);
  663. hdl = &state->hdl;
  664. v4l2_ctrl_handler_init(hdl, 4);
  665. v4l2_ctrl_new_std(hdl, &au8522_ctrl_ops,
  666. V4L2_CID_BRIGHTNESS, 0, 255, 1, 109);
  667. v4l2_ctrl_new_std(hdl, &au8522_ctrl_ops,
  668. V4L2_CID_CONTRAST, 0, 255, 1,
  669. AU8522_TVDEC_CONTRAST_REG00BH_CVBS);
  670. v4l2_ctrl_new_std(hdl, &au8522_ctrl_ops,
  671. V4L2_CID_SATURATION, 0, 255, 1, 128);
  672. v4l2_ctrl_new_std(hdl, &au8522_ctrl_ops,
  673. V4L2_CID_HUE, -32768, 32767, 1, 0);
  674. sd->ctrl_handler = hdl;
  675. if (hdl->error) {
  676. int err = hdl->error;
  677. v4l2_ctrl_handler_free(hdl);
  678. kfree(demod_config);
  679. kfree(state);
  680. return err;
  681. }
  682. state->c = client;
  683. state->std = V4L2_STD_NTSC_M;
  684. state->vid_input = AU8522_COMPOSITE_CH1;
  685. state->aud_input = AU8522_AUDIO_NONE;
  686. state->id = 8522;
  687. state->rev = 0;
  688. /* Jam open the i2c gate to the tuner */
  689. au8522_writereg(state, 0x106, 1);
  690. return 0;
  691. }
  692. static int au8522_remove(struct i2c_client *client)
  693. {
  694. struct v4l2_subdev *sd = i2c_get_clientdata(client);
  695. v4l2_device_unregister_subdev(sd);
  696. v4l2_ctrl_handler_free(sd->ctrl_handler);
  697. au8522_release_state(to_state(sd));
  698. return 0;
  699. }
  700. static const struct i2c_device_id au8522_id[] = {
  701. {"au8522", 0},
  702. {}
  703. };
  704. MODULE_DEVICE_TABLE(i2c, au8522_id);
  705. static struct i2c_driver au8522_driver = {
  706. .driver = {
  707. .name = "au8522",
  708. },
  709. .probe = au8522_probe,
  710. .remove = au8522_remove,
  711. .id_table = au8522_id,
  712. };
  713. module_i2c_driver(au8522_driver);