dib3000mb.c 23 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830
  1. /*
  2. * Frontend driver for mobile DVB-T demodulator DiBcom 3000M-B
  3. * DiBcom (http://www.dibcom.fr/)
  4. *
  5. * Copyright (C) 2004-5 Patrick Boettcher (patrick.boettcher@desy.de)
  6. *
  7. * based on GPL code from DibCom, which has
  8. *
  9. * Copyright (C) 2004 Amaury Demol for DiBcom (ademol@dibcom.fr)
  10. *
  11. * This program is free software; you can redistribute it and/or
  12. * modify it under the terms of the GNU General Public License as
  13. * published by the Free Software Foundation, version 2.
  14. *
  15. * Acknowledgements
  16. *
  17. * Amaury Demol (ademol@dibcom.fr) from DiBcom for providing specs and driver
  18. * sources, on which this driver (and the dvb-dibusb) are based.
  19. *
  20. * see Documentation/dvb/README.dvb-usb for more information
  21. *
  22. */
  23. #include <linux/kernel.h>
  24. #include <linux/module.h>
  25. #include <linux/init.h>
  26. #include <linux/delay.h>
  27. #include <linux/string.h>
  28. #include <linux/slab.h>
  29. #include "dvb_frontend.h"
  30. #include "dib3000.h"
  31. #include "dib3000mb_priv.h"
  32. /* Version information */
  33. #define DRIVER_VERSION "0.1"
  34. #define DRIVER_DESC "DiBcom 3000M-B DVB-T demodulator"
  35. #define DRIVER_AUTHOR "Patrick Boettcher, patrick.boettcher@desy.de"
  36. static int debug;
  37. module_param(debug, int, 0644);
  38. MODULE_PARM_DESC(debug, "set debugging level (1=info,2=xfer,4=setfe,8=getfe (|-able)).");
  39. #define deb_info(args...) dprintk(0x01,args)
  40. #define deb_i2c(args...) dprintk(0x02,args)
  41. #define deb_srch(args...) dprintk(0x04,args)
  42. #define deb_info(args...) dprintk(0x01,args)
  43. #define deb_xfer(args...) dprintk(0x02,args)
  44. #define deb_setf(args...) dprintk(0x04,args)
  45. #define deb_getf(args...) dprintk(0x08,args)
  46. static int dib3000_read_reg(struct dib3000_state *state, u16 reg)
  47. {
  48. u8 wb[] = { ((reg >> 8) | 0x80) & 0xff, reg & 0xff };
  49. u8 rb[2];
  50. struct i2c_msg msg[] = {
  51. { .addr = state->config.demod_address, .flags = 0, .buf = wb, .len = 2 },
  52. { .addr = state->config.demod_address, .flags = I2C_M_RD, .buf = rb, .len = 2 },
  53. };
  54. if (i2c_transfer(state->i2c, msg, 2) != 2)
  55. deb_i2c("i2c read error\n");
  56. deb_i2c("reading i2c bus (reg: %5d 0x%04x, val: %5d 0x%04x)\n",reg,reg,
  57. (rb[0] << 8) | rb[1],(rb[0] << 8) | rb[1]);
  58. return (rb[0] << 8) | rb[1];
  59. }
  60. static int dib3000_write_reg(struct dib3000_state *state, u16 reg, u16 val)
  61. {
  62. u8 b[] = {
  63. (reg >> 8) & 0xff, reg & 0xff,
  64. (val >> 8) & 0xff, val & 0xff,
  65. };
  66. struct i2c_msg msg[] = {
  67. { .addr = state->config.demod_address, .flags = 0, .buf = b, .len = 4 }
  68. };
  69. deb_i2c("writing i2c bus (reg: %5d 0x%04x, val: %5d 0x%04x)\n",reg,reg,val,val);
  70. return i2c_transfer(state->i2c,msg, 1) != 1 ? -EREMOTEIO : 0;
  71. }
  72. static int dib3000_search_status(u16 irq,u16 lock)
  73. {
  74. if (irq & 0x02) {
  75. if (lock & 0x01) {
  76. deb_srch("auto search succeeded\n");
  77. return 1; // auto search succeeded
  78. } else {
  79. deb_srch("auto search not successful\n");
  80. return 0; // auto search failed
  81. }
  82. } else if (irq & 0x01) {
  83. deb_srch("auto search failed\n");
  84. return 0; // auto search failed
  85. }
  86. return -1; // try again
  87. }
  88. /* for auto search */
  89. static u16 dib3000_seq[2][2][2] = /* fft,gua, inv */
  90. { /* fft */
  91. { /* gua */
  92. { 0, 1 }, /* 0 0 { 0,1 } */
  93. { 3, 9 }, /* 0 1 { 0,1 } */
  94. },
  95. {
  96. { 2, 5 }, /* 1 0 { 0,1 } */
  97. { 6, 11 }, /* 1 1 { 0,1 } */
  98. }
  99. };
  100. static int dib3000mb_get_frontend(struct dvb_frontend* fe);
  101. static int dib3000mb_set_frontend(struct dvb_frontend *fe, int tuner)
  102. {
  103. struct dib3000_state* state = fe->demodulator_priv;
  104. struct dtv_frontend_properties *c = &fe->dtv_property_cache;
  105. enum fe_code_rate fe_cr = FEC_NONE;
  106. int search_state, seq;
  107. if (tuner && fe->ops.tuner_ops.set_params) {
  108. fe->ops.tuner_ops.set_params(fe);
  109. if (fe->ops.i2c_gate_ctrl) fe->ops.i2c_gate_ctrl(fe, 0);
  110. deb_setf("bandwidth: ");
  111. switch (c->bandwidth_hz) {
  112. case 8000000:
  113. deb_setf("8 MHz\n");
  114. wr_foreach(dib3000mb_reg_timing_freq, dib3000mb_timing_freq[2]);
  115. wr_foreach(dib3000mb_reg_bandwidth, dib3000mb_bandwidth_8mhz);
  116. break;
  117. case 7000000:
  118. deb_setf("7 MHz\n");
  119. wr_foreach(dib3000mb_reg_timing_freq, dib3000mb_timing_freq[1]);
  120. wr_foreach(dib3000mb_reg_bandwidth, dib3000mb_bandwidth_7mhz);
  121. break;
  122. case 6000000:
  123. deb_setf("6 MHz\n");
  124. wr_foreach(dib3000mb_reg_timing_freq, dib3000mb_timing_freq[0]);
  125. wr_foreach(dib3000mb_reg_bandwidth, dib3000mb_bandwidth_6mhz);
  126. break;
  127. case 0:
  128. return -EOPNOTSUPP;
  129. default:
  130. err("unknown bandwidth value.");
  131. return -EINVAL;
  132. }
  133. }
  134. wr(DIB3000MB_REG_LOCK1_MASK, DIB3000MB_LOCK1_SEARCH_4);
  135. deb_setf("transmission mode: ");
  136. switch (c->transmission_mode) {
  137. case TRANSMISSION_MODE_2K:
  138. deb_setf("2k\n");
  139. wr(DIB3000MB_REG_FFT, DIB3000_TRANSMISSION_MODE_2K);
  140. break;
  141. case TRANSMISSION_MODE_8K:
  142. deb_setf("8k\n");
  143. wr(DIB3000MB_REG_FFT, DIB3000_TRANSMISSION_MODE_8K);
  144. break;
  145. case TRANSMISSION_MODE_AUTO:
  146. deb_setf("auto\n");
  147. break;
  148. default:
  149. return -EINVAL;
  150. }
  151. deb_setf("guard: ");
  152. switch (c->guard_interval) {
  153. case GUARD_INTERVAL_1_32:
  154. deb_setf("1_32\n");
  155. wr(DIB3000MB_REG_GUARD_TIME, DIB3000_GUARD_TIME_1_32);
  156. break;
  157. case GUARD_INTERVAL_1_16:
  158. deb_setf("1_16\n");
  159. wr(DIB3000MB_REG_GUARD_TIME, DIB3000_GUARD_TIME_1_16);
  160. break;
  161. case GUARD_INTERVAL_1_8:
  162. deb_setf("1_8\n");
  163. wr(DIB3000MB_REG_GUARD_TIME, DIB3000_GUARD_TIME_1_8);
  164. break;
  165. case GUARD_INTERVAL_1_4:
  166. deb_setf("1_4\n");
  167. wr(DIB3000MB_REG_GUARD_TIME, DIB3000_GUARD_TIME_1_4);
  168. break;
  169. case GUARD_INTERVAL_AUTO:
  170. deb_setf("auto\n");
  171. break;
  172. default:
  173. return -EINVAL;
  174. }
  175. deb_setf("inversion: ");
  176. switch (c->inversion) {
  177. case INVERSION_OFF:
  178. deb_setf("off\n");
  179. wr(DIB3000MB_REG_DDS_INV, DIB3000_DDS_INVERSION_OFF);
  180. break;
  181. case INVERSION_AUTO:
  182. deb_setf("auto ");
  183. break;
  184. case INVERSION_ON:
  185. deb_setf("on\n");
  186. wr(DIB3000MB_REG_DDS_INV, DIB3000_DDS_INVERSION_ON);
  187. break;
  188. default:
  189. return -EINVAL;
  190. }
  191. deb_setf("modulation: ");
  192. switch (c->modulation) {
  193. case QPSK:
  194. deb_setf("qpsk\n");
  195. wr(DIB3000MB_REG_QAM, DIB3000_CONSTELLATION_QPSK);
  196. break;
  197. case QAM_16:
  198. deb_setf("qam16\n");
  199. wr(DIB3000MB_REG_QAM, DIB3000_CONSTELLATION_16QAM);
  200. break;
  201. case QAM_64:
  202. deb_setf("qam64\n");
  203. wr(DIB3000MB_REG_QAM, DIB3000_CONSTELLATION_64QAM);
  204. break;
  205. case QAM_AUTO:
  206. break;
  207. default:
  208. return -EINVAL;
  209. }
  210. deb_setf("hierarchy: ");
  211. switch (c->hierarchy) {
  212. case HIERARCHY_NONE:
  213. deb_setf("none ");
  214. /* fall through */
  215. case HIERARCHY_1:
  216. deb_setf("alpha=1\n");
  217. wr(DIB3000MB_REG_VIT_ALPHA, DIB3000_ALPHA_1);
  218. break;
  219. case HIERARCHY_2:
  220. deb_setf("alpha=2\n");
  221. wr(DIB3000MB_REG_VIT_ALPHA, DIB3000_ALPHA_2);
  222. break;
  223. case HIERARCHY_4:
  224. deb_setf("alpha=4\n");
  225. wr(DIB3000MB_REG_VIT_ALPHA, DIB3000_ALPHA_4);
  226. break;
  227. case HIERARCHY_AUTO:
  228. deb_setf("alpha=auto\n");
  229. break;
  230. default:
  231. return -EINVAL;
  232. }
  233. deb_setf("hierarchy: ");
  234. if (c->hierarchy == HIERARCHY_NONE) {
  235. deb_setf("none\n");
  236. wr(DIB3000MB_REG_VIT_HRCH, DIB3000_HRCH_OFF);
  237. wr(DIB3000MB_REG_VIT_HP, DIB3000_SELECT_HP);
  238. fe_cr = c->code_rate_HP;
  239. } else if (c->hierarchy != HIERARCHY_AUTO) {
  240. deb_setf("on\n");
  241. wr(DIB3000MB_REG_VIT_HRCH, DIB3000_HRCH_ON);
  242. wr(DIB3000MB_REG_VIT_HP, DIB3000_SELECT_LP);
  243. fe_cr = c->code_rate_LP;
  244. }
  245. deb_setf("fec: ");
  246. switch (fe_cr) {
  247. case FEC_1_2:
  248. deb_setf("1_2\n");
  249. wr(DIB3000MB_REG_VIT_CODE_RATE, DIB3000_FEC_1_2);
  250. break;
  251. case FEC_2_3:
  252. deb_setf("2_3\n");
  253. wr(DIB3000MB_REG_VIT_CODE_RATE, DIB3000_FEC_2_3);
  254. break;
  255. case FEC_3_4:
  256. deb_setf("3_4\n");
  257. wr(DIB3000MB_REG_VIT_CODE_RATE, DIB3000_FEC_3_4);
  258. break;
  259. case FEC_5_6:
  260. deb_setf("5_6\n");
  261. wr(DIB3000MB_REG_VIT_CODE_RATE, DIB3000_FEC_5_6);
  262. break;
  263. case FEC_7_8:
  264. deb_setf("7_8\n");
  265. wr(DIB3000MB_REG_VIT_CODE_RATE, DIB3000_FEC_7_8);
  266. break;
  267. case FEC_NONE:
  268. deb_setf("none ");
  269. break;
  270. case FEC_AUTO:
  271. deb_setf("auto\n");
  272. break;
  273. default:
  274. return -EINVAL;
  275. }
  276. seq = dib3000_seq
  277. [c->transmission_mode == TRANSMISSION_MODE_AUTO]
  278. [c->guard_interval == GUARD_INTERVAL_AUTO]
  279. [c->inversion == INVERSION_AUTO];
  280. deb_setf("seq? %d\n", seq);
  281. wr(DIB3000MB_REG_SEQ, seq);
  282. wr(DIB3000MB_REG_ISI, seq ? DIB3000MB_ISI_INHIBIT : DIB3000MB_ISI_ACTIVATE);
  283. if (c->transmission_mode == TRANSMISSION_MODE_2K) {
  284. if (c->guard_interval == GUARD_INTERVAL_1_8) {
  285. wr(DIB3000MB_REG_SYNC_IMPROVEMENT, DIB3000MB_SYNC_IMPROVE_2K_1_8);
  286. } else {
  287. wr(DIB3000MB_REG_SYNC_IMPROVEMENT, DIB3000MB_SYNC_IMPROVE_DEFAULT);
  288. }
  289. wr(DIB3000MB_REG_UNK_121, DIB3000MB_UNK_121_2K);
  290. } else {
  291. wr(DIB3000MB_REG_UNK_121, DIB3000MB_UNK_121_DEFAULT);
  292. }
  293. wr(DIB3000MB_REG_MOBILE_ALGO, DIB3000MB_MOBILE_ALGO_OFF);
  294. wr(DIB3000MB_REG_MOBILE_MODE_QAM, DIB3000MB_MOBILE_MODE_QAM_OFF);
  295. wr(DIB3000MB_REG_MOBILE_MODE, DIB3000MB_MOBILE_MODE_OFF);
  296. wr_foreach(dib3000mb_reg_agc_bandwidth, dib3000mb_agc_bandwidth_high);
  297. wr(DIB3000MB_REG_ISI, DIB3000MB_ISI_ACTIVATE);
  298. wr(DIB3000MB_REG_RESTART, DIB3000MB_RESTART_AGC + DIB3000MB_RESTART_CTRL);
  299. wr(DIB3000MB_REG_RESTART, DIB3000MB_RESTART_OFF);
  300. /* wait for AGC lock */
  301. msleep(70);
  302. wr_foreach(dib3000mb_reg_agc_bandwidth, dib3000mb_agc_bandwidth_low);
  303. /* something has to be auto searched */
  304. if (c->modulation == QAM_AUTO ||
  305. c->hierarchy == HIERARCHY_AUTO ||
  306. fe_cr == FEC_AUTO ||
  307. c->inversion == INVERSION_AUTO) {
  308. int as_count=0;
  309. deb_setf("autosearch enabled.\n");
  310. wr(DIB3000MB_REG_ISI, DIB3000MB_ISI_INHIBIT);
  311. wr(DIB3000MB_REG_RESTART, DIB3000MB_RESTART_AUTO_SEARCH);
  312. wr(DIB3000MB_REG_RESTART, DIB3000MB_RESTART_OFF);
  313. while ((search_state =
  314. dib3000_search_status(
  315. rd(DIB3000MB_REG_AS_IRQ_PENDING),
  316. rd(DIB3000MB_REG_LOCK2_VALUE))) < 0 && as_count++ < 100)
  317. msleep(1);
  318. deb_setf("search_state after autosearch %d after %d checks\n",search_state,as_count);
  319. if (search_state == 1) {
  320. if (dib3000mb_get_frontend(fe) == 0) {
  321. deb_setf("reading tuning data from frontend succeeded.\n");
  322. return dib3000mb_set_frontend(fe, 0);
  323. }
  324. }
  325. } else {
  326. wr(DIB3000MB_REG_RESTART, DIB3000MB_RESTART_CTRL);
  327. wr(DIB3000MB_REG_RESTART, DIB3000MB_RESTART_OFF);
  328. }
  329. return 0;
  330. }
  331. static int dib3000mb_fe_init(struct dvb_frontend* fe, int mobile_mode)
  332. {
  333. struct dib3000_state* state = fe->demodulator_priv;
  334. deb_info("dib3000mb is getting up.\n");
  335. wr(DIB3000MB_REG_POWER_CONTROL, DIB3000MB_POWER_UP);
  336. wr(DIB3000MB_REG_RESTART, DIB3000MB_RESTART_AGC);
  337. wr(DIB3000MB_REG_RESET_DEVICE, DIB3000MB_RESET_DEVICE);
  338. wr(DIB3000MB_REG_RESET_DEVICE, DIB3000MB_RESET_DEVICE_RST);
  339. wr(DIB3000MB_REG_CLOCK, DIB3000MB_CLOCK_DEFAULT);
  340. wr(DIB3000MB_REG_ELECT_OUT_MODE, DIB3000MB_ELECT_OUT_MODE_ON);
  341. wr(DIB3000MB_REG_DDS_FREQ_MSB, DIB3000MB_DDS_FREQ_MSB);
  342. wr(DIB3000MB_REG_DDS_FREQ_LSB, DIB3000MB_DDS_FREQ_LSB);
  343. wr_foreach(dib3000mb_reg_timing_freq, dib3000mb_timing_freq[2]);
  344. wr_foreach(dib3000mb_reg_impulse_noise,
  345. dib3000mb_impulse_noise_values[DIB3000MB_IMPNOISE_OFF]);
  346. wr_foreach(dib3000mb_reg_agc_gain, dib3000mb_default_agc_gain);
  347. wr(DIB3000MB_REG_PHASE_NOISE, DIB3000MB_PHASE_NOISE_DEFAULT);
  348. wr_foreach(dib3000mb_reg_phase_noise, dib3000mb_default_noise_phase);
  349. wr_foreach(dib3000mb_reg_lock_duration, dib3000mb_default_lock_duration);
  350. wr_foreach(dib3000mb_reg_agc_bandwidth, dib3000mb_agc_bandwidth_low);
  351. wr(DIB3000MB_REG_LOCK0_MASK, DIB3000MB_LOCK0_DEFAULT);
  352. wr(DIB3000MB_REG_LOCK1_MASK, DIB3000MB_LOCK1_SEARCH_4);
  353. wr(DIB3000MB_REG_LOCK2_MASK, DIB3000MB_LOCK2_DEFAULT);
  354. wr(DIB3000MB_REG_SEQ, dib3000_seq[1][1][1]);
  355. wr_foreach(dib3000mb_reg_bandwidth, dib3000mb_bandwidth_8mhz);
  356. wr(DIB3000MB_REG_UNK_68, DIB3000MB_UNK_68);
  357. wr(DIB3000MB_REG_UNK_69, DIB3000MB_UNK_69);
  358. wr(DIB3000MB_REG_UNK_71, DIB3000MB_UNK_71);
  359. wr(DIB3000MB_REG_UNK_77, DIB3000MB_UNK_77);
  360. wr(DIB3000MB_REG_UNK_78, DIB3000MB_UNK_78);
  361. wr(DIB3000MB_REG_ISI, DIB3000MB_ISI_INHIBIT);
  362. wr(DIB3000MB_REG_UNK_92, DIB3000MB_UNK_92);
  363. wr(DIB3000MB_REG_UNK_96, DIB3000MB_UNK_96);
  364. wr(DIB3000MB_REG_UNK_97, DIB3000MB_UNK_97);
  365. wr(DIB3000MB_REG_UNK_106, DIB3000MB_UNK_106);
  366. wr(DIB3000MB_REG_UNK_107, DIB3000MB_UNK_107);
  367. wr(DIB3000MB_REG_UNK_108, DIB3000MB_UNK_108);
  368. wr(DIB3000MB_REG_UNK_122, DIB3000MB_UNK_122);
  369. wr(DIB3000MB_REG_MOBILE_MODE_QAM, DIB3000MB_MOBILE_MODE_QAM_OFF);
  370. wr(DIB3000MB_REG_BERLEN, DIB3000MB_BERLEN_DEFAULT);
  371. wr_foreach(dib3000mb_reg_filter_coeffs, dib3000mb_filter_coeffs);
  372. wr(DIB3000MB_REG_MOBILE_ALGO, DIB3000MB_MOBILE_ALGO_ON);
  373. wr(DIB3000MB_REG_MULTI_DEMOD_MSB, DIB3000MB_MULTI_DEMOD_MSB);
  374. wr(DIB3000MB_REG_MULTI_DEMOD_LSB, DIB3000MB_MULTI_DEMOD_LSB);
  375. wr(DIB3000MB_REG_OUTPUT_MODE, DIB3000MB_OUTPUT_MODE_SLAVE);
  376. wr(DIB3000MB_REG_FIFO_142, DIB3000MB_FIFO_142);
  377. wr(DIB3000MB_REG_MPEG2_OUT_MODE, DIB3000MB_MPEG2_OUT_MODE_188);
  378. wr(DIB3000MB_REG_PID_PARSE, DIB3000MB_PID_PARSE_ACTIVATE);
  379. wr(DIB3000MB_REG_FIFO, DIB3000MB_FIFO_INHIBIT);
  380. wr(DIB3000MB_REG_FIFO_146, DIB3000MB_FIFO_146);
  381. wr(DIB3000MB_REG_FIFO_147, DIB3000MB_FIFO_147);
  382. wr(DIB3000MB_REG_DATA_IN_DIVERSITY, DIB3000MB_DATA_DIVERSITY_IN_OFF);
  383. return 0;
  384. }
  385. static int dib3000mb_get_frontend(struct dvb_frontend* fe)
  386. {
  387. struct dtv_frontend_properties *c = &fe->dtv_property_cache;
  388. struct dib3000_state* state = fe->demodulator_priv;
  389. enum fe_code_rate *cr;
  390. u16 tps_val;
  391. int inv_test1,inv_test2;
  392. u32 dds_val, threshold = 0x800000;
  393. if (!rd(DIB3000MB_REG_TPS_LOCK))
  394. return 0;
  395. dds_val = ((rd(DIB3000MB_REG_DDS_VALUE_MSB) & 0xff) << 16) + rd(DIB3000MB_REG_DDS_VALUE_LSB);
  396. deb_getf("DDS_VAL: %x %x %x",dds_val, rd(DIB3000MB_REG_DDS_VALUE_MSB), rd(DIB3000MB_REG_DDS_VALUE_LSB));
  397. if (dds_val < threshold)
  398. inv_test1 = 0;
  399. else if (dds_val == threshold)
  400. inv_test1 = 1;
  401. else
  402. inv_test1 = 2;
  403. dds_val = ((rd(DIB3000MB_REG_DDS_FREQ_MSB) & 0xff) << 16) + rd(DIB3000MB_REG_DDS_FREQ_LSB);
  404. deb_getf("DDS_FREQ: %x %x %x",dds_val, rd(DIB3000MB_REG_DDS_FREQ_MSB), rd(DIB3000MB_REG_DDS_FREQ_LSB));
  405. if (dds_val < threshold)
  406. inv_test2 = 0;
  407. else if (dds_val == threshold)
  408. inv_test2 = 1;
  409. else
  410. inv_test2 = 2;
  411. c->inversion =
  412. ((inv_test2 == 2) && (inv_test1==1 || inv_test1==0)) ||
  413. ((inv_test2 == 0) && (inv_test1==1 || inv_test1==2)) ?
  414. INVERSION_ON : INVERSION_OFF;
  415. deb_getf("inversion %d %d, %d\n", inv_test2, inv_test1, c->inversion);
  416. switch ((tps_val = rd(DIB3000MB_REG_TPS_QAM))) {
  417. case DIB3000_CONSTELLATION_QPSK:
  418. deb_getf("QPSK ");
  419. c->modulation = QPSK;
  420. break;
  421. case DIB3000_CONSTELLATION_16QAM:
  422. deb_getf("QAM16 ");
  423. c->modulation = QAM_16;
  424. break;
  425. case DIB3000_CONSTELLATION_64QAM:
  426. deb_getf("QAM64 ");
  427. c->modulation = QAM_64;
  428. break;
  429. default:
  430. err("Unexpected constellation returned by TPS (%d)", tps_val);
  431. break;
  432. }
  433. deb_getf("TPS: %d\n", tps_val);
  434. if (rd(DIB3000MB_REG_TPS_HRCH)) {
  435. deb_getf("HRCH ON\n");
  436. cr = &c->code_rate_LP;
  437. c->code_rate_HP = FEC_NONE;
  438. switch ((tps_val = rd(DIB3000MB_REG_TPS_VIT_ALPHA))) {
  439. case DIB3000_ALPHA_0:
  440. deb_getf("HIERARCHY_NONE ");
  441. c->hierarchy = HIERARCHY_NONE;
  442. break;
  443. case DIB3000_ALPHA_1:
  444. deb_getf("HIERARCHY_1 ");
  445. c->hierarchy = HIERARCHY_1;
  446. break;
  447. case DIB3000_ALPHA_2:
  448. deb_getf("HIERARCHY_2 ");
  449. c->hierarchy = HIERARCHY_2;
  450. break;
  451. case DIB3000_ALPHA_4:
  452. deb_getf("HIERARCHY_4 ");
  453. c->hierarchy = HIERARCHY_4;
  454. break;
  455. default:
  456. err("Unexpected ALPHA value returned by TPS (%d)", tps_val);
  457. break;
  458. }
  459. deb_getf("TPS: %d\n", tps_val);
  460. tps_val = rd(DIB3000MB_REG_TPS_CODE_RATE_LP);
  461. } else {
  462. deb_getf("HRCH OFF\n");
  463. cr = &c->code_rate_HP;
  464. c->code_rate_LP = FEC_NONE;
  465. c->hierarchy = HIERARCHY_NONE;
  466. tps_val = rd(DIB3000MB_REG_TPS_CODE_RATE_HP);
  467. }
  468. switch (tps_val) {
  469. case DIB3000_FEC_1_2:
  470. deb_getf("FEC_1_2 ");
  471. *cr = FEC_1_2;
  472. break;
  473. case DIB3000_FEC_2_3:
  474. deb_getf("FEC_2_3 ");
  475. *cr = FEC_2_3;
  476. break;
  477. case DIB3000_FEC_3_4:
  478. deb_getf("FEC_3_4 ");
  479. *cr = FEC_3_4;
  480. break;
  481. case DIB3000_FEC_5_6:
  482. deb_getf("FEC_5_6 ");
  483. *cr = FEC_4_5;
  484. break;
  485. case DIB3000_FEC_7_8:
  486. deb_getf("FEC_7_8 ");
  487. *cr = FEC_7_8;
  488. break;
  489. default:
  490. err("Unexpected FEC returned by TPS (%d)", tps_val);
  491. break;
  492. }
  493. deb_getf("TPS: %d\n",tps_val);
  494. switch ((tps_val = rd(DIB3000MB_REG_TPS_GUARD_TIME))) {
  495. case DIB3000_GUARD_TIME_1_32:
  496. deb_getf("GUARD_INTERVAL_1_32 ");
  497. c->guard_interval = GUARD_INTERVAL_1_32;
  498. break;
  499. case DIB3000_GUARD_TIME_1_16:
  500. deb_getf("GUARD_INTERVAL_1_16 ");
  501. c->guard_interval = GUARD_INTERVAL_1_16;
  502. break;
  503. case DIB3000_GUARD_TIME_1_8:
  504. deb_getf("GUARD_INTERVAL_1_8 ");
  505. c->guard_interval = GUARD_INTERVAL_1_8;
  506. break;
  507. case DIB3000_GUARD_TIME_1_4:
  508. deb_getf("GUARD_INTERVAL_1_4 ");
  509. c->guard_interval = GUARD_INTERVAL_1_4;
  510. break;
  511. default:
  512. err("Unexpected Guard Time returned by TPS (%d)", tps_val);
  513. break;
  514. }
  515. deb_getf("TPS: %d\n", tps_val);
  516. switch ((tps_val = rd(DIB3000MB_REG_TPS_FFT))) {
  517. case DIB3000_TRANSMISSION_MODE_2K:
  518. deb_getf("TRANSMISSION_MODE_2K ");
  519. c->transmission_mode = TRANSMISSION_MODE_2K;
  520. break;
  521. case DIB3000_TRANSMISSION_MODE_8K:
  522. deb_getf("TRANSMISSION_MODE_8K ");
  523. c->transmission_mode = TRANSMISSION_MODE_8K;
  524. break;
  525. default:
  526. err("unexpected transmission mode return by TPS (%d)", tps_val);
  527. break;
  528. }
  529. deb_getf("TPS: %d\n", tps_val);
  530. return 0;
  531. }
  532. static int dib3000mb_read_status(struct dvb_frontend *fe,
  533. enum fe_status *stat)
  534. {
  535. struct dib3000_state* state = fe->demodulator_priv;
  536. *stat = 0;
  537. if (rd(DIB3000MB_REG_AGC_LOCK))
  538. *stat |= FE_HAS_SIGNAL;
  539. if (rd(DIB3000MB_REG_CARRIER_LOCK))
  540. *stat |= FE_HAS_CARRIER;
  541. if (rd(DIB3000MB_REG_VIT_LCK))
  542. *stat |= FE_HAS_VITERBI;
  543. if (rd(DIB3000MB_REG_TS_SYNC_LOCK))
  544. *stat |= (FE_HAS_SYNC | FE_HAS_LOCK);
  545. deb_getf("actual status is %2x\n",*stat);
  546. deb_getf("autoval: tps: %d, qam: %d, hrch: %d, alpha: %d, hp: %d, lp: %d, guard: %d, fft: %d cell: %d\n",
  547. rd(DIB3000MB_REG_TPS_LOCK),
  548. rd(DIB3000MB_REG_TPS_QAM),
  549. rd(DIB3000MB_REG_TPS_HRCH),
  550. rd(DIB3000MB_REG_TPS_VIT_ALPHA),
  551. rd(DIB3000MB_REG_TPS_CODE_RATE_HP),
  552. rd(DIB3000MB_REG_TPS_CODE_RATE_LP),
  553. rd(DIB3000MB_REG_TPS_GUARD_TIME),
  554. rd(DIB3000MB_REG_TPS_FFT),
  555. rd(DIB3000MB_REG_TPS_CELL_ID));
  556. //*stat = FE_HAS_SIGNAL | FE_HAS_CARRIER | FE_HAS_VITERBI | FE_HAS_SYNC | FE_HAS_LOCK;
  557. return 0;
  558. }
  559. static int dib3000mb_read_ber(struct dvb_frontend* fe, u32 *ber)
  560. {
  561. struct dib3000_state* state = fe->demodulator_priv;
  562. *ber = ((rd(DIB3000MB_REG_BER_MSB) << 16) | rd(DIB3000MB_REG_BER_LSB));
  563. return 0;
  564. }
  565. /* see dib3000-watch dvb-apps for exact calcuations of signal_strength and snr */
  566. static int dib3000mb_read_signal_strength(struct dvb_frontend* fe, u16 *strength)
  567. {
  568. struct dib3000_state* state = fe->demodulator_priv;
  569. *strength = rd(DIB3000MB_REG_SIGNAL_POWER) * 0xffff / 0x170;
  570. return 0;
  571. }
  572. static int dib3000mb_read_snr(struct dvb_frontend* fe, u16 *snr)
  573. {
  574. struct dib3000_state* state = fe->demodulator_priv;
  575. short sigpow = rd(DIB3000MB_REG_SIGNAL_POWER);
  576. int icipow = ((rd(DIB3000MB_REG_NOISE_POWER_MSB) & 0xff) << 16) |
  577. rd(DIB3000MB_REG_NOISE_POWER_LSB);
  578. *snr = (sigpow << 8) / ((icipow > 0) ? icipow : 1);
  579. return 0;
  580. }
  581. static int dib3000mb_read_unc_blocks(struct dvb_frontend* fe, u32 *unc)
  582. {
  583. struct dib3000_state* state = fe->demodulator_priv;
  584. *unc = rd(DIB3000MB_REG_PACKET_ERROR_RATE);
  585. return 0;
  586. }
  587. static int dib3000mb_sleep(struct dvb_frontend* fe)
  588. {
  589. struct dib3000_state* state = fe->demodulator_priv;
  590. deb_info("dib3000mb is going to bed.\n");
  591. wr(DIB3000MB_REG_POWER_CONTROL, DIB3000MB_POWER_DOWN);
  592. return 0;
  593. }
  594. static int dib3000mb_fe_get_tune_settings(struct dvb_frontend* fe, struct dvb_frontend_tune_settings *tune)
  595. {
  596. tune->min_delay_ms = 800;
  597. return 0;
  598. }
  599. static int dib3000mb_fe_init_nonmobile(struct dvb_frontend* fe)
  600. {
  601. return dib3000mb_fe_init(fe, 0);
  602. }
  603. static int dib3000mb_set_frontend_and_tuner(struct dvb_frontend *fe)
  604. {
  605. return dib3000mb_set_frontend(fe, 1);
  606. }
  607. static void dib3000mb_release(struct dvb_frontend* fe)
  608. {
  609. struct dib3000_state *state = fe->demodulator_priv;
  610. kfree(state);
  611. }
  612. /* pid filter and transfer stuff */
  613. static int dib3000mb_pid_control(struct dvb_frontend *fe,int index, int pid,int onoff)
  614. {
  615. struct dib3000_state *state = fe->demodulator_priv;
  616. pid = (onoff ? pid | DIB3000_ACTIVATE_PID_FILTERING : 0);
  617. wr(index+DIB3000MB_REG_FIRST_PID,pid);
  618. return 0;
  619. }
  620. static int dib3000mb_fifo_control(struct dvb_frontend *fe, int onoff)
  621. {
  622. struct dib3000_state *state = fe->demodulator_priv;
  623. deb_xfer("%s fifo\n",onoff ? "enabling" : "disabling");
  624. if (onoff) {
  625. wr(DIB3000MB_REG_FIFO, DIB3000MB_FIFO_ACTIVATE);
  626. } else {
  627. wr(DIB3000MB_REG_FIFO, DIB3000MB_FIFO_INHIBIT);
  628. }
  629. return 0;
  630. }
  631. static int dib3000mb_pid_parse(struct dvb_frontend *fe, int onoff)
  632. {
  633. struct dib3000_state *state = fe->demodulator_priv;
  634. deb_xfer("%s pid parsing\n",onoff ? "enabling" : "disabling");
  635. wr(DIB3000MB_REG_PID_PARSE,onoff);
  636. return 0;
  637. }
  638. static int dib3000mb_tuner_pass_ctrl(struct dvb_frontend *fe, int onoff, u8 pll_addr)
  639. {
  640. struct dib3000_state *state = fe->demodulator_priv;
  641. if (onoff) {
  642. wr(DIB3000MB_REG_TUNER, DIB3000_TUNER_WRITE_ENABLE(pll_addr));
  643. } else {
  644. wr(DIB3000MB_REG_TUNER, DIB3000_TUNER_WRITE_DISABLE(pll_addr));
  645. }
  646. return 0;
  647. }
  648. static struct dvb_frontend_ops dib3000mb_ops;
  649. struct dvb_frontend* dib3000mb_attach(const struct dib3000_config* config,
  650. struct i2c_adapter* i2c, struct dib_fe_xfer_ops *xfer_ops)
  651. {
  652. struct dib3000_state* state = NULL;
  653. /* allocate memory for the internal state */
  654. state = kzalloc(sizeof(struct dib3000_state), GFP_KERNEL);
  655. if (state == NULL)
  656. goto error;
  657. /* setup the state */
  658. state->i2c = i2c;
  659. memcpy(&state->config,config,sizeof(struct dib3000_config));
  660. /* check for the correct demod */
  661. if (rd(DIB3000_REG_MANUFACTOR_ID) != DIB3000_I2C_ID_DIBCOM)
  662. goto error;
  663. if (rd(DIB3000_REG_DEVICE_ID) != DIB3000MB_DEVICE_ID)
  664. goto error;
  665. /* create dvb_frontend */
  666. memcpy(&state->frontend.ops, &dib3000mb_ops, sizeof(struct dvb_frontend_ops));
  667. state->frontend.demodulator_priv = state;
  668. /* set the xfer operations */
  669. xfer_ops->pid_parse = dib3000mb_pid_parse;
  670. xfer_ops->fifo_ctrl = dib3000mb_fifo_control;
  671. xfer_ops->pid_ctrl = dib3000mb_pid_control;
  672. xfer_ops->tuner_pass_ctrl = dib3000mb_tuner_pass_ctrl;
  673. return &state->frontend;
  674. error:
  675. kfree(state);
  676. return NULL;
  677. }
  678. static struct dvb_frontend_ops dib3000mb_ops = {
  679. .delsys = { SYS_DVBT },
  680. .info = {
  681. .name = "DiBcom 3000M-B DVB-T",
  682. .frequency_min = 44250000,
  683. .frequency_max = 867250000,
  684. .frequency_stepsize = 62500,
  685. .caps = FE_CAN_INVERSION_AUTO |
  686. FE_CAN_FEC_1_2 | FE_CAN_FEC_2_3 | FE_CAN_FEC_3_4 |
  687. FE_CAN_FEC_5_6 | FE_CAN_FEC_7_8 | FE_CAN_FEC_AUTO |
  688. FE_CAN_QPSK | FE_CAN_QAM_16 | FE_CAN_QAM_64 | FE_CAN_QAM_AUTO |
  689. FE_CAN_TRANSMISSION_MODE_AUTO |
  690. FE_CAN_GUARD_INTERVAL_AUTO |
  691. FE_CAN_RECOVER |
  692. FE_CAN_HIERARCHY_AUTO,
  693. },
  694. .release = dib3000mb_release,
  695. .init = dib3000mb_fe_init_nonmobile,
  696. .sleep = dib3000mb_sleep,
  697. .set_frontend = dib3000mb_set_frontend_and_tuner,
  698. .get_frontend = dib3000mb_get_frontend,
  699. .get_tune_settings = dib3000mb_fe_get_tune_settings,
  700. .read_status = dib3000mb_read_status,
  701. .read_ber = dib3000mb_read_ber,
  702. .read_signal_strength = dib3000mb_read_signal_strength,
  703. .read_snr = dib3000mb_read_snr,
  704. .read_ucblocks = dib3000mb_read_unc_blocks,
  705. };
  706. MODULE_AUTHOR(DRIVER_AUTHOR);
  707. MODULE_DESCRIPTION(DRIVER_DESC);
  708. MODULE_LICENSE("GPL");
  709. EXPORT_SYMBOL(dib3000mb_attach);