m88rs2000.c 19 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825
  1. /*
  2. Driver for M88RS2000 demodulator and tuner
  3. Copyright (C) 2012 Malcolm Priestley (tvboxspy@gmail.com)
  4. Beta Driver
  5. Include various calculation code from DS3000 driver.
  6. Copyright (C) 2009 Konstantin Dimitrov.
  7. This program is free software; you can redistribute it and/or modify
  8. it under the terms of the GNU General Public License as published by
  9. the Free Software Foundation; either version 2 of the License, or
  10. (at your option) any later version.
  11. This program is distributed in the hope that it will be useful,
  12. but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. GNU General Public License for more details.
  15. You should have received a copy of the GNU General Public License
  16. along with this program; if not, write to the Free Software
  17. Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  18. */
  19. #include <linux/init.h>
  20. #include <linux/module.h>
  21. #include <linux/device.h>
  22. #include <linux/jiffies.h>
  23. #include <linux/string.h>
  24. #include <linux/slab.h>
  25. #include <linux/types.h>
  26. #include "dvb_frontend.h"
  27. #include "m88rs2000.h"
  28. struct m88rs2000_state {
  29. struct i2c_adapter *i2c;
  30. const struct m88rs2000_config *config;
  31. struct dvb_frontend frontend;
  32. u8 no_lock_count;
  33. u32 tuner_frequency;
  34. u32 symbol_rate;
  35. enum fe_code_rate fec_inner;
  36. u8 tuner_level;
  37. int errmode;
  38. };
  39. static int m88rs2000_debug;
  40. module_param_named(debug, m88rs2000_debug, int, 0644);
  41. MODULE_PARM_DESC(debug, "set debugging level (1=info (or-able)).");
  42. #define dprintk(level, args...) do { \
  43. if (level & m88rs2000_debug) \
  44. printk(KERN_DEBUG "m88rs2000-fe: " args); \
  45. } while (0)
  46. #define deb_info(args...) dprintk(0x01, args)
  47. #define info(format, arg...) \
  48. printk(KERN_INFO "m88rs2000-fe: " format "\n" , ## arg)
  49. static int m88rs2000_writereg(struct m88rs2000_state *state,
  50. u8 reg, u8 data)
  51. {
  52. int ret;
  53. u8 buf[] = { reg, data };
  54. struct i2c_msg msg = {
  55. .addr = state->config->demod_addr,
  56. .flags = 0,
  57. .buf = buf,
  58. .len = 2
  59. };
  60. ret = i2c_transfer(state->i2c, &msg, 1);
  61. if (ret != 1)
  62. deb_info("%s: writereg error (reg == 0x%02x, val == 0x%02x, "
  63. "ret == %i)\n", __func__, reg, data, ret);
  64. return (ret != 1) ? -EREMOTEIO : 0;
  65. }
  66. static u8 m88rs2000_readreg(struct m88rs2000_state *state, u8 reg)
  67. {
  68. int ret;
  69. u8 b0[] = { reg };
  70. u8 b1[] = { 0 };
  71. struct i2c_msg msg[] = {
  72. {
  73. .addr = state->config->demod_addr,
  74. .flags = 0,
  75. .buf = b0,
  76. .len = 1
  77. }, {
  78. .addr = state->config->demod_addr,
  79. .flags = I2C_M_RD,
  80. .buf = b1,
  81. .len = 1
  82. }
  83. };
  84. ret = i2c_transfer(state->i2c, msg, 2);
  85. if (ret != 2)
  86. deb_info("%s: readreg error (reg == 0x%02x, ret == %i)\n",
  87. __func__, reg, ret);
  88. return b1[0];
  89. }
  90. static u32 m88rs2000_get_mclk(struct dvb_frontend *fe)
  91. {
  92. struct m88rs2000_state *state = fe->demodulator_priv;
  93. u32 mclk;
  94. u8 reg;
  95. /* Must not be 0x00 or 0xff */
  96. reg = m88rs2000_readreg(state, 0x86);
  97. if (!reg || reg == 0xff)
  98. return 0;
  99. reg /= 2;
  100. reg += 1;
  101. mclk = (u32)(reg * RS2000_FE_CRYSTAL_KHZ + 28 / 2) / 28;
  102. return mclk;
  103. }
  104. static int m88rs2000_set_carrieroffset(struct dvb_frontend *fe, s16 offset)
  105. {
  106. struct m88rs2000_state *state = fe->demodulator_priv;
  107. u32 mclk;
  108. s32 tmp;
  109. u8 reg;
  110. int ret;
  111. mclk = m88rs2000_get_mclk(fe);
  112. if (!mclk)
  113. return -EINVAL;
  114. tmp = (offset * 4096 + (s32)mclk / 2) / (s32)mclk;
  115. if (tmp < 0)
  116. tmp += 4096;
  117. /* Carrier Offset */
  118. ret = m88rs2000_writereg(state, 0x9c, (u8)(tmp >> 4));
  119. reg = m88rs2000_readreg(state, 0x9d);
  120. reg &= 0xf;
  121. reg |= (u8)(tmp & 0xf) << 4;
  122. ret |= m88rs2000_writereg(state, 0x9d, reg);
  123. return ret;
  124. }
  125. static int m88rs2000_set_symbolrate(struct dvb_frontend *fe, u32 srate)
  126. {
  127. struct m88rs2000_state *state = fe->demodulator_priv;
  128. int ret;
  129. u64 temp;
  130. u32 mclk;
  131. u8 b[3];
  132. if ((srate < 1000000) || (srate > 45000000))
  133. return -EINVAL;
  134. mclk = m88rs2000_get_mclk(fe);
  135. if (!mclk)
  136. return -EINVAL;
  137. temp = srate / 1000;
  138. temp *= 1 << 24;
  139. do_div(temp, mclk);
  140. b[0] = (u8) (temp >> 16) & 0xff;
  141. b[1] = (u8) (temp >> 8) & 0xff;
  142. b[2] = (u8) temp & 0xff;
  143. ret = m88rs2000_writereg(state, 0x93, b[2]);
  144. ret |= m88rs2000_writereg(state, 0x94, b[1]);
  145. ret |= m88rs2000_writereg(state, 0x95, b[0]);
  146. if (srate > 10000000)
  147. ret |= m88rs2000_writereg(state, 0xa0, 0x20);
  148. else
  149. ret |= m88rs2000_writereg(state, 0xa0, 0x60);
  150. ret |= m88rs2000_writereg(state, 0xa1, 0xe0);
  151. if (srate > 12000000)
  152. ret |= m88rs2000_writereg(state, 0xa3, 0x20);
  153. else if (srate > 2800000)
  154. ret |= m88rs2000_writereg(state, 0xa3, 0x98);
  155. else
  156. ret |= m88rs2000_writereg(state, 0xa3, 0x90);
  157. deb_info("m88rs2000: m88rs2000_set_symbolrate\n");
  158. return ret;
  159. }
  160. static int m88rs2000_send_diseqc_msg(struct dvb_frontend *fe,
  161. struct dvb_diseqc_master_cmd *m)
  162. {
  163. struct m88rs2000_state *state = fe->demodulator_priv;
  164. int i;
  165. u8 reg;
  166. deb_info("%s\n", __func__);
  167. m88rs2000_writereg(state, 0x9a, 0x30);
  168. reg = m88rs2000_readreg(state, 0xb2);
  169. reg &= 0x3f;
  170. m88rs2000_writereg(state, 0xb2, reg);
  171. for (i = 0; i < m->msg_len; i++)
  172. m88rs2000_writereg(state, 0xb3 + i, m->msg[i]);
  173. reg = m88rs2000_readreg(state, 0xb1);
  174. reg &= 0x87;
  175. reg |= ((m->msg_len - 1) << 3) | 0x07;
  176. reg &= 0x7f;
  177. m88rs2000_writereg(state, 0xb1, reg);
  178. for (i = 0; i < 15; i++) {
  179. if ((m88rs2000_readreg(state, 0xb1) & 0x40) == 0x0)
  180. break;
  181. msleep(20);
  182. }
  183. reg = m88rs2000_readreg(state, 0xb1);
  184. if ((reg & 0x40) > 0x0) {
  185. reg &= 0x7f;
  186. reg |= 0x40;
  187. m88rs2000_writereg(state, 0xb1, reg);
  188. }
  189. reg = m88rs2000_readreg(state, 0xb2);
  190. reg &= 0x3f;
  191. reg |= 0x80;
  192. m88rs2000_writereg(state, 0xb2, reg);
  193. m88rs2000_writereg(state, 0x9a, 0xb0);
  194. return 0;
  195. }
  196. static int m88rs2000_send_diseqc_burst(struct dvb_frontend *fe,
  197. enum fe_sec_mini_cmd burst)
  198. {
  199. struct m88rs2000_state *state = fe->demodulator_priv;
  200. u8 reg0, reg1;
  201. deb_info("%s\n", __func__);
  202. m88rs2000_writereg(state, 0x9a, 0x30);
  203. msleep(50);
  204. reg0 = m88rs2000_readreg(state, 0xb1);
  205. reg1 = m88rs2000_readreg(state, 0xb2);
  206. /* TODO complete this section */
  207. m88rs2000_writereg(state, 0xb2, reg1);
  208. m88rs2000_writereg(state, 0xb1, reg0);
  209. m88rs2000_writereg(state, 0x9a, 0xb0);
  210. return 0;
  211. }
  212. static int m88rs2000_set_tone(struct dvb_frontend *fe,
  213. enum fe_sec_tone_mode tone)
  214. {
  215. struct m88rs2000_state *state = fe->demodulator_priv;
  216. u8 reg0, reg1;
  217. m88rs2000_writereg(state, 0x9a, 0x30);
  218. reg0 = m88rs2000_readreg(state, 0xb1);
  219. reg1 = m88rs2000_readreg(state, 0xb2);
  220. reg1 &= 0x3f;
  221. switch (tone) {
  222. case SEC_TONE_ON:
  223. reg0 |= 0x4;
  224. reg0 &= 0xbc;
  225. break;
  226. case SEC_TONE_OFF:
  227. reg1 |= 0x80;
  228. break;
  229. default:
  230. break;
  231. }
  232. m88rs2000_writereg(state, 0xb2, reg1);
  233. m88rs2000_writereg(state, 0xb1, reg0);
  234. m88rs2000_writereg(state, 0x9a, 0xb0);
  235. return 0;
  236. }
  237. struct inittab {
  238. u8 cmd;
  239. u8 reg;
  240. u8 val;
  241. };
  242. static struct inittab m88rs2000_setup[] = {
  243. {DEMOD_WRITE, 0x9a, 0x30},
  244. {DEMOD_WRITE, 0x00, 0x01},
  245. {WRITE_DELAY, 0x19, 0x00},
  246. {DEMOD_WRITE, 0x00, 0x00},
  247. {DEMOD_WRITE, 0x9a, 0xb0},
  248. {DEMOD_WRITE, 0x81, 0xc1},
  249. {DEMOD_WRITE, 0x81, 0x81},
  250. {DEMOD_WRITE, 0x86, 0xc6},
  251. {DEMOD_WRITE, 0x9a, 0x30},
  252. {DEMOD_WRITE, 0xf0, 0x22},
  253. {DEMOD_WRITE, 0xf1, 0xbf},
  254. {DEMOD_WRITE, 0xb0, 0x45},
  255. {DEMOD_WRITE, 0xb2, 0x01}, /* set voltage pin always set 1*/
  256. {DEMOD_WRITE, 0x9a, 0xb0},
  257. {0xff, 0xaa, 0xff}
  258. };
  259. static struct inittab m88rs2000_shutdown[] = {
  260. {DEMOD_WRITE, 0x9a, 0x30},
  261. {DEMOD_WRITE, 0xb0, 0x00},
  262. {DEMOD_WRITE, 0xf1, 0x89},
  263. {DEMOD_WRITE, 0x00, 0x01},
  264. {DEMOD_WRITE, 0x9a, 0xb0},
  265. {DEMOD_WRITE, 0x81, 0x81},
  266. {0xff, 0xaa, 0xff}
  267. };
  268. static struct inittab fe_reset[] = {
  269. {DEMOD_WRITE, 0x00, 0x01},
  270. {DEMOD_WRITE, 0x20, 0x81},
  271. {DEMOD_WRITE, 0x21, 0x80},
  272. {DEMOD_WRITE, 0x10, 0x33},
  273. {DEMOD_WRITE, 0x11, 0x44},
  274. {DEMOD_WRITE, 0x12, 0x07},
  275. {DEMOD_WRITE, 0x18, 0x20},
  276. {DEMOD_WRITE, 0x28, 0x04},
  277. {DEMOD_WRITE, 0x29, 0x8e},
  278. {DEMOD_WRITE, 0x3b, 0xff},
  279. {DEMOD_WRITE, 0x32, 0x10},
  280. {DEMOD_WRITE, 0x33, 0x02},
  281. {DEMOD_WRITE, 0x34, 0x30},
  282. {DEMOD_WRITE, 0x35, 0xff},
  283. {DEMOD_WRITE, 0x38, 0x50},
  284. {DEMOD_WRITE, 0x39, 0x68},
  285. {DEMOD_WRITE, 0x3c, 0x7f},
  286. {DEMOD_WRITE, 0x3d, 0x0f},
  287. {DEMOD_WRITE, 0x45, 0x20},
  288. {DEMOD_WRITE, 0x46, 0x24},
  289. {DEMOD_WRITE, 0x47, 0x7c},
  290. {DEMOD_WRITE, 0x48, 0x16},
  291. {DEMOD_WRITE, 0x49, 0x04},
  292. {DEMOD_WRITE, 0x4a, 0x01},
  293. {DEMOD_WRITE, 0x4b, 0x78},
  294. {DEMOD_WRITE, 0X4d, 0xd2},
  295. {DEMOD_WRITE, 0x4e, 0x6d},
  296. {DEMOD_WRITE, 0x50, 0x30},
  297. {DEMOD_WRITE, 0x51, 0x30},
  298. {DEMOD_WRITE, 0x54, 0x7b},
  299. {DEMOD_WRITE, 0x56, 0x09},
  300. {DEMOD_WRITE, 0x58, 0x59},
  301. {DEMOD_WRITE, 0x59, 0x37},
  302. {DEMOD_WRITE, 0x63, 0xfa},
  303. {0xff, 0xaa, 0xff}
  304. };
  305. static struct inittab fe_trigger[] = {
  306. {DEMOD_WRITE, 0x97, 0x04},
  307. {DEMOD_WRITE, 0x99, 0x77},
  308. {DEMOD_WRITE, 0x9b, 0x64},
  309. {DEMOD_WRITE, 0x9e, 0x00},
  310. {DEMOD_WRITE, 0x9f, 0xf8},
  311. {DEMOD_WRITE, 0x98, 0xff},
  312. {DEMOD_WRITE, 0xc0, 0x0f},
  313. {DEMOD_WRITE, 0x89, 0x01},
  314. {DEMOD_WRITE, 0x00, 0x00},
  315. {WRITE_DELAY, 0x0a, 0x00},
  316. {DEMOD_WRITE, 0x00, 0x01},
  317. {DEMOD_WRITE, 0x00, 0x00},
  318. {DEMOD_WRITE, 0x9a, 0xb0},
  319. {0xff, 0xaa, 0xff}
  320. };
  321. static int m88rs2000_tab_set(struct m88rs2000_state *state,
  322. struct inittab *tab)
  323. {
  324. int ret = 0;
  325. u8 i;
  326. if (tab == NULL)
  327. return -EINVAL;
  328. for (i = 0; i < 255; i++) {
  329. switch (tab[i].cmd) {
  330. case 0x01:
  331. ret = m88rs2000_writereg(state, tab[i].reg,
  332. tab[i].val);
  333. break;
  334. case 0x10:
  335. if (tab[i].reg > 0)
  336. mdelay(tab[i].reg);
  337. break;
  338. case 0xff:
  339. if (tab[i].reg == 0xaa && tab[i].val == 0xff)
  340. return 0;
  341. case 0x00:
  342. break;
  343. default:
  344. return -EINVAL;
  345. }
  346. if (ret < 0)
  347. return -ENODEV;
  348. }
  349. return 0;
  350. }
  351. static int m88rs2000_set_voltage(struct dvb_frontend *fe,
  352. enum fe_sec_voltage volt)
  353. {
  354. struct m88rs2000_state *state = fe->demodulator_priv;
  355. u8 data;
  356. data = m88rs2000_readreg(state, 0xb2);
  357. data |= 0x03; /* bit0 V/H, bit1 off/on */
  358. switch (volt) {
  359. case SEC_VOLTAGE_18:
  360. data &= ~0x03;
  361. break;
  362. case SEC_VOLTAGE_13:
  363. data &= ~0x03;
  364. data |= 0x01;
  365. break;
  366. case SEC_VOLTAGE_OFF:
  367. break;
  368. }
  369. m88rs2000_writereg(state, 0xb2, data);
  370. return 0;
  371. }
  372. static int m88rs2000_init(struct dvb_frontend *fe)
  373. {
  374. struct m88rs2000_state *state = fe->demodulator_priv;
  375. int ret;
  376. deb_info("m88rs2000: init chip\n");
  377. /* Setup frontend from shutdown/cold */
  378. if (state->config->inittab)
  379. ret = m88rs2000_tab_set(state,
  380. (struct inittab *)state->config->inittab);
  381. else
  382. ret = m88rs2000_tab_set(state, m88rs2000_setup);
  383. return ret;
  384. }
  385. static int m88rs2000_sleep(struct dvb_frontend *fe)
  386. {
  387. struct m88rs2000_state *state = fe->demodulator_priv;
  388. int ret;
  389. /* Shutdown the frondend */
  390. ret = m88rs2000_tab_set(state, m88rs2000_shutdown);
  391. return ret;
  392. }
  393. static int m88rs2000_read_status(struct dvb_frontend *fe,
  394. enum fe_status *status)
  395. {
  396. struct m88rs2000_state *state = fe->demodulator_priv;
  397. u8 reg = m88rs2000_readreg(state, 0x8c);
  398. *status = 0;
  399. if ((reg & 0xee) == 0xee) {
  400. *status = FE_HAS_CARRIER | FE_HAS_SIGNAL | FE_HAS_VITERBI
  401. | FE_HAS_SYNC | FE_HAS_LOCK;
  402. if (state->config->set_ts_params)
  403. state->config->set_ts_params(fe, CALL_IS_READ);
  404. }
  405. return 0;
  406. }
  407. static int m88rs2000_read_ber(struct dvb_frontend *fe, u32 *ber)
  408. {
  409. struct m88rs2000_state *state = fe->demodulator_priv;
  410. u8 tmp0, tmp1;
  411. m88rs2000_writereg(state, 0x9a, 0x30);
  412. tmp0 = m88rs2000_readreg(state, 0xd8);
  413. if ((tmp0 & 0x10) != 0) {
  414. m88rs2000_writereg(state, 0x9a, 0xb0);
  415. *ber = 0xffffffff;
  416. return 0;
  417. }
  418. *ber = (m88rs2000_readreg(state, 0xd7) << 8) |
  419. m88rs2000_readreg(state, 0xd6);
  420. tmp1 = m88rs2000_readreg(state, 0xd9);
  421. m88rs2000_writereg(state, 0xd9, (tmp1 & ~7) | 4);
  422. /* needs twice */
  423. m88rs2000_writereg(state, 0xd8, (tmp0 & ~8) | 0x30);
  424. m88rs2000_writereg(state, 0xd8, (tmp0 & ~8) | 0x30);
  425. m88rs2000_writereg(state, 0x9a, 0xb0);
  426. return 0;
  427. }
  428. static int m88rs2000_read_signal_strength(struct dvb_frontend *fe,
  429. u16 *strength)
  430. {
  431. if (fe->ops.tuner_ops.get_rf_strength)
  432. fe->ops.tuner_ops.get_rf_strength(fe, strength);
  433. return 0;
  434. }
  435. static int m88rs2000_read_snr(struct dvb_frontend *fe, u16 *snr)
  436. {
  437. struct m88rs2000_state *state = fe->demodulator_priv;
  438. *snr = 512 * m88rs2000_readreg(state, 0x65);
  439. return 0;
  440. }
  441. static int m88rs2000_read_ucblocks(struct dvb_frontend *fe, u32 *ucblocks)
  442. {
  443. struct m88rs2000_state *state = fe->demodulator_priv;
  444. u8 tmp;
  445. *ucblocks = (m88rs2000_readreg(state, 0xd5) << 8) |
  446. m88rs2000_readreg(state, 0xd4);
  447. tmp = m88rs2000_readreg(state, 0xd8);
  448. m88rs2000_writereg(state, 0xd8, tmp & ~0x20);
  449. /* needs two times */
  450. m88rs2000_writereg(state, 0xd8, tmp | 0x20);
  451. m88rs2000_writereg(state, 0xd8, tmp | 0x20);
  452. return 0;
  453. }
  454. static int m88rs2000_set_fec(struct m88rs2000_state *state,
  455. enum fe_code_rate fec)
  456. {
  457. u8 fec_set, reg;
  458. int ret;
  459. switch (fec) {
  460. case FEC_1_2:
  461. fec_set = 0x8;
  462. break;
  463. case FEC_2_3:
  464. fec_set = 0x10;
  465. break;
  466. case FEC_3_4:
  467. fec_set = 0x20;
  468. break;
  469. case FEC_5_6:
  470. fec_set = 0x40;
  471. break;
  472. case FEC_7_8:
  473. fec_set = 0x80;
  474. break;
  475. case FEC_AUTO:
  476. default:
  477. fec_set = 0x0;
  478. }
  479. reg = m88rs2000_readreg(state, 0x70);
  480. reg &= 0x7;
  481. ret = m88rs2000_writereg(state, 0x70, reg | fec_set);
  482. ret |= m88rs2000_writereg(state, 0x76, 0x8);
  483. return ret;
  484. }
  485. static enum fe_code_rate m88rs2000_get_fec(struct m88rs2000_state *state)
  486. {
  487. u8 reg;
  488. m88rs2000_writereg(state, 0x9a, 0x30);
  489. reg = m88rs2000_readreg(state, 0x76);
  490. m88rs2000_writereg(state, 0x9a, 0xb0);
  491. reg &= 0xf0;
  492. reg >>= 5;
  493. switch (reg) {
  494. case 0x4:
  495. return FEC_1_2;
  496. case 0x3:
  497. return FEC_2_3;
  498. case 0x2:
  499. return FEC_3_4;
  500. case 0x1:
  501. return FEC_5_6;
  502. case 0x0:
  503. return FEC_7_8;
  504. default:
  505. break;
  506. }
  507. return FEC_AUTO;
  508. }
  509. static int m88rs2000_set_frontend(struct dvb_frontend *fe)
  510. {
  511. struct m88rs2000_state *state = fe->demodulator_priv;
  512. struct dtv_frontend_properties *c = &fe->dtv_property_cache;
  513. enum fe_status status;
  514. int i, ret = 0;
  515. u32 tuner_freq;
  516. s16 offset = 0;
  517. u8 reg;
  518. state->no_lock_count = 0;
  519. if (c->delivery_system != SYS_DVBS) {
  520. deb_info("%s: unsupported delivery "
  521. "system selected (%d)\n",
  522. __func__, c->delivery_system);
  523. return -EOPNOTSUPP;
  524. }
  525. /* Set Tuner */
  526. if (fe->ops.tuner_ops.set_params)
  527. ret = fe->ops.tuner_ops.set_params(fe);
  528. if (ret < 0)
  529. return -ENODEV;
  530. if (fe->ops.tuner_ops.get_frequency)
  531. ret = fe->ops.tuner_ops.get_frequency(fe, &tuner_freq);
  532. if (ret < 0)
  533. return -ENODEV;
  534. offset = (s16)((s32)tuner_freq - c->frequency);
  535. /* default mclk value 96.4285 * 2 * 1000 = 192857 */
  536. if (((c->frequency % 192857) >= (192857 - 3000)) ||
  537. (c->frequency % 192857) <= 3000)
  538. ret = m88rs2000_writereg(state, 0x86, 0xc2);
  539. else
  540. ret = m88rs2000_writereg(state, 0x86, 0xc6);
  541. ret |= m88rs2000_set_carrieroffset(fe, offset);
  542. if (ret < 0)
  543. return -ENODEV;
  544. /* Reset demod by symbol rate */
  545. if (c->symbol_rate > 27500000)
  546. ret = m88rs2000_writereg(state, 0xf1, 0xa4);
  547. else
  548. ret = m88rs2000_writereg(state, 0xf1, 0xbf);
  549. ret |= m88rs2000_tab_set(state, fe_reset);
  550. if (ret < 0)
  551. return -ENODEV;
  552. /* Set FEC */
  553. ret = m88rs2000_set_fec(state, c->fec_inner);
  554. ret |= m88rs2000_writereg(state, 0x85, 0x1);
  555. ret |= m88rs2000_writereg(state, 0x8a, 0xbf);
  556. ret |= m88rs2000_writereg(state, 0x8d, 0x1e);
  557. ret |= m88rs2000_writereg(state, 0x90, 0xf1);
  558. ret |= m88rs2000_writereg(state, 0x91, 0x08);
  559. if (ret < 0)
  560. return -ENODEV;
  561. /* Set Symbol Rate */
  562. ret = m88rs2000_set_symbolrate(fe, c->symbol_rate);
  563. if (ret < 0)
  564. return -ENODEV;
  565. /* Set up Demod */
  566. ret = m88rs2000_tab_set(state, fe_trigger);
  567. if (ret < 0)
  568. return -ENODEV;
  569. for (i = 0; i < 25; i++) {
  570. reg = m88rs2000_readreg(state, 0x8c);
  571. if ((reg & 0xee) == 0xee) {
  572. status = FE_HAS_LOCK;
  573. break;
  574. }
  575. state->no_lock_count++;
  576. if (state->no_lock_count == 15) {
  577. reg = m88rs2000_readreg(state, 0x70);
  578. reg ^= 0x4;
  579. m88rs2000_writereg(state, 0x70, reg);
  580. state->no_lock_count = 0;
  581. }
  582. msleep(20);
  583. }
  584. if (status & FE_HAS_LOCK) {
  585. state->fec_inner = m88rs2000_get_fec(state);
  586. /* Uknown suspect SNR level */
  587. reg = m88rs2000_readreg(state, 0x65);
  588. }
  589. state->tuner_frequency = c->frequency;
  590. state->symbol_rate = c->symbol_rate;
  591. return 0;
  592. }
  593. static int m88rs2000_get_frontend(struct dvb_frontend *fe)
  594. {
  595. struct dtv_frontend_properties *c = &fe->dtv_property_cache;
  596. struct m88rs2000_state *state = fe->demodulator_priv;
  597. c->fec_inner = state->fec_inner;
  598. c->frequency = state->tuner_frequency;
  599. c->symbol_rate = state->symbol_rate;
  600. return 0;
  601. }
  602. static int m88rs2000_get_tune_settings(struct dvb_frontend *fe,
  603. struct dvb_frontend_tune_settings *tune)
  604. {
  605. struct dtv_frontend_properties *c = &fe->dtv_property_cache;
  606. if (c->symbol_rate > 3000000)
  607. tune->min_delay_ms = 2000;
  608. else
  609. tune->min_delay_ms = 3000;
  610. tune->step_size = c->symbol_rate / 16000;
  611. tune->max_drift = c->symbol_rate / 2000;
  612. return 0;
  613. }
  614. static int m88rs2000_i2c_gate_ctrl(struct dvb_frontend *fe, int enable)
  615. {
  616. struct m88rs2000_state *state = fe->demodulator_priv;
  617. if (enable)
  618. m88rs2000_writereg(state, 0x81, 0x84);
  619. else
  620. m88rs2000_writereg(state, 0x81, 0x81);
  621. udelay(10);
  622. return 0;
  623. }
  624. static void m88rs2000_release(struct dvb_frontend *fe)
  625. {
  626. struct m88rs2000_state *state = fe->demodulator_priv;
  627. kfree(state);
  628. }
  629. static struct dvb_frontend_ops m88rs2000_ops = {
  630. .delsys = { SYS_DVBS },
  631. .info = {
  632. .name = "M88RS2000 DVB-S",
  633. .frequency_min = 950000,
  634. .frequency_max = 2150000,
  635. .frequency_stepsize = 1000, /* kHz for QPSK frontends */
  636. .frequency_tolerance = 5000,
  637. .symbol_rate_min = 1000000,
  638. .symbol_rate_max = 45000000,
  639. .symbol_rate_tolerance = 500, /* ppm */
  640. .caps = FE_CAN_FEC_1_2 | FE_CAN_FEC_2_3 | FE_CAN_FEC_3_4 |
  641. FE_CAN_FEC_5_6 | FE_CAN_FEC_7_8 |
  642. FE_CAN_QPSK | FE_CAN_INVERSION_AUTO |
  643. FE_CAN_FEC_AUTO
  644. },
  645. .release = m88rs2000_release,
  646. .init = m88rs2000_init,
  647. .sleep = m88rs2000_sleep,
  648. .i2c_gate_ctrl = m88rs2000_i2c_gate_ctrl,
  649. .read_status = m88rs2000_read_status,
  650. .read_ber = m88rs2000_read_ber,
  651. .read_signal_strength = m88rs2000_read_signal_strength,
  652. .read_snr = m88rs2000_read_snr,
  653. .read_ucblocks = m88rs2000_read_ucblocks,
  654. .diseqc_send_master_cmd = m88rs2000_send_diseqc_msg,
  655. .diseqc_send_burst = m88rs2000_send_diseqc_burst,
  656. .set_tone = m88rs2000_set_tone,
  657. .set_voltage = m88rs2000_set_voltage,
  658. .set_frontend = m88rs2000_set_frontend,
  659. .get_frontend = m88rs2000_get_frontend,
  660. .get_tune_settings = m88rs2000_get_tune_settings,
  661. };
  662. struct dvb_frontend *m88rs2000_attach(const struct m88rs2000_config *config,
  663. struct i2c_adapter *i2c)
  664. {
  665. struct m88rs2000_state *state = NULL;
  666. /* allocate memory for the internal state */
  667. state = kzalloc(sizeof(struct m88rs2000_state), GFP_KERNEL);
  668. if (state == NULL)
  669. goto error;
  670. /* setup the state */
  671. state->config = config;
  672. state->i2c = i2c;
  673. state->tuner_frequency = 0;
  674. state->symbol_rate = 0;
  675. state->fec_inner = 0;
  676. /* create dvb_frontend */
  677. memcpy(&state->frontend.ops, &m88rs2000_ops,
  678. sizeof(struct dvb_frontend_ops));
  679. state->frontend.demodulator_priv = state;
  680. return &state->frontend;
  681. error:
  682. kfree(state);
  683. return NULL;
  684. }
  685. EXPORT_SYMBOL(m88rs2000_attach);
  686. MODULE_DESCRIPTION("M88RS2000 DVB-S Demodulator driver");
  687. MODULE_AUTHOR("Malcolm Priestley tvboxspy@gmail.com");
  688. MODULE_LICENSE("GPL");
  689. MODULE_VERSION("1.13");