tc90522.c 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842
  1. /*
  2. * Toshiba TC90522 Demodulator
  3. *
  4. * Copyright (C) 2014 Akihiro Tsukada <tskd08@gmail.com>
  5. *
  6. * This program is free software; you can redistribute it and/or
  7. * modify it under the terms of the GNU General Public License as
  8. * published by the Free Software Foundation version 2.
  9. *
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. */
  16. /*
  17. * NOTICE:
  18. * This driver is incomplete and lacks init/config of the chips,
  19. * as the necessary info is not disclosed.
  20. * It assumes that users of this driver (such as a PCI bridge of
  21. * DTV receiver cards) properly init and configure the chip
  22. * via I2C *before* calling this driver's init() function.
  23. *
  24. * Currently, PT3 driver is the only one that uses this driver,
  25. * and contains init/config code in its firmware.
  26. * Thus some part of the code might be dependent on PT3 specific config.
  27. */
  28. #include <linux/kernel.h>
  29. #include <linux/math64.h>
  30. #include <linux/dvb/frontend.h>
  31. #include "dvb_math.h"
  32. #include "tc90522.h"
  33. #define TC90522_I2C_THRU_REG 0xfe
  34. #define TC90522_MODULE_IDX(addr) (((u8)(addr) & 0x02U) >> 1)
  35. struct tc90522_state {
  36. struct tc90522_config cfg;
  37. struct dvb_frontend fe;
  38. struct i2c_client *i2c_client;
  39. struct i2c_adapter tuner_i2c;
  40. bool lna;
  41. };
  42. struct reg_val {
  43. u8 reg;
  44. u8 val;
  45. };
  46. static int
  47. reg_write(struct tc90522_state *state, const struct reg_val *regs, int num)
  48. {
  49. int i, ret;
  50. struct i2c_msg msg;
  51. ret = 0;
  52. msg.addr = state->i2c_client->addr;
  53. msg.flags = 0;
  54. msg.len = 2;
  55. for (i = 0; i < num; i++) {
  56. msg.buf = (u8 *)&regs[i];
  57. ret = i2c_transfer(state->i2c_client->adapter, &msg, 1);
  58. if (ret == 0)
  59. ret = -EIO;
  60. if (ret < 0)
  61. return ret;
  62. }
  63. return 0;
  64. }
  65. static int reg_read(struct tc90522_state *state, u8 reg, u8 *val, u8 len)
  66. {
  67. struct i2c_msg msgs[2] = {
  68. {
  69. .addr = state->i2c_client->addr,
  70. .flags = 0,
  71. .buf = &reg,
  72. .len = 1,
  73. },
  74. {
  75. .addr = state->i2c_client->addr,
  76. .flags = I2C_M_RD,
  77. .buf = val,
  78. .len = len,
  79. },
  80. };
  81. int ret;
  82. ret = i2c_transfer(state->i2c_client->adapter, msgs, ARRAY_SIZE(msgs));
  83. if (ret == ARRAY_SIZE(msgs))
  84. ret = 0;
  85. else if (ret >= 0)
  86. ret = -EIO;
  87. return ret;
  88. }
  89. static struct tc90522_state *cfg_to_state(struct tc90522_config *c)
  90. {
  91. return container_of(c, struct tc90522_state, cfg);
  92. }
  93. static int tc90522s_set_tsid(struct dvb_frontend *fe)
  94. {
  95. struct reg_val set_tsid[] = {
  96. { 0x8f, 00 },
  97. { 0x90, 00 }
  98. };
  99. set_tsid[0].val = (fe->dtv_property_cache.stream_id & 0xff00) >> 8;
  100. set_tsid[1].val = fe->dtv_property_cache.stream_id & 0xff;
  101. return reg_write(fe->demodulator_priv, set_tsid, ARRAY_SIZE(set_tsid));
  102. }
  103. static int tc90522t_set_layers(struct dvb_frontend *fe)
  104. {
  105. struct reg_val rv;
  106. u8 laysel;
  107. laysel = ~fe->dtv_property_cache.isdbt_layer_enabled & 0x07;
  108. laysel = (laysel & 0x01) << 2 | (laysel & 0x02) | (laysel & 0x04) >> 2;
  109. rv.reg = 0x71;
  110. rv.val = laysel;
  111. return reg_write(fe->demodulator_priv, &rv, 1);
  112. }
  113. /* frontend ops */
  114. static int tc90522s_read_status(struct dvb_frontend *fe, enum fe_status *status)
  115. {
  116. struct tc90522_state *state;
  117. int ret;
  118. u8 reg;
  119. state = fe->demodulator_priv;
  120. ret = reg_read(state, 0xc3, &reg, 1);
  121. if (ret < 0)
  122. return ret;
  123. *status = 0;
  124. if (reg & 0x80) /* input level under min ? */
  125. return 0;
  126. *status |= FE_HAS_SIGNAL;
  127. if (reg & 0x60) /* carrier? */
  128. return 0;
  129. *status |= FE_HAS_CARRIER | FE_HAS_VITERBI | FE_HAS_SYNC;
  130. if (reg & 0x10)
  131. return 0;
  132. if (reg_read(state, 0xc5, &reg, 1) < 0 || !(reg & 0x03))
  133. return 0;
  134. *status |= FE_HAS_LOCK;
  135. return 0;
  136. }
  137. static int tc90522t_read_status(struct dvb_frontend *fe, enum fe_status *status)
  138. {
  139. struct tc90522_state *state;
  140. int ret;
  141. u8 reg;
  142. state = fe->demodulator_priv;
  143. ret = reg_read(state, 0x96, &reg, 1);
  144. if (ret < 0)
  145. return ret;
  146. *status = 0;
  147. if (reg & 0xe0) {
  148. *status = FE_HAS_SIGNAL | FE_HAS_CARRIER | FE_HAS_VITERBI
  149. | FE_HAS_SYNC | FE_HAS_LOCK;
  150. return 0;
  151. }
  152. ret = reg_read(state, 0x80, &reg, 1);
  153. if (ret < 0)
  154. return ret;
  155. if (reg & 0xf0)
  156. return 0;
  157. *status |= FE_HAS_SIGNAL | FE_HAS_CARRIER;
  158. if (reg & 0x0c)
  159. return 0;
  160. *status |= FE_HAS_SYNC | FE_HAS_VITERBI;
  161. if (reg & 0x02)
  162. return 0;
  163. *status |= FE_HAS_LOCK;
  164. return 0;
  165. }
  166. static const enum fe_code_rate fec_conv_sat[] = {
  167. FEC_NONE, /* unused */
  168. FEC_1_2, /* for BPSK */
  169. FEC_1_2, FEC_2_3, FEC_3_4, FEC_5_6, FEC_7_8, /* for QPSK */
  170. FEC_2_3, /* for 8PSK. (trellis code) */
  171. };
  172. static int tc90522s_get_frontend(struct dvb_frontend *fe)
  173. {
  174. struct tc90522_state *state;
  175. struct dtv_frontend_properties *c;
  176. struct dtv_fe_stats *stats;
  177. int ret, i;
  178. int layers;
  179. u8 val[10];
  180. u32 cndat;
  181. state = fe->demodulator_priv;
  182. c = &fe->dtv_property_cache;
  183. c->delivery_system = SYS_ISDBS;
  184. c->symbol_rate = 28860000;
  185. layers = 0;
  186. ret = reg_read(state, 0xe6, val, 5);
  187. if (ret == 0) {
  188. u8 v;
  189. c->stream_id = val[0] << 8 | val[1];
  190. /* high/single layer */
  191. v = (val[2] & 0x70) >> 4;
  192. c->modulation = (v == 7) ? PSK_8 : QPSK;
  193. c->fec_inner = fec_conv_sat[v];
  194. c->layer[0].fec = c->fec_inner;
  195. c->layer[0].modulation = c->modulation;
  196. c->layer[0].segment_count = val[3] & 0x3f; /* slots */
  197. /* low layer */
  198. v = (val[2] & 0x07);
  199. c->layer[1].fec = fec_conv_sat[v];
  200. if (v == 0) /* no low layer */
  201. c->layer[1].segment_count = 0;
  202. else
  203. c->layer[1].segment_count = val[4] & 0x3f; /* slots */
  204. /*
  205. * actually, BPSK if v==1, but not defined in
  206. * enum fe_modulation
  207. */
  208. c->layer[1].modulation = QPSK;
  209. layers = (v > 0) ? 2 : 1;
  210. }
  211. /* statistics */
  212. stats = &c->strength;
  213. stats->len = 0;
  214. /* let the connected tuner set RSSI property cache */
  215. if (fe->ops.tuner_ops.get_rf_strength) {
  216. u16 dummy;
  217. fe->ops.tuner_ops.get_rf_strength(fe, &dummy);
  218. }
  219. stats = &c->cnr;
  220. stats->len = 1;
  221. stats->stat[0].scale = FE_SCALE_NOT_AVAILABLE;
  222. cndat = 0;
  223. ret = reg_read(state, 0xbc, val, 2);
  224. if (ret == 0)
  225. cndat = val[0] << 8 | val[1];
  226. if (cndat >= 3000) {
  227. u32 p, p4;
  228. s64 cn;
  229. cndat -= 3000; /* cndat: 4.12 fixed point float */
  230. /*
  231. * cnr[mdB] = -1634.6 * P^5 + 14341 * P^4 - 50259 * P^3
  232. * + 88977 * P^2 - 89565 * P + 58857
  233. * (P = sqrt(cndat) / 64)
  234. */
  235. /* p := sqrt(cndat) << 8 = P << 14, 2.14 fixed point float */
  236. /* cn = cnr << 3 */
  237. p = int_sqrt(cndat << 16);
  238. p4 = cndat * cndat;
  239. cn = div64_s64(-16346LL * p4 * p, 10) >> 35;
  240. cn += (14341LL * p4) >> 21;
  241. cn -= (50259LL * cndat * p) >> 23;
  242. cn += (88977LL * cndat) >> 9;
  243. cn -= (89565LL * p) >> 11;
  244. cn += 58857 << 3;
  245. stats->stat[0].svalue = cn >> 3;
  246. stats->stat[0].scale = FE_SCALE_DECIBEL;
  247. }
  248. /* per-layer post viterbi BER (or PER? config dependent?) */
  249. stats = &c->post_bit_error;
  250. memset(stats, 0, sizeof(*stats));
  251. stats->len = layers;
  252. ret = reg_read(state, 0xeb, val, 10);
  253. if (ret < 0)
  254. for (i = 0; i < layers; i++)
  255. stats->stat[i].scale = FE_SCALE_NOT_AVAILABLE;
  256. else {
  257. for (i = 0; i < layers; i++) {
  258. stats->stat[i].scale = FE_SCALE_COUNTER;
  259. stats->stat[i].uvalue = val[i * 5] << 16
  260. | val[i * 5 + 1] << 8 | val[i * 5 + 2];
  261. }
  262. }
  263. stats = &c->post_bit_count;
  264. memset(stats, 0, sizeof(*stats));
  265. stats->len = layers;
  266. if (ret < 0)
  267. for (i = 0; i < layers; i++)
  268. stats->stat[i].scale = FE_SCALE_NOT_AVAILABLE;
  269. else {
  270. for (i = 0; i < layers; i++) {
  271. stats->stat[i].scale = FE_SCALE_COUNTER;
  272. stats->stat[i].uvalue =
  273. val[i * 5 + 3] << 8 | val[i * 5 + 4];
  274. stats->stat[i].uvalue *= 204 * 8;
  275. }
  276. }
  277. return 0;
  278. }
  279. static const enum fe_transmit_mode tm_conv[] = {
  280. TRANSMISSION_MODE_2K,
  281. TRANSMISSION_MODE_4K,
  282. TRANSMISSION_MODE_8K,
  283. 0
  284. };
  285. static const enum fe_code_rate fec_conv_ter[] = {
  286. FEC_1_2, FEC_2_3, FEC_3_4, FEC_5_6, FEC_7_8, 0, 0, 0
  287. };
  288. static const enum fe_modulation mod_conv[] = {
  289. DQPSK, QPSK, QAM_16, QAM_64, 0, 0, 0, 0
  290. };
  291. static int tc90522t_get_frontend(struct dvb_frontend *fe)
  292. {
  293. struct tc90522_state *state;
  294. struct dtv_frontend_properties *c;
  295. struct dtv_fe_stats *stats;
  296. int ret, i;
  297. int layers;
  298. u8 val[15], mode;
  299. u32 cndat;
  300. state = fe->demodulator_priv;
  301. c = &fe->dtv_property_cache;
  302. c->delivery_system = SYS_ISDBT;
  303. c->bandwidth_hz = 6000000;
  304. mode = 1;
  305. ret = reg_read(state, 0xb0, val, 1);
  306. if (ret == 0) {
  307. mode = (val[0] & 0xc0) >> 2;
  308. c->transmission_mode = tm_conv[mode];
  309. c->guard_interval = (val[0] & 0x30) >> 4;
  310. }
  311. ret = reg_read(state, 0xb2, val, 6);
  312. layers = 0;
  313. if (ret == 0) {
  314. u8 v;
  315. c->isdbt_partial_reception = val[0] & 0x01;
  316. c->isdbt_sb_mode = (val[0] & 0xc0) == 0x40;
  317. /* layer A */
  318. v = (val[2] & 0x78) >> 3;
  319. if (v == 0x0f)
  320. c->layer[0].segment_count = 0;
  321. else {
  322. layers++;
  323. c->layer[0].segment_count = v;
  324. c->layer[0].fec = fec_conv_ter[(val[1] & 0x1c) >> 2];
  325. c->layer[0].modulation = mod_conv[(val[1] & 0xe0) >> 5];
  326. v = (val[1] & 0x03) << 1 | (val[2] & 0x80) >> 7;
  327. c->layer[0].interleaving = v;
  328. }
  329. /* layer B */
  330. v = (val[3] & 0x03) << 1 | (val[4] & 0xc0) >> 6;
  331. if (v == 0x0f)
  332. c->layer[1].segment_count = 0;
  333. else {
  334. layers++;
  335. c->layer[1].segment_count = v;
  336. c->layer[1].fec = fec_conv_ter[(val[3] & 0xe0) >> 5];
  337. c->layer[1].modulation = mod_conv[(val[2] & 0x07)];
  338. c->layer[1].interleaving = (val[3] & 0x1c) >> 2;
  339. }
  340. /* layer C */
  341. v = (val[5] & 0x1e) >> 1;
  342. if (v == 0x0f)
  343. c->layer[2].segment_count = 0;
  344. else {
  345. layers++;
  346. c->layer[2].segment_count = v;
  347. c->layer[2].fec = fec_conv_ter[(val[4] & 0x07)];
  348. c->layer[2].modulation = mod_conv[(val[4] & 0x38) >> 3];
  349. c->layer[2].interleaving = (val[5] & 0xe0) >> 5;
  350. }
  351. }
  352. /* statistics */
  353. stats = &c->strength;
  354. stats->len = 0;
  355. /* let the connected tuner set RSSI property cache */
  356. if (fe->ops.tuner_ops.get_rf_strength) {
  357. u16 dummy;
  358. fe->ops.tuner_ops.get_rf_strength(fe, &dummy);
  359. }
  360. stats = &c->cnr;
  361. stats->len = 1;
  362. stats->stat[0].scale = FE_SCALE_NOT_AVAILABLE;
  363. cndat = 0;
  364. ret = reg_read(state, 0x8b, val, 3);
  365. if (ret == 0)
  366. cndat = val[0] << 16 | val[1] << 8 | val[2];
  367. if (cndat != 0) {
  368. u32 p, tmp;
  369. s64 cn;
  370. /*
  371. * cnr[mdB] = 0.024 P^4 - 1.6 P^3 + 39.8 P^2 + 549.1 P + 3096.5
  372. * (P = 10log10(5505024/cndat))
  373. */
  374. /* cn = cnr << 3 (61.3 fixed point float */
  375. /* p = 10log10(5505024/cndat) << 24 (8.24 fixed point float)*/
  376. p = intlog10(5505024) - intlog10(cndat);
  377. p *= 10;
  378. cn = 24772;
  379. cn += div64_s64(43827LL * p, 10) >> 24;
  380. tmp = p >> 8;
  381. cn += div64_s64(3184LL * tmp * tmp, 10) >> 32;
  382. tmp = p >> 13;
  383. cn -= div64_s64(128LL * tmp * tmp * tmp, 10) >> 33;
  384. tmp = p >> 18;
  385. cn += div64_s64(192LL * tmp * tmp * tmp * tmp, 1000) >> 24;
  386. stats->stat[0].svalue = cn >> 3;
  387. stats->stat[0].scale = FE_SCALE_DECIBEL;
  388. }
  389. /* per-layer post viterbi BER (or PER? config dependent?) */
  390. stats = &c->post_bit_error;
  391. memset(stats, 0, sizeof(*stats));
  392. stats->len = layers;
  393. ret = reg_read(state, 0x9d, val, 15);
  394. if (ret < 0)
  395. for (i = 0; i < layers; i++)
  396. stats->stat[i].scale = FE_SCALE_NOT_AVAILABLE;
  397. else {
  398. for (i = 0; i < layers; i++) {
  399. stats->stat[i].scale = FE_SCALE_COUNTER;
  400. stats->stat[i].uvalue = val[i * 3] << 16
  401. | val[i * 3 + 1] << 8 | val[i * 3 + 2];
  402. }
  403. }
  404. stats = &c->post_bit_count;
  405. memset(stats, 0, sizeof(*stats));
  406. stats->len = layers;
  407. if (ret < 0)
  408. for (i = 0; i < layers; i++)
  409. stats->stat[i].scale = FE_SCALE_NOT_AVAILABLE;
  410. else {
  411. for (i = 0; i < layers; i++) {
  412. stats->stat[i].scale = FE_SCALE_COUNTER;
  413. stats->stat[i].uvalue =
  414. val[9 + i * 2] << 8 | val[9 + i * 2 + 1];
  415. stats->stat[i].uvalue *= 204 * 8;
  416. }
  417. }
  418. return 0;
  419. }
  420. static const struct reg_val reset_sat = { 0x03, 0x01 };
  421. static const struct reg_val reset_ter = { 0x01, 0x40 };
  422. static int tc90522_set_frontend(struct dvb_frontend *fe)
  423. {
  424. struct tc90522_state *state;
  425. int ret;
  426. state = fe->demodulator_priv;
  427. if (fe->ops.tuner_ops.set_params)
  428. ret = fe->ops.tuner_ops.set_params(fe);
  429. else
  430. ret = -ENODEV;
  431. if (ret < 0)
  432. goto failed;
  433. if (fe->ops.delsys[0] == SYS_ISDBS) {
  434. ret = tc90522s_set_tsid(fe);
  435. if (ret < 0)
  436. goto failed;
  437. ret = reg_write(state, &reset_sat, 1);
  438. } else {
  439. ret = tc90522t_set_layers(fe);
  440. if (ret < 0)
  441. goto failed;
  442. ret = reg_write(state, &reset_ter, 1);
  443. }
  444. if (ret < 0)
  445. goto failed;
  446. return 0;
  447. failed:
  448. dev_warn(&state->tuner_i2c.dev, "(%s) failed. [adap%d-fe%d]\n",
  449. __func__, fe->dvb->num, fe->id);
  450. return ret;
  451. }
  452. static int tc90522_get_tune_settings(struct dvb_frontend *fe,
  453. struct dvb_frontend_tune_settings *settings)
  454. {
  455. if (fe->ops.delsys[0] == SYS_ISDBS) {
  456. settings->min_delay_ms = 250;
  457. settings->step_size = 1000;
  458. settings->max_drift = settings->step_size * 2;
  459. } else {
  460. settings->min_delay_ms = 400;
  461. settings->step_size = 142857;
  462. settings->max_drift = settings->step_size;
  463. }
  464. return 0;
  465. }
  466. static int tc90522_set_if_agc(struct dvb_frontend *fe, bool on)
  467. {
  468. struct reg_val agc_sat[] = {
  469. { 0x0a, 0x00 },
  470. { 0x10, 0x30 },
  471. { 0x11, 0x00 },
  472. { 0x03, 0x01 },
  473. };
  474. struct reg_val agc_ter[] = {
  475. { 0x25, 0x00 },
  476. { 0x23, 0x4c },
  477. { 0x01, 0x40 },
  478. };
  479. struct tc90522_state *state;
  480. struct reg_val *rv;
  481. int num;
  482. state = fe->demodulator_priv;
  483. if (fe->ops.delsys[0] == SYS_ISDBS) {
  484. agc_sat[0].val = on ? 0xff : 0x00;
  485. agc_sat[1].val |= 0x80;
  486. agc_sat[1].val |= on ? 0x01 : 0x00;
  487. agc_sat[2].val |= on ? 0x40 : 0x00;
  488. rv = agc_sat;
  489. num = ARRAY_SIZE(agc_sat);
  490. } else {
  491. agc_ter[0].val = on ? 0x40 : 0x00;
  492. agc_ter[1].val |= on ? 0x00 : 0x01;
  493. rv = agc_ter;
  494. num = ARRAY_SIZE(agc_ter);
  495. }
  496. return reg_write(state, rv, num);
  497. }
  498. static const struct reg_val sleep_sat = { 0x17, 0x01 };
  499. static const struct reg_val sleep_ter = { 0x03, 0x90 };
  500. static int tc90522_sleep(struct dvb_frontend *fe)
  501. {
  502. struct tc90522_state *state;
  503. int ret;
  504. state = fe->demodulator_priv;
  505. if (fe->ops.delsys[0] == SYS_ISDBS)
  506. ret = reg_write(state, &sleep_sat, 1);
  507. else {
  508. ret = reg_write(state, &sleep_ter, 1);
  509. if (ret == 0 && fe->ops.set_lna &&
  510. fe->dtv_property_cache.lna == LNA_AUTO) {
  511. fe->dtv_property_cache.lna = 0;
  512. ret = fe->ops.set_lna(fe);
  513. fe->dtv_property_cache.lna = LNA_AUTO;
  514. }
  515. }
  516. if (ret < 0)
  517. dev_warn(&state->tuner_i2c.dev,
  518. "(%s) failed. [adap%d-fe%d]\n",
  519. __func__, fe->dvb->num, fe->id);
  520. return ret;
  521. }
  522. static const struct reg_val wakeup_sat = { 0x17, 0x00 };
  523. static const struct reg_val wakeup_ter = { 0x03, 0x80 };
  524. static int tc90522_init(struct dvb_frontend *fe)
  525. {
  526. struct tc90522_state *state;
  527. int ret;
  528. /*
  529. * Because the init sequence is not public,
  530. * the parent device/driver should have init'ed the device before.
  531. * just wake up the device here.
  532. */
  533. state = fe->demodulator_priv;
  534. if (fe->ops.delsys[0] == SYS_ISDBS)
  535. ret = reg_write(state, &wakeup_sat, 1);
  536. else {
  537. ret = reg_write(state, &wakeup_ter, 1);
  538. if (ret == 0 && fe->ops.set_lna &&
  539. fe->dtv_property_cache.lna == LNA_AUTO) {
  540. fe->dtv_property_cache.lna = 1;
  541. ret = fe->ops.set_lna(fe);
  542. fe->dtv_property_cache.lna = LNA_AUTO;
  543. }
  544. }
  545. if (ret < 0) {
  546. dev_warn(&state->tuner_i2c.dev,
  547. "(%s) failed. [adap%d-fe%d]\n",
  548. __func__, fe->dvb->num, fe->id);
  549. return ret;
  550. }
  551. /* prefer 'all-layers' to 'none' as a default */
  552. if (fe->dtv_property_cache.isdbt_layer_enabled == 0)
  553. fe->dtv_property_cache.isdbt_layer_enabled = 7;
  554. return tc90522_set_if_agc(fe, true);
  555. }
  556. /*
  557. * tuner I2C adapter functions
  558. */
  559. static int
  560. tc90522_master_xfer(struct i2c_adapter *adap, struct i2c_msg *msgs, int num)
  561. {
  562. struct tc90522_state *state;
  563. struct i2c_msg *new_msgs;
  564. int i, j;
  565. int ret, rd_num;
  566. u8 wbuf[256];
  567. u8 *p, *bufend;
  568. if (num <= 0)
  569. return -EINVAL;
  570. rd_num = 0;
  571. for (i = 0; i < num; i++)
  572. if (msgs[i].flags & I2C_M_RD)
  573. rd_num++;
  574. new_msgs = kmalloc(sizeof(*new_msgs) * (num + rd_num), GFP_KERNEL);
  575. if (!new_msgs)
  576. return -ENOMEM;
  577. state = i2c_get_adapdata(adap);
  578. p = wbuf;
  579. bufend = wbuf + sizeof(wbuf);
  580. for (i = 0, j = 0; i < num; i++, j++) {
  581. new_msgs[j].addr = state->i2c_client->addr;
  582. new_msgs[j].flags = msgs[i].flags;
  583. if (msgs[i].flags & I2C_M_RD) {
  584. new_msgs[j].flags &= ~I2C_M_RD;
  585. if (p + 2 > bufend)
  586. break;
  587. p[0] = TC90522_I2C_THRU_REG;
  588. p[1] = msgs[i].addr << 1 | 0x01;
  589. new_msgs[j].buf = p;
  590. new_msgs[j].len = 2;
  591. p += 2;
  592. j++;
  593. new_msgs[j].addr = state->i2c_client->addr;
  594. new_msgs[j].flags = msgs[i].flags;
  595. new_msgs[j].buf = msgs[i].buf;
  596. new_msgs[j].len = msgs[i].len;
  597. continue;
  598. }
  599. if (p + msgs[i].len + 2 > bufend)
  600. break;
  601. p[0] = TC90522_I2C_THRU_REG;
  602. p[1] = msgs[i].addr << 1;
  603. memcpy(p + 2, msgs[i].buf, msgs[i].len);
  604. new_msgs[j].buf = p;
  605. new_msgs[j].len = msgs[i].len + 2;
  606. p += new_msgs[j].len;
  607. }
  608. if (i < num)
  609. ret = -ENOMEM;
  610. else
  611. ret = i2c_transfer(state->i2c_client->adapter, new_msgs, j);
  612. if (ret >= 0 && ret < j)
  613. ret = -EIO;
  614. kfree(new_msgs);
  615. return (ret == j) ? num : ret;
  616. }
  617. static u32 tc90522_functionality(struct i2c_adapter *adap)
  618. {
  619. return I2C_FUNC_I2C;
  620. }
  621. static const struct i2c_algorithm tc90522_tuner_i2c_algo = {
  622. .master_xfer = &tc90522_master_xfer,
  623. .functionality = &tc90522_functionality,
  624. };
  625. /*
  626. * I2C driver functions
  627. */
  628. static const struct dvb_frontend_ops tc90522_ops_sat = {
  629. .delsys = { SYS_ISDBS },
  630. .info = {
  631. .name = "Toshiba TC90522 ISDB-S module",
  632. .frequency_min = 950000,
  633. .frequency_max = 2150000,
  634. .caps = FE_CAN_INVERSION_AUTO | FE_CAN_FEC_AUTO |
  635. FE_CAN_QAM_AUTO | FE_CAN_TRANSMISSION_MODE_AUTO |
  636. FE_CAN_GUARD_INTERVAL_AUTO | FE_CAN_HIERARCHY_AUTO,
  637. },
  638. .init = tc90522_init,
  639. .sleep = tc90522_sleep,
  640. .set_frontend = tc90522_set_frontend,
  641. .get_tune_settings = tc90522_get_tune_settings,
  642. .get_frontend = tc90522s_get_frontend,
  643. .read_status = tc90522s_read_status,
  644. };
  645. static const struct dvb_frontend_ops tc90522_ops_ter = {
  646. .delsys = { SYS_ISDBT },
  647. .info = {
  648. .name = "Toshiba TC90522 ISDB-T module",
  649. .frequency_min = 470000000,
  650. .frequency_max = 770000000,
  651. .frequency_stepsize = 142857,
  652. .caps = FE_CAN_INVERSION_AUTO |
  653. FE_CAN_FEC_1_2 | FE_CAN_FEC_2_3 | FE_CAN_FEC_3_4 |
  654. FE_CAN_FEC_5_6 | FE_CAN_FEC_7_8 | FE_CAN_FEC_AUTO |
  655. FE_CAN_QPSK | FE_CAN_QAM_16 | FE_CAN_QAM_64 |
  656. FE_CAN_QAM_AUTO | FE_CAN_TRANSMISSION_MODE_AUTO |
  657. FE_CAN_GUARD_INTERVAL_AUTO | FE_CAN_RECOVER |
  658. FE_CAN_HIERARCHY_AUTO,
  659. },
  660. .init = tc90522_init,
  661. .sleep = tc90522_sleep,
  662. .set_frontend = tc90522_set_frontend,
  663. .get_tune_settings = tc90522_get_tune_settings,
  664. .get_frontend = tc90522t_get_frontend,
  665. .read_status = tc90522t_read_status,
  666. };
  667. static int tc90522_probe(struct i2c_client *client,
  668. const struct i2c_device_id *id)
  669. {
  670. struct tc90522_state *state;
  671. struct tc90522_config *cfg;
  672. const struct dvb_frontend_ops *ops;
  673. struct i2c_adapter *adap;
  674. int ret;
  675. state = kzalloc(sizeof(*state), GFP_KERNEL);
  676. if (!state)
  677. return -ENOMEM;
  678. state->i2c_client = client;
  679. cfg = client->dev.platform_data;
  680. memcpy(&state->cfg, cfg, sizeof(state->cfg));
  681. cfg->fe = state->cfg.fe = &state->fe;
  682. ops = id->driver_data == 0 ? &tc90522_ops_sat : &tc90522_ops_ter;
  683. memcpy(&state->fe.ops, ops, sizeof(*ops));
  684. state->fe.demodulator_priv = state;
  685. adap = &state->tuner_i2c;
  686. adap->owner = THIS_MODULE;
  687. adap->algo = &tc90522_tuner_i2c_algo;
  688. adap->dev.parent = &client->dev;
  689. strlcpy(adap->name, "tc90522_sub", sizeof(adap->name));
  690. i2c_set_adapdata(adap, state);
  691. ret = i2c_add_adapter(adap);
  692. if (ret < 0)
  693. goto err;
  694. cfg->tuner_i2c = state->cfg.tuner_i2c = adap;
  695. i2c_set_clientdata(client, &state->cfg);
  696. dev_info(&client->dev, "Toshiba TC90522 attached.\n");
  697. return 0;
  698. err:
  699. kfree(state);
  700. return ret;
  701. }
  702. static int tc90522_remove(struct i2c_client *client)
  703. {
  704. struct tc90522_state *state;
  705. state = cfg_to_state(i2c_get_clientdata(client));
  706. i2c_del_adapter(&state->tuner_i2c);
  707. kfree(state);
  708. return 0;
  709. }
  710. static const struct i2c_device_id tc90522_id[] = {
  711. { TC90522_I2C_DEV_SAT, 0 },
  712. { TC90522_I2C_DEV_TER, 1 },
  713. {}
  714. };
  715. MODULE_DEVICE_TABLE(i2c, tc90522_id);
  716. static struct i2c_driver tc90522_driver = {
  717. .driver = {
  718. .name = "tc90522",
  719. },
  720. .probe = tc90522_probe,
  721. .remove = tc90522_remove,
  722. .id_table = tc90522_id,
  723. };
  724. module_i2c_driver(tc90522_driver);
  725. MODULE_DESCRIPTION("Toshiba TC90522 frontend");
  726. MODULE_AUTHOR("Akihiro TSUKADA");
  727. MODULE_LICENSE("GPL");