m5mols_controls.c 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628
  1. /*
  2. * Controls for M-5MOLS 8M Pixel camera sensor with ISP
  3. *
  4. * Copyright (C) 2011 Samsung Electronics Co., Ltd.
  5. * Author: HeungJun Kim <riverful.kim@samsung.com>
  6. *
  7. * Copyright (C) 2009 Samsung Electronics Co., Ltd.
  8. * Author: Dongsoo Nathaniel Kim <dongsoo45.kim@samsung.com>
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of the GNU General Public License as published by
  12. * the Free Software Foundation; either version 2 of the License, or
  13. * (at your option) any later version.
  14. */
  15. #include <linux/i2c.h>
  16. #include <linux/delay.h>
  17. #include <linux/videodev2.h>
  18. #include <media/v4l2-ctrls.h>
  19. #include "m5mols.h"
  20. #include "m5mols_reg.h"
  21. static struct m5mols_scenemode m5mols_default_scenemode[] = {
  22. [REG_SCENE_NORMAL] = {
  23. REG_AE_CENTER, REG_AE_INDEX_00, REG_AWB_AUTO, 0,
  24. REG_CHROMA_ON, 3, REG_EDGE_ON, 5,
  25. REG_AF_NORMAL, REG_FD_OFF,
  26. REG_MCC_NORMAL, REG_LIGHT_OFF, REG_FLASH_OFF,
  27. 5, REG_ISO_AUTO, REG_CAP_NONE, REG_WDR_OFF,
  28. },
  29. [REG_SCENE_PORTRAIT] = {
  30. REG_AE_CENTER, REG_AE_INDEX_00, REG_AWB_AUTO, 0,
  31. REG_CHROMA_ON, 3, REG_EDGE_ON, 4,
  32. REG_AF_NORMAL, BIT_FD_EN | BIT_FD_DRAW_FACE_FRAME,
  33. REG_MCC_OFF, REG_LIGHT_OFF, REG_FLASH_OFF,
  34. 6, REG_ISO_AUTO, REG_CAP_NONE, REG_WDR_OFF,
  35. },
  36. [REG_SCENE_LANDSCAPE] = {
  37. REG_AE_ALL, REG_AE_INDEX_00, REG_AWB_AUTO, 0,
  38. REG_CHROMA_ON, 4, REG_EDGE_ON, 6,
  39. REG_AF_NORMAL, REG_FD_OFF,
  40. REG_MCC_OFF, REG_LIGHT_OFF, REG_FLASH_OFF,
  41. 6, REG_ISO_AUTO, REG_CAP_NONE, REG_WDR_OFF,
  42. },
  43. [REG_SCENE_SPORTS] = {
  44. REG_AE_CENTER, REG_AE_INDEX_00, REG_AWB_AUTO, 0,
  45. REG_CHROMA_ON, 3, REG_EDGE_ON, 5,
  46. REG_AF_NORMAL, REG_FD_OFF,
  47. REG_MCC_OFF, REG_LIGHT_OFF, REG_FLASH_OFF,
  48. 6, REG_ISO_AUTO, REG_CAP_NONE, REG_WDR_OFF,
  49. },
  50. [REG_SCENE_PARTY_INDOOR] = {
  51. REG_AE_CENTER, REG_AE_INDEX_00, REG_AWB_AUTO, 0,
  52. REG_CHROMA_ON, 4, REG_EDGE_ON, 5,
  53. REG_AF_NORMAL, REG_FD_OFF,
  54. REG_MCC_OFF, REG_LIGHT_OFF, REG_FLASH_OFF,
  55. 6, REG_ISO_200, REG_CAP_NONE, REG_WDR_OFF,
  56. },
  57. [REG_SCENE_BEACH_SNOW] = {
  58. REG_AE_CENTER, REG_AE_INDEX_10_POS, REG_AWB_AUTO, 0,
  59. REG_CHROMA_ON, 4, REG_EDGE_ON, 5,
  60. REG_AF_NORMAL, REG_FD_OFF,
  61. REG_MCC_OFF, REG_LIGHT_OFF, REG_FLASH_OFF,
  62. 6, REG_ISO_50, REG_CAP_NONE, REG_WDR_OFF,
  63. },
  64. [REG_SCENE_SUNSET] = {
  65. REG_AE_CENTER, REG_AE_INDEX_00, REG_AWB_PRESET,
  66. REG_AWB_DAYLIGHT,
  67. REG_CHROMA_ON, 3, REG_EDGE_ON, 5,
  68. REG_AF_NORMAL, REG_FD_OFF,
  69. REG_MCC_OFF, REG_LIGHT_OFF, REG_FLASH_OFF,
  70. 6, REG_ISO_AUTO, REG_CAP_NONE, REG_WDR_OFF,
  71. },
  72. [REG_SCENE_DAWN_DUSK] = {
  73. REG_AE_CENTER, REG_AE_INDEX_00, REG_AWB_PRESET,
  74. REG_AWB_FLUORESCENT_1,
  75. REG_CHROMA_ON, 3, REG_EDGE_ON, 5,
  76. REG_AF_NORMAL, REG_FD_OFF,
  77. REG_MCC_OFF, REG_LIGHT_OFF, REG_FLASH_OFF,
  78. 6, REG_ISO_AUTO, REG_CAP_NONE, REG_WDR_OFF,
  79. },
  80. [REG_SCENE_FALL] = {
  81. REG_AE_CENTER, REG_AE_INDEX_00, REG_AWB_AUTO, 0,
  82. REG_CHROMA_ON, 5, REG_EDGE_ON, 5,
  83. REG_AF_NORMAL, REG_FD_OFF,
  84. REG_MCC_OFF, REG_LIGHT_OFF, REG_FLASH_OFF,
  85. 6, REG_ISO_AUTO, REG_CAP_NONE, REG_WDR_OFF,
  86. },
  87. [REG_SCENE_NIGHT] = {
  88. REG_AE_CENTER, REG_AE_INDEX_00, REG_AWB_AUTO, 0,
  89. REG_CHROMA_ON, 3, REG_EDGE_ON, 5,
  90. REG_AF_NORMAL, REG_FD_OFF,
  91. REG_MCC_OFF, REG_LIGHT_OFF, REG_FLASH_OFF,
  92. 6, REG_ISO_AUTO, REG_CAP_NONE, REG_WDR_OFF,
  93. },
  94. [REG_SCENE_AGAINST_LIGHT] = {
  95. REG_AE_CENTER, REG_AE_INDEX_00, REG_AWB_AUTO, 0,
  96. REG_CHROMA_ON, 3, REG_EDGE_ON, 5,
  97. REG_AF_NORMAL, REG_FD_OFF,
  98. REG_MCC_OFF, REG_LIGHT_OFF, REG_FLASH_OFF,
  99. 6, REG_ISO_AUTO, REG_CAP_NONE, REG_WDR_OFF,
  100. },
  101. [REG_SCENE_FIRE] = {
  102. REG_AE_CENTER, REG_AE_INDEX_00, REG_AWB_AUTO, 0,
  103. REG_CHROMA_ON, 3, REG_EDGE_ON, 5,
  104. REG_AF_NORMAL, REG_FD_OFF,
  105. REG_MCC_OFF, REG_LIGHT_OFF, REG_FLASH_OFF,
  106. 6, REG_ISO_50, REG_CAP_NONE, REG_WDR_OFF,
  107. },
  108. [REG_SCENE_TEXT] = {
  109. REG_AE_CENTER, REG_AE_INDEX_00, REG_AWB_AUTO, 0,
  110. REG_CHROMA_ON, 3, REG_EDGE_ON, 7,
  111. REG_AF_MACRO, REG_FD_OFF,
  112. REG_MCC_OFF, REG_LIGHT_OFF, REG_FLASH_OFF,
  113. 6, REG_ISO_AUTO, REG_CAP_ANTI_SHAKE, REG_WDR_ON,
  114. },
  115. [REG_SCENE_CANDLE] = {
  116. REG_AE_CENTER, REG_AE_INDEX_00, REG_AWB_AUTO, 0,
  117. REG_CHROMA_ON, 3, REG_EDGE_ON, 5,
  118. REG_AF_NORMAL, REG_FD_OFF,
  119. REG_MCC_OFF, REG_LIGHT_OFF, REG_FLASH_OFF,
  120. 6, REG_ISO_AUTO, REG_CAP_NONE, REG_WDR_OFF,
  121. },
  122. };
  123. /**
  124. * m5mols_do_scenemode() - Change current scenemode
  125. * @mode: Desired mode of the scenemode
  126. *
  127. * WARNING: The execution order is important. Do not change the order.
  128. */
  129. int m5mols_do_scenemode(struct m5mols_info *info, u8 mode)
  130. {
  131. struct v4l2_subdev *sd = &info->sd;
  132. struct m5mols_scenemode scenemode = m5mols_default_scenemode[mode];
  133. int ret;
  134. if (mode > REG_SCENE_CANDLE)
  135. return -EINVAL;
  136. ret = v4l2_ctrl_s_ctrl(info->lock_3a, 0);
  137. if (!ret)
  138. ret = m5mols_write(sd, AE_EV_PRESET_MONITOR, mode);
  139. if (!ret)
  140. ret = m5mols_write(sd, AE_EV_PRESET_CAPTURE, mode);
  141. if (!ret)
  142. ret = m5mols_write(sd, AE_MODE, scenemode.metering);
  143. if (!ret)
  144. ret = m5mols_write(sd, AE_INDEX, scenemode.ev_bias);
  145. if (!ret)
  146. ret = m5mols_write(sd, AWB_MODE, scenemode.wb_mode);
  147. if (!ret)
  148. ret = m5mols_write(sd, AWB_MANUAL, scenemode.wb_preset);
  149. if (!ret)
  150. ret = m5mols_write(sd, MON_CHROMA_EN, scenemode.chroma_en);
  151. if (!ret)
  152. ret = m5mols_write(sd, MON_CHROMA_LVL, scenemode.chroma_lvl);
  153. if (!ret)
  154. ret = m5mols_write(sd, MON_EDGE_EN, scenemode.edge_en);
  155. if (!ret)
  156. ret = m5mols_write(sd, MON_EDGE_LVL, scenemode.edge_lvl);
  157. if (!ret && is_available_af(info))
  158. ret = m5mols_write(sd, AF_MODE, scenemode.af_range);
  159. if (!ret && is_available_af(info))
  160. ret = m5mols_write(sd, FD_CTL, scenemode.fd_mode);
  161. if (!ret)
  162. ret = m5mols_write(sd, MON_TONE_CTL, scenemode.tone);
  163. if (!ret)
  164. ret = m5mols_write(sd, AE_ISO, scenemode.iso);
  165. if (!ret)
  166. ret = m5mols_set_mode(info, REG_CAPTURE);
  167. if (!ret)
  168. ret = m5mols_write(sd, CAPP_WDR_EN, scenemode.wdr);
  169. if (!ret)
  170. ret = m5mols_write(sd, CAPP_MCC_MODE, scenemode.mcc);
  171. if (!ret)
  172. ret = m5mols_write(sd, CAPP_LIGHT_CTRL, scenemode.light);
  173. if (!ret)
  174. ret = m5mols_write(sd, CAPP_FLASH_CTRL, scenemode.flash);
  175. if (!ret)
  176. ret = m5mols_write(sd, CAPC_MODE, scenemode.capt_mode);
  177. if (!ret)
  178. ret = m5mols_set_mode(info, REG_MONITOR);
  179. return ret;
  180. }
  181. static int m5mols_3a_lock(struct m5mols_info *info, struct v4l2_ctrl *ctrl)
  182. {
  183. bool af_lock = ctrl->val & V4L2_LOCK_FOCUS;
  184. int ret = 0;
  185. if ((ctrl->val ^ ctrl->cur.val) & V4L2_LOCK_EXPOSURE) {
  186. bool ae_lock = ctrl->val & V4L2_LOCK_EXPOSURE;
  187. ret = m5mols_write(&info->sd, AE_LOCK, ae_lock ?
  188. REG_AE_LOCK : REG_AE_UNLOCK);
  189. if (ret)
  190. return ret;
  191. }
  192. if (((ctrl->val ^ ctrl->cur.val) & V4L2_LOCK_WHITE_BALANCE)
  193. && info->auto_wb->val) {
  194. bool awb_lock = ctrl->val & V4L2_LOCK_WHITE_BALANCE;
  195. ret = m5mols_write(&info->sd, AWB_LOCK, awb_lock ?
  196. REG_AWB_LOCK : REG_AWB_UNLOCK);
  197. if (ret)
  198. return ret;
  199. }
  200. if (!info->ver.af || !af_lock)
  201. return ret;
  202. if ((ctrl->val ^ ctrl->cur.val) & V4L2_LOCK_FOCUS)
  203. ret = m5mols_write(&info->sd, AF_EXECUTE, REG_AF_STOP);
  204. return ret;
  205. }
  206. static int m5mols_set_metering_mode(struct m5mols_info *info, int mode)
  207. {
  208. unsigned int metering;
  209. switch (mode) {
  210. case V4L2_EXPOSURE_METERING_CENTER_WEIGHTED:
  211. metering = REG_AE_CENTER;
  212. break;
  213. case V4L2_EXPOSURE_METERING_SPOT:
  214. metering = REG_AE_SPOT;
  215. break;
  216. default:
  217. metering = REG_AE_ALL;
  218. break;
  219. }
  220. return m5mols_write(&info->sd, AE_MODE, metering);
  221. }
  222. static int m5mols_set_exposure(struct m5mols_info *info, int exposure)
  223. {
  224. struct v4l2_subdev *sd = &info->sd;
  225. int ret = 0;
  226. if (exposure == V4L2_EXPOSURE_AUTO) {
  227. /* Unlock auto exposure */
  228. info->lock_3a->val &= ~V4L2_LOCK_EXPOSURE;
  229. m5mols_3a_lock(info, info->lock_3a);
  230. ret = m5mols_set_metering_mode(info, info->metering->val);
  231. if (ret < 0)
  232. return ret;
  233. v4l2_dbg(1, m5mols_debug, sd,
  234. "%s: exposure bias: %#x, metering: %#x\n",
  235. __func__, info->exposure_bias->val,
  236. info->metering->val);
  237. return m5mols_write(sd, AE_INDEX, info->exposure_bias->val);
  238. }
  239. if (exposure == V4L2_EXPOSURE_MANUAL) {
  240. ret = m5mols_write(sd, AE_MODE, REG_AE_OFF);
  241. if (ret == 0)
  242. ret = m5mols_write(sd, AE_MAN_GAIN_MON,
  243. info->exposure->val);
  244. if (ret == 0)
  245. ret = m5mols_write(sd, AE_MAN_GAIN_CAP,
  246. info->exposure->val);
  247. v4l2_dbg(1, m5mols_debug, sd, "%s: exposure: %#x\n",
  248. __func__, info->exposure->val);
  249. }
  250. return ret;
  251. }
  252. static int m5mols_set_white_balance(struct m5mols_info *info, int val)
  253. {
  254. static const unsigned short wb[][2] = {
  255. { V4L2_WHITE_BALANCE_INCANDESCENT, REG_AWB_INCANDESCENT },
  256. { V4L2_WHITE_BALANCE_FLUORESCENT, REG_AWB_FLUORESCENT_1 },
  257. { V4L2_WHITE_BALANCE_FLUORESCENT_H, REG_AWB_FLUORESCENT_2 },
  258. { V4L2_WHITE_BALANCE_HORIZON, REG_AWB_HORIZON },
  259. { V4L2_WHITE_BALANCE_DAYLIGHT, REG_AWB_DAYLIGHT },
  260. { V4L2_WHITE_BALANCE_FLASH, REG_AWB_LEDLIGHT },
  261. { V4L2_WHITE_BALANCE_CLOUDY, REG_AWB_CLOUDY },
  262. { V4L2_WHITE_BALANCE_SHADE, REG_AWB_SHADE },
  263. { V4L2_WHITE_BALANCE_AUTO, REG_AWB_AUTO },
  264. };
  265. int i;
  266. struct v4l2_subdev *sd = &info->sd;
  267. int ret = -EINVAL;
  268. for (i = 0; i < ARRAY_SIZE(wb); i++) {
  269. int awb;
  270. if (wb[i][0] != val)
  271. continue;
  272. v4l2_dbg(1, m5mols_debug, sd,
  273. "Setting white balance to: %#x\n", wb[i][0]);
  274. awb = wb[i][0] == V4L2_WHITE_BALANCE_AUTO;
  275. ret = m5mols_write(sd, AWB_MODE, awb ? REG_AWB_AUTO :
  276. REG_AWB_PRESET);
  277. if (ret < 0)
  278. return ret;
  279. if (!awb)
  280. ret = m5mols_write(sd, AWB_MANUAL, wb[i][1]);
  281. }
  282. return ret;
  283. }
  284. static int m5mols_set_saturation(struct m5mols_info *info, int val)
  285. {
  286. int ret = m5mols_write(&info->sd, MON_CHROMA_LVL, val);
  287. if (ret < 0)
  288. return ret;
  289. return m5mols_write(&info->sd, MON_CHROMA_EN, REG_CHROMA_ON);
  290. }
  291. static int m5mols_set_color_effect(struct m5mols_info *info, int val)
  292. {
  293. unsigned int m_effect = REG_COLOR_EFFECT_OFF;
  294. unsigned int p_effect = REG_EFFECT_OFF;
  295. unsigned int cfix_r = 0, cfix_b = 0;
  296. struct v4l2_subdev *sd = &info->sd;
  297. int ret = 0;
  298. switch (val) {
  299. case V4L2_COLORFX_BW:
  300. m_effect = REG_COLOR_EFFECT_ON;
  301. break;
  302. case V4L2_COLORFX_NEGATIVE:
  303. p_effect = REG_EFFECT_NEGA;
  304. break;
  305. case V4L2_COLORFX_EMBOSS:
  306. p_effect = REG_EFFECT_EMBOSS;
  307. break;
  308. case V4L2_COLORFX_SEPIA:
  309. m_effect = REG_COLOR_EFFECT_ON;
  310. cfix_r = REG_CFIXR_SEPIA;
  311. cfix_b = REG_CFIXB_SEPIA;
  312. break;
  313. }
  314. ret = m5mols_write(sd, PARM_EFFECT, p_effect);
  315. if (!ret)
  316. ret = m5mols_write(sd, MON_EFFECT, m_effect);
  317. if (ret == 0 && m_effect == REG_COLOR_EFFECT_ON) {
  318. ret = m5mols_write(sd, MON_CFIXR, cfix_r);
  319. if (!ret)
  320. ret = m5mols_write(sd, MON_CFIXB, cfix_b);
  321. }
  322. v4l2_dbg(1, m5mols_debug, sd,
  323. "p_effect: %#x, m_effect: %#x, r: %#x, b: %#x (%d)\n",
  324. p_effect, m_effect, cfix_r, cfix_b, ret);
  325. return ret;
  326. }
  327. static int m5mols_set_iso(struct m5mols_info *info, int auto_iso)
  328. {
  329. u32 iso = auto_iso ? 0 : info->iso->val + 1;
  330. return m5mols_write(&info->sd, AE_ISO, iso);
  331. }
  332. static int m5mols_set_wdr(struct m5mols_info *info, int wdr)
  333. {
  334. int ret;
  335. ret = m5mols_write(&info->sd, MON_TONE_CTL, wdr ? 9 : 5);
  336. if (ret < 0)
  337. return ret;
  338. ret = m5mols_set_mode(info, REG_CAPTURE);
  339. if (ret < 0)
  340. return ret;
  341. return m5mols_write(&info->sd, CAPP_WDR_EN, wdr);
  342. }
  343. static int m5mols_set_stabilization(struct m5mols_info *info, int val)
  344. {
  345. struct v4l2_subdev *sd = &info->sd;
  346. unsigned int evp = val ? 0xe : 0x0;
  347. int ret;
  348. ret = m5mols_write(sd, AE_EV_PRESET_MONITOR, evp);
  349. if (ret < 0)
  350. return ret;
  351. return m5mols_write(sd, AE_EV_PRESET_CAPTURE, evp);
  352. }
  353. static int m5mols_g_volatile_ctrl(struct v4l2_ctrl *ctrl)
  354. {
  355. struct v4l2_subdev *sd = to_sd(ctrl);
  356. struct m5mols_info *info = to_m5mols(sd);
  357. int ret = 0;
  358. u8 status;
  359. v4l2_dbg(1, m5mols_debug, sd, "%s: ctrl: %s (%d)\n",
  360. __func__, ctrl->name, info->isp_ready);
  361. if (!info->isp_ready)
  362. return -EBUSY;
  363. switch (ctrl->id) {
  364. case V4L2_CID_ISO_SENSITIVITY_AUTO:
  365. ret = m5mols_read_u8(sd, AE_ISO, &status);
  366. if (ret == 0)
  367. ctrl->val = !status;
  368. if (status != REG_ISO_AUTO)
  369. info->iso->val = status - 1;
  370. break;
  371. case V4L2_CID_3A_LOCK:
  372. ctrl->val &= ~0x7;
  373. ret = m5mols_read_u8(sd, AE_LOCK, &status);
  374. if (ret)
  375. return ret;
  376. if (status)
  377. info->lock_3a->val |= V4L2_LOCK_EXPOSURE;
  378. ret = m5mols_read_u8(sd, AWB_LOCK, &status);
  379. if (ret)
  380. return ret;
  381. if (status)
  382. info->lock_3a->val |= V4L2_LOCK_EXPOSURE;
  383. ret = m5mols_read_u8(sd, AF_EXECUTE, &status);
  384. if (!status)
  385. info->lock_3a->val |= V4L2_LOCK_EXPOSURE;
  386. break;
  387. }
  388. return ret;
  389. }
  390. static int m5mols_s_ctrl(struct v4l2_ctrl *ctrl)
  391. {
  392. unsigned int ctrl_mode = m5mols_get_ctrl_mode(ctrl);
  393. struct v4l2_subdev *sd = to_sd(ctrl);
  394. struct m5mols_info *info = to_m5mols(sd);
  395. int last_mode = info->mode;
  396. int ret = 0;
  397. /*
  398. * If needed, defer restoring the controls until
  399. * the device is fully initialized.
  400. */
  401. if (!info->isp_ready) {
  402. info->ctrl_sync = 0;
  403. return 0;
  404. }
  405. v4l2_dbg(1, m5mols_debug, sd, "%s: %s, val: %d, priv: %p\n",
  406. __func__, ctrl->name, ctrl->val, ctrl->priv);
  407. if (ctrl_mode && ctrl_mode != info->mode) {
  408. ret = m5mols_set_mode(info, ctrl_mode);
  409. if (ret < 0)
  410. return ret;
  411. }
  412. switch (ctrl->id) {
  413. case V4L2_CID_3A_LOCK:
  414. ret = m5mols_3a_lock(info, ctrl);
  415. break;
  416. case V4L2_CID_ZOOM_ABSOLUTE:
  417. ret = m5mols_write(sd, MON_ZOOM, ctrl->val);
  418. break;
  419. case V4L2_CID_EXPOSURE_AUTO:
  420. ret = m5mols_set_exposure(info, ctrl->val);
  421. break;
  422. case V4L2_CID_ISO_SENSITIVITY:
  423. ret = m5mols_set_iso(info, ctrl->val);
  424. break;
  425. case V4L2_CID_AUTO_N_PRESET_WHITE_BALANCE:
  426. ret = m5mols_set_white_balance(info, ctrl->val);
  427. break;
  428. case V4L2_CID_SATURATION:
  429. ret = m5mols_set_saturation(info, ctrl->val);
  430. break;
  431. case V4L2_CID_COLORFX:
  432. ret = m5mols_set_color_effect(info, ctrl->val);
  433. break;
  434. case V4L2_CID_WIDE_DYNAMIC_RANGE:
  435. ret = m5mols_set_wdr(info, ctrl->val);
  436. break;
  437. case V4L2_CID_IMAGE_STABILIZATION:
  438. ret = m5mols_set_stabilization(info, ctrl->val);
  439. break;
  440. case V4L2_CID_JPEG_COMPRESSION_QUALITY:
  441. ret = m5mols_write(sd, CAPP_JPEG_RATIO, ctrl->val);
  442. break;
  443. }
  444. if (ret == 0 && info->mode != last_mode)
  445. ret = m5mols_set_mode(info, last_mode);
  446. return ret;
  447. }
  448. static const struct v4l2_ctrl_ops m5mols_ctrl_ops = {
  449. .g_volatile_ctrl = m5mols_g_volatile_ctrl,
  450. .s_ctrl = m5mols_s_ctrl,
  451. };
  452. /* Supported manual ISO values */
  453. static const s64 iso_qmenu[] = {
  454. /* AE_ISO: 0x01...0x07 (ISO: 50...3200) */
  455. 50000, 100000, 200000, 400000, 800000, 1600000, 3200000
  456. };
  457. /* Supported Exposure Bias values, -2.0EV...+2.0EV */
  458. static const s64 ev_bias_qmenu[] = {
  459. /* AE_INDEX: 0x00...0x08 */
  460. -2000, -1500, -1000, -500, 0, 500, 1000, 1500, 2000
  461. };
  462. int m5mols_init_controls(struct v4l2_subdev *sd)
  463. {
  464. struct m5mols_info *info = to_m5mols(sd);
  465. u16 exposure_max;
  466. u16 zoom_step;
  467. int ret;
  468. /* Determine the firmware dependent control range and step values */
  469. ret = m5mols_read_u16(sd, AE_MAX_GAIN_MON, &exposure_max);
  470. if (ret < 0)
  471. return ret;
  472. zoom_step = is_manufacturer(info, REG_SAMSUNG_OPTICS) ? 31 : 1;
  473. v4l2_ctrl_handler_init(&info->handle, 20);
  474. info->auto_wb = v4l2_ctrl_new_std_menu(&info->handle,
  475. &m5mols_ctrl_ops, V4L2_CID_AUTO_N_PRESET_WHITE_BALANCE,
  476. 9, ~0x3fe, V4L2_WHITE_BALANCE_AUTO);
  477. /* Exposure control cluster */
  478. info->auto_exposure = v4l2_ctrl_new_std_menu(&info->handle,
  479. &m5mols_ctrl_ops, V4L2_CID_EXPOSURE_AUTO,
  480. 1, ~0x03, V4L2_EXPOSURE_AUTO);
  481. info->exposure = v4l2_ctrl_new_std(&info->handle,
  482. &m5mols_ctrl_ops, V4L2_CID_EXPOSURE,
  483. 0, exposure_max, 1, exposure_max / 2);
  484. info->exposure_bias = v4l2_ctrl_new_int_menu(&info->handle,
  485. &m5mols_ctrl_ops, V4L2_CID_AUTO_EXPOSURE_BIAS,
  486. ARRAY_SIZE(ev_bias_qmenu) - 1,
  487. ARRAY_SIZE(ev_bias_qmenu)/2 - 1,
  488. ev_bias_qmenu);
  489. info->metering = v4l2_ctrl_new_std_menu(&info->handle,
  490. &m5mols_ctrl_ops, V4L2_CID_EXPOSURE_METERING,
  491. 2, ~0x7, V4L2_EXPOSURE_METERING_AVERAGE);
  492. /* ISO control cluster */
  493. info->auto_iso = v4l2_ctrl_new_std_menu(&info->handle, &m5mols_ctrl_ops,
  494. V4L2_CID_ISO_SENSITIVITY_AUTO, 1, ~0x03, 1);
  495. info->iso = v4l2_ctrl_new_int_menu(&info->handle, &m5mols_ctrl_ops,
  496. V4L2_CID_ISO_SENSITIVITY, ARRAY_SIZE(iso_qmenu) - 1,
  497. ARRAY_SIZE(iso_qmenu)/2 - 1, iso_qmenu);
  498. info->saturation = v4l2_ctrl_new_std(&info->handle, &m5mols_ctrl_ops,
  499. V4L2_CID_SATURATION, 1, 5, 1, 3);
  500. info->zoom = v4l2_ctrl_new_std(&info->handle, &m5mols_ctrl_ops,
  501. V4L2_CID_ZOOM_ABSOLUTE, 1, 70, zoom_step, 1);
  502. info->colorfx = v4l2_ctrl_new_std_menu(&info->handle, &m5mols_ctrl_ops,
  503. V4L2_CID_COLORFX, 4, 0, V4L2_COLORFX_NONE);
  504. info->wdr = v4l2_ctrl_new_std(&info->handle, &m5mols_ctrl_ops,
  505. V4L2_CID_WIDE_DYNAMIC_RANGE, 0, 1, 1, 0);
  506. info->stabilization = v4l2_ctrl_new_std(&info->handle, &m5mols_ctrl_ops,
  507. V4L2_CID_IMAGE_STABILIZATION, 0, 1, 1, 0);
  508. info->jpeg_quality = v4l2_ctrl_new_std(&info->handle, &m5mols_ctrl_ops,
  509. V4L2_CID_JPEG_COMPRESSION_QUALITY, 1, 100, 1, 80);
  510. info->lock_3a = v4l2_ctrl_new_std(&info->handle, &m5mols_ctrl_ops,
  511. V4L2_CID_3A_LOCK, 0, 0x7, 0, 0);
  512. if (info->handle.error) {
  513. int ret = info->handle.error;
  514. v4l2_err(sd, "Failed to initialize controls: %d\n", ret);
  515. v4l2_ctrl_handler_free(&info->handle);
  516. return ret;
  517. }
  518. v4l2_ctrl_auto_cluster(4, &info->auto_exposure, 1, false);
  519. info->auto_iso->flags |= V4L2_CTRL_FLAG_VOLATILE |
  520. V4L2_CTRL_FLAG_UPDATE;
  521. v4l2_ctrl_auto_cluster(2, &info->auto_iso, 0, false);
  522. info->lock_3a->flags |= V4L2_CTRL_FLAG_VOLATILE;
  523. m5mols_set_ctrl_mode(info->auto_exposure, REG_PARAMETER);
  524. m5mols_set_ctrl_mode(info->auto_wb, REG_PARAMETER);
  525. m5mols_set_ctrl_mode(info->colorfx, REG_MONITOR);
  526. sd->ctrl_handler = &info->handle;
  527. return 0;
  528. }