s5c73m3-core.c 43 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823
  1. /*
  2. * Samsung LSI S5C73M3 8M pixel camera driver
  3. *
  4. * Copyright (C) 2012, Samsung Electronics, Co., Ltd.
  5. * Sylwester Nawrocki <s.nawrocki@samsung.com>
  6. * Andrzej Hajda <a.hajda@samsung.com>
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License
  10. * version 2 as published by the Free Software Foundation.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. */
  17. #include <linux/clk.h>
  18. #include <linux/delay.h>
  19. #include <linux/firmware.h>
  20. #include <linux/gpio.h>
  21. #include <linux/i2c.h>
  22. #include <linux/init.h>
  23. #include <linux/media.h>
  24. #include <linux/module.h>
  25. #include <linux/of_gpio.h>
  26. #include <linux/regulator/consumer.h>
  27. #include <linux/sizes.h>
  28. #include <linux/slab.h>
  29. #include <linux/spi/spi.h>
  30. #include <linux/videodev2.h>
  31. #include <media/media-entity.h>
  32. #include <media/v4l2-ctrls.h>
  33. #include <media/v4l2-device.h>
  34. #include <media/v4l2-subdev.h>
  35. #include <media/v4l2-mediabus.h>
  36. #include <media/s5c73m3.h>
  37. #include <media/v4l2-of.h>
  38. #include "s5c73m3.h"
  39. int s5c73m3_dbg;
  40. module_param_named(debug, s5c73m3_dbg, int, 0644);
  41. static int boot_from_rom = 1;
  42. module_param(boot_from_rom, int, 0644);
  43. static int update_fw;
  44. module_param(update_fw, int, 0644);
  45. #define S5C73M3_EMBEDDED_DATA_MAXLEN SZ_4K
  46. #define S5C73M3_MIPI_DATA_LANES 4
  47. #define S5C73M3_CLK_NAME "cis_extclk"
  48. static const char * const s5c73m3_supply_names[S5C73M3_MAX_SUPPLIES] = {
  49. "vdd-int", /* Digital Core supply (1.2V), CAM_ISP_CORE_1.2V */
  50. "vdda", /* Analog Core supply (1.2V), CAM_SENSOR_CORE_1.2V */
  51. "vdd-reg", /* Regulator input supply (2.8V), CAM_SENSOR_A2.8V */
  52. "vddio-host", /* Digital Host I/O power supply (1.8V...2.8V),
  53. CAM_ISP_SENSOR_1.8V */
  54. "vddio-cis", /* Digital CIS I/O power (1.2V...1.8V),
  55. CAM_ISP_MIPI_1.2V */
  56. "vdd-af", /* Lens, CAM_AF_2.8V */
  57. };
  58. static const struct s5c73m3_frame_size s5c73m3_isp_resolutions[] = {
  59. { 320, 240, COMM_CHG_MODE_YUV_320_240 },
  60. { 352, 288, COMM_CHG_MODE_YUV_352_288 },
  61. { 640, 480, COMM_CHG_MODE_YUV_640_480 },
  62. { 880, 720, COMM_CHG_MODE_YUV_880_720 },
  63. { 960, 720, COMM_CHG_MODE_YUV_960_720 },
  64. { 1008, 672, COMM_CHG_MODE_YUV_1008_672 },
  65. { 1184, 666, COMM_CHG_MODE_YUV_1184_666 },
  66. { 1280, 720, COMM_CHG_MODE_YUV_1280_720 },
  67. { 1536, 864, COMM_CHG_MODE_YUV_1536_864 },
  68. { 1600, 1200, COMM_CHG_MODE_YUV_1600_1200 },
  69. { 1632, 1224, COMM_CHG_MODE_YUV_1632_1224 },
  70. { 1920, 1080, COMM_CHG_MODE_YUV_1920_1080 },
  71. { 1920, 1440, COMM_CHG_MODE_YUV_1920_1440 },
  72. { 2304, 1296, COMM_CHG_MODE_YUV_2304_1296 },
  73. { 3264, 2448, COMM_CHG_MODE_YUV_3264_2448 },
  74. };
  75. static const struct s5c73m3_frame_size s5c73m3_jpeg_resolutions[] = {
  76. { 640, 480, COMM_CHG_MODE_JPEG_640_480 },
  77. { 800, 450, COMM_CHG_MODE_JPEG_800_450 },
  78. { 800, 600, COMM_CHG_MODE_JPEG_800_600 },
  79. { 1024, 768, COMM_CHG_MODE_JPEG_1024_768 },
  80. { 1280, 720, COMM_CHG_MODE_JPEG_1280_720 },
  81. { 1280, 960, COMM_CHG_MODE_JPEG_1280_960 },
  82. { 1600, 900, COMM_CHG_MODE_JPEG_1600_900 },
  83. { 1600, 1200, COMM_CHG_MODE_JPEG_1600_1200 },
  84. { 2048, 1152, COMM_CHG_MODE_JPEG_2048_1152 },
  85. { 2048, 1536, COMM_CHG_MODE_JPEG_2048_1536 },
  86. { 2560, 1440, COMM_CHG_MODE_JPEG_2560_1440 },
  87. { 2560, 1920, COMM_CHG_MODE_JPEG_2560_1920 },
  88. { 3264, 1836, COMM_CHG_MODE_JPEG_3264_1836 },
  89. { 3264, 2176, COMM_CHG_MODE_JPEG_3264_2176 },
  90. { 3264, 2448, COMM_CHG_MODE_JPEG_3264_2448 },
  91. };
  92. static const struct s5c73m3_frame_size * const s5c73m3_resolutions[] = {
  93. [RES_ISP] = s5c73m3_isp_resolutions,
  94. [RES_JPEG] = s5c73m3_jpeg_resolutions
  95. };
  96. static const int s5c73m3_resolutions_len[] = {
  97. [RES_ISP] = ARRAY_SIZE(s5c73m3_isp_resolutions),
  98. [RES_JPEG] = ARRAY_SIZE(s5c73m3_jpeg_resolutions)
  99. };
  100. static const struct s5c73m3_interval s5c73m3_intervals[] = {
  101. { COMM_FRAME_RATE_FIXED_7FPS, {142857, 1000000}, {3264, 2448} },
  102. { COMM_FRAME_RATE_FIXED_15FPS, {66667, 1000000}, {3264, 2448} },
  103. { COMM_FRAME_RATE_FIXED_20FPS, {50000, 1000000}, {2304, 1296} },
  104. { COMM_FRAME_RATE_FIXED_30FPS, {33333, 1000000}, {2304, 1296} },
  105. };
  106. #define S5C73M3_DEFAULT_FRAME_INTERVAL 3 /* 30 fps */
  107. static void s5c73m3_fill_mbus_fmt(struct v4l2_mbus_framefmt *mf,
  108. const struct s5c73m3_frame_size *fs,
  109. u32 code)
  110. {
  111. mf->width = fs->width;
  112. mf->height = fs->height;
  113. mf->code = code;
  114. mf->colorspace = V4L2_COLORSPACE_JPEG;
  115. mf->field = V4L2_FIELD_NONE;
  116. }
  117. static int s5c73m3_i2c_write(struct i2c_client *client, u16 addr, u16 data)
  118. {
  119. u8 buf[4] = { addr >> 8, addr & 0xff, data >> 8, data & 0xff };
  120. int ret = i2c_master_send(client, buf, sizeof(buf));
  121. v4l_dbg(4, s5c73m3_dbg, client, "%s: addr 0x%04x, data 0x%04x\n",
  122. __func__, addr, data);
  123. if (ret == 4)
  124. return 0;
  125. return ret < 0 ? ret : -EREMOTEIO;
  126. }
  127. static int s5c73m3_i2c_read(struct i2c_client *client, u16 addr, u16 *data)
  128. {
  129. int ret;
  130. u8 rbuf[2], wbuf[2] = { addr >> 8, addr & 0xff };
  131. struct i2c_msg msg[2] = {
  132. {
  133. .addr = client->addr,
  134. .flags = 0,
  135. .len = sizeof(wbuf),
  136. .buf = wbuf
  137. }, {
  138. .addr = client->addr,
  139. .flags = I2C_M_RD,
  140. .len = sizeof(rbuf),
  141. .buf = rbuf
  142. }
  143. };
  144. /*
  145. * Issue repeated START after writing 2 address bytes and
  146. * just one STOP only after reading the data bytes.
  147. */
  148. ret = i2c_transfer(client->adapter, msg, 2);
  149. if (ret == 2) {
  150. *data = be16_to_cpup((__be16 *)rbuf);
  151. v4l2_dbg(4, s5c73m3_dbg, client,
  152. "%s: addr: 0x%04x, data: 0x%04x\n",
  153. __func__, addr, *data);
  154. return 0;
  155. }
  156. v4l2_err(client, "I2C read failed: addr: %04x, (%d)\n", addr, ret);
  157. return ret >= 0 ? -EREMOTEIO : ret;
  158. }
  159. int s5c73m3_write(struct s5c73m3 *state, u32 addr, u16 data)
  160. {
  161. struct i2c_client *client = state->i2c_client;
  162. int ret;
  163. if ((addr ^ state->i2c_write_address) & 0xffff0000) {
  164. ret = s5c73m3_i2c_write(client, REG_CMDWR_ADDRH, addr >> 16);
  165. if (ret < 0) {
  166. state->i2c_write_address = 0;
  167. return ret;
  168. }
  169. }
  170. if ((addr ^ state->i2c_write_address) & 0xffff) {
  171. ret = s5c73m3_i2c_write(client, REG_CMDWR_ADDRL, addr & 0xffff);
  172. if (ret < 0) {
  173. state->i2c_write_address = 0;
  174. return ret;
  175. }
  176. }
  177. state->i2c_write_address = addr;
  178. ret = s5c73m3_i2c_write(client, REG_CMDBUF_ADDR, data);
  179. if (ret < 0)
  180. return ret;
  181. state->i2c_write_address += 2;
  182. return ret;
  183. }
  184. int s5c73m3_read(struct s5c73m3 *state, u32 addr, u16 *data)
  185. {
  186. struct i2c_client *client = state->i2c_client;
  187. int ret;
  188. if ((addr ^ state->i2c_read_address) & 0xffff0000) {
  189. ret = s5c73m3_i2c_write(client, REG_CMDRD_ADDRH, addr >> 16);
  190. if (ret < 0) {
  191. state->i2c_read_address = 0;
  192. return ret;
  193. }
  194. }
  195. if ((addr ^ state->i2c_read_address) & 0xffff) {
  196. ret = s5c73m3_i2c_write(client, REG_CMDRD_ADDRL, addr & 0xffff);
  197. if (ret < 0) {
  198. state->i2c_read_address = 0;
  199. return ret;
  200. }
  201. }
  202. state->i2c_read_address = addr;
  203. ret = s5c73m3_i2c_read(client, REG_CMDBUF_ADDR, data);
  204. if (ret < 0)
  205. return ret;
  206. state->i2c_read_address += 2;
  207. return ret;
  208. }
  209. static int s5c73m3_check_status(struct s5c73m3 *state, unsigned int value)
  210. {
  211. unsigned long start = jiffies;
  212. unsigned long end = start + msecs_to_jiffies(2000);
  213. int ret = 0;
  214. u16 status;
  215. int count = 0;
  216. while (time_is_after_jiffies(end)) {
  217. ret = s5c73m3_read(state, REG_STATUS, &status);
  218. if (ret < 0 || status == value)
  219. break;
  220. usleep_range(500, 1000);
  221. ++count;
  222. }
  223. if (count > 0)
  224. v4l2_dbg(1, s5c73m3_dbg, &state->sensor_sd,
  225. "status check took %dms\n",
  226. jiffies_to_msecs(jiffies - start));
  227. if (ret == 0 && status != value) {
  228. u16 i2c_status = 0;
  229. u16 i2c_seq_status = 0;
  230. s5c73m3_read(state, REG_I2C_STATUS, &i2c_status);
  231. s5c73m3_read(state, REG_I2C_SEQ_STATUS, &i2c_seq_status);
  232. v4l2_err(&state->sensor_sd,
  233. "wrong status %#x, expected: %#x, i2c_status: %#x/%#x\n",
  234. status, value, i2c_status, i2c_seq_status);
  235. return -ETIMEDOUT;
  236. }
  237. return ret;
  238. }
  239. int s5c73m3_isp_command(struct s5c73m3 *state, u16 command, u16 data)
  240. {
  241. int ret;
  242. ret = s5c73m3_check_status(state, REG_STATUS_ISP_COMMAND_COMPLETED);
  243. if (ret < 0)
  244. return ret;
  245. ret = s5c73m3_write(state, 0x00095000, command);
  246. if (ret < 0)
  247. return ret;
  248. ret = s5c73m3_write(state, 0x00095002, data);
  249. if (ret < 0)
  250. return ret;
  251. return s5c73m3_write(state, REG_STATUS, 0x0001);
  252. }
  253. static int s5c73m3_isp_comm_result(struct s5c73m3 *state, u16 command,
  254. u16 *data)
  255. {
  256. return s5c73m3_read(state, COMM_RESULT_OFFSET + command, data);
  257. }
  258. static int s5c73m3_set_af_softlanding(struct s5c73m3 *state)
  259. {
  260. unsigned long start = jiffies;
  261. u16 af_softlanding;
  262. int count = 0;
  263. int ret;
  264. const char *msg;
  265. ret = s5c73m3_isp_command(state, COMM_AF_SOFTLANDING,
  266. COMM_AF_SOFTLANDING_ON);
  267. if (ret < 0) {
  268. v4l2_info(&state->sensor_sd, "AF soft-landing failed\n");
  269. return ret;
  270. }
  271. for (;;) {
  272. ret = s5c73m3_isp_comm_result(state, COMM_AF_SOFTLANDING,
  273. &af_softlanding);
  274. if (ret < 0) {
  275. msg = "failed";
  276. break;
  277. }
  278. if (af_softlanding == COMM_AF_SOFTLANDING_RES_COMPLETE) {
  279. msg = "succeeded";
  280. break;
  281. }
  282. if (++count > 100) {
  283. ret = -ETIME;
  284. msg = "timed out";
  285. break;
  286. }
  287. msleep(25);
  288. }
  289. v4l2_info(&state->sensor_sd, "AF soft-landing %s after %dms\n",
  290. msg, jiffies_to_msecs(jiffies - start));
  291. return ret;
  292. }
  293. static int s5c73m3_load_fw(struct v4l2_subdev *sd)
  294. {
  295. struct s5c73m3 *state = sensor_sd_to_s5c73m3(sd);
  296. struct i2c_client *client = state->i2c_client;
  297. const struct firmware *fw;
  298. int ret;
  299. char fw_name[20];
  300. snprintf(fw_name, sizeof(fw_name), "SlimISP_%.2s.bin",
  301. state->fw_file_version);
  302. ret = request_firmware(&fw, fw_name, &client->dev);
  303. if (ret < 0) {
  304. v4l2_err(sd, "Firmware request failed (%s)\n", fw_name);
  305. return -EINVAL;
  306. }
  307. v4l2_info(sd, "Loading firmware (%s, %zu B)\n", fw_name, fw->size);
  308. ret = s5c73m3_spi_write(state, fw->data, fw->size, 64);
  309. if (ret >= 0)
  310. state->isp_ready = 1;
  311. else
  312. v4l2_err(sd, "SPI write failed\n");
  313. release_firmware(fw);
  314. return ret;
  315. }
  316. static int s5c73m3_set_frame_size(struct s5c73m3 *state)
  317. {
  318. const struct s5c73m3_frame_size *prev_size =
  319. state->sensor_pix_size[RES_ISP];
  320. const struct s5c73m3_frame_size *cap_size =
  321. state->sensor_pix_size[RES_JPEG];
  322. unsigned int chg_mode;
  323. v4l2_dbg(1, s5c73m3_dbg, &state->sensor_sd,
  324. "Preview size: %dx%d, reg_val: 0x%x\n",
  325. prev_size->width, prev_size->height, prev_size->reg_val);
  326. chg_mode = prev_size->reg_val | COMM_CHG_MODE_NEW;
  327. if (state->mbus_code == S5C73M3_JPEG_FMT) {
  328. v4l2_dbg(1, s5c73m3_dbg, &state->sensor_sd,
  329. "Capture size: %dx%d, reg_val: 0x%x\n",
  330. cap_size->width, cap_size->height, cap_size->reg_val);
  331. chg_mode |= cap_size->reg_val;
  332. }
  333. return s5c73m3_isp_command(state, COMM_CHG_MODE, chg_mode);
  334. }
  335. static int s5c73m3_set_frame_rate(struct s5c73m3 *state)
  336. {
  337. int ret;
  338. if (state->ctrls.stabilization->val)
  339. return 0;
  340. if (WARN_ON(state->fiv == NULL))
  341. return -EINVAL;
  342. ret = s5c73m3_isp_command(state, COMM_FRAME_RATE, state->fiv->fps_reg);
  343. if (!ret)
  344. state->apply_fiv = 0;
  345. return ret;
  346. }
  347. static int __s5c73m3_s_stream(struct s5c73m3 *state, struct v4l2_subdev *sd,
  348. int on)
  349. {
  350. u16 mode;
  351. int ret;
  352. if (on && state->apply_fmt) {
  353. if (state->mbus_code == S5C73M3_JPEG_FMT)
  354. mode = COMM_IMG_OUTPUT_INTERLEAVED;
  355. else
  356. mode = COMM_IMG_OUTPUT_YUV;
  357. ret = s5c73m3_isp_command(state, COMM_IMG_OUTPUT, mode);
  358. if (!ret)
  359. ret = s5c73m3_set_frame_size(state);
  360. if (ret)
  361. return ret;
  362. state->apply_fmt = 0;
  363. }
  364. ret = s5c73m3_isp_command(state, COMM_SENSOR_STREAMING, !!on);
  365. if (ret)
  366. return ret;
  367. state->streaming = !!on;
  368. if (!on)
  369. return ret;
  370. if (state->apply_fiv) {
  371. ret = s5c73m3_set_frame_rate(state);
  372. if (ret < 0)
  373. v4l2_err(sd, "Error setting frame rate(%d)\n", ret);
  374. }
  375. return s5c73m3_check_status(state, REG_STATUS_ISP_COMMAND_COMPLETED);
  376. }
  377. static int s5c73m3_oif_s_stream(struct v4l2_subdev *sd, int on)
  378. {
  379. struct s5c73m3 *state = oif_sd_to_s5c73m3(sd);
  380. int ret;
  381. mutex_lock(&state->lock);
  382. ret = __s5c73m3_s_stream(state, sd, on);
  383. mutex_unlock(&state->lock);
  384. return ret;
  385. }
  386. static int s5c73m3_system_status_wait(struct s5c73m3 *state, u32 value,
  387. unsigned int delay, unsigned int steps)
  388. {
  389. u16 reg = 0;
  390. while (steps-- > 0) {
  391. int ret = s5c73m3_read(state, 0x30100010, &reg);
  392. if (ret < 0)
  393. return ret;
  394. if (reg == value)
  395. return 0;
  396. usleep_range(delay, delay + 25);
  397. }
  398. return -ETIMEDOUT;
  399. }
  400. static int s5c73m3_read_fw_version(struct s5c73m3 *state)
  401. {
  402. struct v4l2_subdev *sd = &state->sensor_sd;
  403. int i, ret;
  404. u16 data[2];
  405. int offset;
  406. offset = state->isp_ready ? 0x60 : 0;
  407. for (i = 0; i < S5C73M3_SENSOR_FW_LEN / 2; i++) {
  408. ret = s5c73m3_read(state, offset + i * 2, data);
  409. if (ret < 0)
  410. return ret;
  411. state->sensor_fw[i * 2] = (char)(*data & 0xff);
  412. state->sensor_fw[i * 2 + 1] = (char)(*data >> 8);
  413. }
  414. state->sensor_fw[S5C73M3_SENSOR_FW_LEN] = '\0';
  415. for (i = 0; i < S5C73M3_SENSOR_TYPE_LEN / 2; i++) {
  416. ret = s5c73m3_read(state, offset + 6 + i * 2, data);
  417. if (ret < 0)
  418. return ret;
  419. state->sensor_type[i * 2] = (char)(*data & 0xff);
  420. state->sensor_type[i * 2 + 1] = (char)(*data >> 8);
  421. }
  422. state->sensor_type[S5C73M3_SENSOR_TYPE_LEN] = '\0';
  423. ret = s5c73m3_read(state, offset + 0x14, data);
  424. if (ret >= 0) {
  425. ret = s5c73m3_read(state, offset + 0x16, data + 1);
  426. if (ret >= 0)
  427. state->fw_size = data[0] + (data[1] << 16);
  428. }
  429. v4l2_info(sd, "Sensor type: %s, FW version: %s\n",
  430. state->sensor_type, state->sensor_fw);
  431. return ret;
  432. }
  433. static int s5c73m3_fw_update_from(struct s5c73m3 *state)
  434. {
  435. struct v4l2_subdev *sd = &state->sensor_sd;
  436. u16 status = COMM_FW_UPDATE_NOT_READY;
  437. int ret;
  438. int count = 0;
  439. v4l2_warn(sd, "Updating F-ROM firmware.\n");
  440. do {
  441. if (status == COMM_FW_UPDATE_NOT_READY) {
  442. ret = s5c73m3_isp_command(state, COMM_FW_UPDATE, 0);
  443. if (ret < 0)
  444. return ret;
  445. }
  446. ret = s5c73m3_read(state, 0x00095906, &status);
  447. if (ret < 0)
  448. return ret;
  449. switch (status) {
  450. case COMM_FW_UPDATE_FAIL:
  451. v4l2_warn(sd, "Updating F-ROM firmware failed.\n");
  452. return -EIO;
  453. case COMM_FW_UPDATE_SUCCESS:
  454. v4l2_warn(sd, "Updating F-ROM firmware finished.\n");
  455. return 0;
  456. }
  457. ++count;
  458. msleep(20);
  459. } while (count < 500);
  460. v4l2_warn(sd, "Updating F-ROM firmware timed-out.\n");
  461. return -ETIMEDOUT;
  462. }
  463. static int s5c73m3_spi_boot(struct s5c73m3 *state, bool load_fw)
  464. {
  465. struct v4l2_subdev *sd = &state->sensor_sd;
  466. int ret;
  467. /* Run ARM MCU */
  468. ret = s5c73m3_write(state, 0x30000004, 0xffff);
  469. if (ret < 0)
  470. return ret;
  471. usleep_range(400, 500);
  472. /* Check booting status */
  473. ret = s5c73m3_system_status_wait(state, 0x0c, 100, 3);
  474. if (ret < 0) {
  475. v4l2_err(sd, "booting failed: %d\n", ret);
  476. return ret;
  477. }
  478. /* P,M,S and Boot Mode */
  479. ret = s5c73m3_write(state, 0x30100014, 0x2146);
  480. if (ret < 0)
  481. return ret;
  482. ret = s5c73m3_write(state, 0x30100010, 0x210c);
  483. if (ret < 0)
  484. return ret;
  485. usleep_range(200, 250);
  486. /* Check SPI status */
  487. ret = s5c73m3_system_status_wait(state, 0x210d, 100, 300);
  488. if (ret < 0)
  489. v4l2_err(sd, "SPI not ready: %d\n", ret);
  490. /* Firmware download over SPI */
  491. if (load_fw)
  492. s5c73m3_load_fw(sd);
  493. /* MCU reset */
  494. ret = s5c73m3_write(state, 0x30000004, 0xfffd);
  495. if (ret < 0)
  496. return ret;
  497. /* Remap */
  498. ret = s5c73m3_write(state, 0x301000a4, 0x0183);
  499. if (ret < 0)
  500. return ret;
  501. /* MCU restart */
  502. ret = s5c73m3_write(state, 0x30000004, 0xffff);
  503. if (ret < 0 || !load_fw)
  504. return ret;
  505. ret = s5c73m3_read_fw_version(state);
  506. if (ret < 0)
  507. return ret;
  508. if (load_fw && update_fw) {
  509. ret = s5c73m3_fw_update_from(state);
  510. update_fw = 0;
  511. }
  512. return ret;
  513. }
  514. static int s5c73m3_set_timing_register_for_vdd(struct s5c73m3 *state)
  515. {
  516. static const u32 regs[][2] = {
  517. { 0x30100018, 0x0618 },
  518. { 0x3010001c, 0x10c1 },
  519. { 0x30100020, 0x249e }
  520. };
  521. int ret;
  522. int i;
  523. for (i = 0; i < ARRAY_SIZE(regs); i++) {
  524. ret = s5c73m3_write(state, regs[i][0], regs[i][1]);
  525. if (ret < 0)
  526. return ret;
  527. }
  528. return 0;
  529. }
  530. static void s5c73m3_set_fw_file_version(struct s5c73m3 *state)
  531. {
  532. switch (state->sensor_fw[0]) {
  533. case 'G':
  534. case 'O':
  535. state->fw_file_version[0] = 'G';
  536. break;
  537. case 'S':
  538. case 'Z':
  539. state->fw_file_version[0] = 'Z';
  540. break;
  541. }
  542. switch (state->sensor_fw[1]) {
  543. case 'C'...'F':
  544. state->fw_file_version[1] = state->sensor_fw[1];
  545. break;
  546. }
  547. }
  548. static int s5c73m3_get_fw_version(struct s5c73m3 *state)
  549. {
  550. struct v4l2_subdev *sd = &state->sensor_sd;
  551. int ret;
  552. /* Run ARM MCU */
  553. ret = s5c73m3_write(state, 0x30000004, 0xffff);
  554. if (ret < 0)
  555. return ret;
  556. usleep_range(400, 500);
  557. /* Check booting status */
  558. ret = s5c73m3_system_status_wait(state, 0x0c, 100, 3);
  559. if (ret < 0) {
  560. v4l2_err(sd, "%s: booting failed: %d\n", __func__, ret);
  561. return ret;
  562. }
  563. /* Change I/O Driver Current in order to read from F-ROM */
  564. ret = s5c73m3_write(state, 0x30100120, 0x0820);
  565. ret = s5c73m3_write(state, 0x30100124, 0x0820);
  566. /* Offset Setting */
  567. ret = s5c73m3_write(state, 0x00010418, 0x0008);
  568. /* P,M,S and Boot Mode */
  569. ret = s5c73m3_write(state, 0x30100014, 0x2146);
  570. if (ret < 0)
  571. return ret;
  572. ret = s5c73m3_write(state, 0x30100010, 0x230c);
  573. if (ret < 0)
  574. return ret;
  575. usleep_range(200, 250);
  576. /* Check SPI status */
  577. ret = s5c73m3_system_status_wait(state, 0x230e, 100, 300);
  578. if (ret < 0)
  579. v4l2_err(sd, "SPI not ready: %d\n", ret);
  580. /* ARM reset */
  581. ret = s5c73m3_write(state, 0x30000004, 0xfffd);
  582. if (ret < 0)
  583. return ret;
  584. /* Remap */
  585. ret = s5c73m3_write(state, 0x301000a4, 0x0183);
  586. if (ret < 0)
  587. return ret;
  588. s5c73m3_set_timing_register_for_vdd(state);
  589. ret = s5c73m3_read_fw_version(state);
  590. s5c73m3_set_fw_file_version(state);
  591. return ret;
  592. }
  593. static int s5c73m3_rom_boot(struct s5c73m3 *state, bool load_fw)
  594. {
  595. static const u32 boot_regs[][2] = {
  596. { 0x3100010c, 0x0044 },
  597. { 0x31000108, 0x000d },
  598. { 0x31000304, 0x0001 },
  599. { 0x00010000, 0x5800 },
  600. { 0x00010002, 0x0002 },
  601. { 0x31000000, 0x0001 },
  602. { 0x30100014, 0x1b85 },
  603. { 0x30100010, 0x230c }
  604. };
  605. struct v4l2_subdev *sd = &state->sensor_sd;
  606. int i, ret;
  607. /* Run ARM MCU */
  608. ret = s5c73m3_write(state, 0x30000004, 0xffff);
  609. if (ret < 0)
  610. return ret;
  611. usleep_range(400, 450);
  612. /* Check booting status */
  613. ret = s5c73m3_system_status_wait(state, 0x0c, 100, 4);
  614. if (ret < 0) {
  615. v4l2_err(sd, "Booting failed: %d\n", ret);
  616. return ret;
  617. }
  618. for (i = 0; i < ARRAY_SIZE(boot_regs); i++) {
  619. ret = s5c73m3_write(state, boot_regs[i][0], boot_regs[i][1]);
  620. if (ret < 0)
  621. return ret;
  622. }
  623. msleep(200);
  624. /* Check the binary read status */
  625. ret = s5c73m3_system_status_wait(state, 0x230e, 1000, 150);
  626. if (ret < 0) {
  627. v4l2_err(sd, "Binary read failed: %d\n", ret);
  628. return ret;
  629. }
  630. /* ARM reset */
  631. ret = s5c73m3_write(state, 0x30000004, 0xfffd);
  632. if (ret < 0)
  633. return ret;
  634. /* Remap */
  635. ret = s5c73m3_write(state, 0x301000a4, 0x0183);
  636. if (ret < 0)
  637. return ret;
  638. /* MCU re-start */
  639. ret = s5c73m3_write(state, 0x30000004, 0xffff);
  640. if (ret < 0)
  641. return ret;
  642. state->isp_ready = 1;
  643. return s5c73m3_read_fw_version(state);
  644. }
  645. static int s5c73m3_isp_init(struct s5c73m3 *state)
  646. {
  647. int ret;
  648. state->i2c_read_address = 0;
  649. state->i2c_write_address = 0;
  650. ret = s5c73m3_i2c_write(state->i2c_client, AHB_MSB_ADDR_PTR, 0x3310);
  651. if (ret < 0)
  652. return ret;
  653. if (boot_from_rom)
  654. return s5c73m3_rom_boot(state, true);
  655. else
  656. return s5c73m3_spi_boot(state, true);
  657. }
  658. static const struct s5c73m3_frame_size *s5c73m3_find_frame_size(
  659. struct v4l2_mbus_framefmt *fmt,
  660. enum s5c73m3_resolution_types idx)
  661. {
  662. const struct s5c73m3_frame_size *fs;
  663. const struct s5c73m3_frame_size *best_fs;
  664. int best_dist = INT_MAX;
  665. int i;
  666. fs = s5c73m3_resolutions[idx];
  667. best_fs = NULL;
  668. for (i = 0; i < s5c73m3_resolutions_len[idx]; ++i) {
  669. int dist = abs(fs->width - fmt->width) +
  670. abs(fs->height - fmt->height);
  671. if (dist < best_dist) {
  672. best_dist = dist;
  673. best_fs = fs;
  674. }
  675. ++fs;
  676. }
  677. return best_fs;
  678. }
  679. static void s5c73m3_oif_try_format(struct s5c73m3 *state,
  680. struct v4l2_subdev_pad_config *cfg,
  681. struct v4l2_subdev_format *fmt,
  682. const struct s5c73m3_frame_size **fs)
  683. {
  684. struct v4l2_subdev *sd = &state->sensor_sd;
  685. u32 code;
  686. switch (fmt->pad) {
  687. case OIF_ISP_PAD:
  688. *fs = s5c73m3_find_frame_size(&fmt->format, RES_ISP);
  689. code = S5C73M3_ISP_FMT;
  690. break;
  691. case OIF_JPEG_PAD:
  692. *fs = s5c73m3_find_frame_size(&fmt->format, RES_JPEG);
  693. code = S5C73M3_JPEG_FMT;
  694. break;
  695. case OIF_SOURCE_PAD:
  696. default:
  697. if (fmt->format.code == S5C73M3_JPEG_FMT)
  698. code = S5C73M3_JPEG_FMT;
  699. else
  700. code = S5C73M3_ISP_FMT;
  701. if (fmt->which == V4L2_SUBDEV_FORMAT_ACTIVE)
  702. *fs = state->oif_pix_size[RES_ISP];
  703. else
  704. *fs = s5c73m3_find_frame_size(
  705. v4l2_subdev_get_try_format(sd, cfg,
  706. OIF_ISP_PAD),
  707. RES_ISP);
  708. break;
  709. }
  710. s5c73m3_fill_mbus_fmt(&fmt->format, *fs, code);
  711. }
  712. static void s5c73m3_try_format(struct s5c73m3 *state,
  713. struct v4l2_subdev_pad_config *cfg,
  714. struct v4l2_subdev_format *fmt,
  715. const struct s5c73m3_frame_size **fs)
  716. {
  717. u32 code;
  718. if (fmt->pad == S5C73M3_ISP_PAD) {
  719. *fs = s5c73m3_find_frame_size(&fmt->format, RES_ISP);
  720. code = S5C73M3_ISP_FMT;
  721. } else {
  722. *fs = s5c73m3_find_frame_size(&fmt->format, RES_JPEG);
  723. code = S5C73M3_JPEG_FMT;
  724. }
  725. s5c73m3_fill_mbus_fmt(&fmt->format, *fs, code);
  726. }
  727. static int s5c73m3_oif_g_frame_interval(struct v4l2_subdev *sd,
  728. struct v4l2_subdev_frame_interval *fi)
  729. {
  730. struct s5c73m3 *state = oif_sd_to_s5c73m3(sd);
  731. if (fi->pad != OIF_SOURCE_PAD)
  732. return -EINVAL;
  733. mutex_lock(&state->lock);
  734. fi->interval = state->fiv->interval;
  735. mutex_unlock(&state->lock);
  736. return 0;
  737. }
  738. static int __s5c73m3_set_frame_interval(struct s5c73m3 *state,
  739. struct v4l2_subdev_frame_interval *fi)
  740. {
  741. const struct s5c73m3_frame_size *prev_size =
  742. state->sensor_pix_size[RES_ISP];
  743. const struct s5c73m3_interval *fiv = &s5c73m3_intervals[0];
  744. unsigned int ret, min_err = UINT_MAX;
  745. unsigned int i, fr_time;
  746. if (fi->interval.denominator == 0)
  747. return -EINVAL;
  748. fr_time = fi->interval.numerator * 1000 / fi->interval.denominator;
  749. for (i = 0; i < ARRAY_SIZE(s5c73m3_intervals); i++) {
  750. const struct s5c73m3_interval *iv = &s5c73m3_intervals[i];
  751. if (prev_size->width > iv->size.width ||
  752. prev_size->height > iv->size.height)
  753. continue;
  754. ret = abs(iv->interval.numerator / 1000 - fr_time);
  755. if (ret < min_err) {
  756. fiv = iv;
  757. min_err = ret;
  758. }
  759. }
  760. state->fiv = fiv;
  761. v4l2_dbg(1, s5c73m3_dbg, &state->sensor_sd,
  762. "Changed frame interval to %u us\n", fiv->interval.numerator);
  763. return 0;
  764. }
  765. static int s5c73m3_oif_s_frame_interval(struct v4l2_subdev *sd,
  766. struct v4l2_subdev_frame_interval *fi)
  767. {
  768. struct s5c73m3 *state = oif_sd_to_s5c73m3(sd);
  769. int ret;
  770. if (fi->pad != OIF_SOURCE_PAD)
  771. return -EINVAL;
  772. v4l2_dbg(1, s5c73m3_dbg, sd, "Setting %d/%d frame interval\n",
  773. fi->interval.numerator, fi->interval.denominator);
  774. mutex_lock(&state->lock);
  775. ret = __s5c73m3_set_frame_interval(state, fi);
  776. if (!ret) {
  777. if (state->streaming)
  778. ret = s5c73m3_set_frame_rate(state);
  779. else
  780. state->apply_fiv = 1;
  781. }
  782. mutex_unlock(&state->lock);
  783. return ret;
  784. }
  785. static int s5c73m3_oif_enum_frame_interval(struct v4l2_subdev *sd,
  786. struct v4l2_subdev_pad_config *cfg,
  787. struct v4l2_subdev_frame_interval_enum *fie)
  788. {
  789. struct s5c73m3 *state = oif_sd_to_s5c73m3(sd);
  790. const struct s5c73m3_interval *fi;
  791. int ret = 0;
  792. if (fie->pad != OIF_SOURCE_PAD)
  793. return -EINVAL;
  794. if (fie->index >= ARRAY_SIZE(s5c73m3_intervals))
  795. return -EINVAL;
  796. mutex_lock(&state->lock);
  797. fi = &s5c73m3_intervals[fie->index];
  798. if (fie->width > fi->size.width || fie->height > fi->size.height)
  799. ret = -EINVAL;
  800. else
  801. fie->interval = fi->interval;
  802. mutex_unlock(&state->lock);
  803. return ret;
  804. }
  805. static int s5c73m3_oif_get_pad_code(int pad, int index)
  806. {
  807. if (pad == OIF_SOURCE_PAD) {
  808. if (index > 1)
  809. return -EINVAL;
  810. return (index == 0) ? S5C73M3_ISP_FMT : S5C73M3_JPEG_FMT;
  811. }
  812. if (index > 0)
  813. return -EINVAL;
  814. return (pad == OIF_ISP_PAD) ? S5C73M3_ISP_FMT : S5C73M3_JPEG_FMT;
  815. }
  816. static int s5c73m3_get_fmt(struct v4l2_subdev *sd,
  817. struct v4l2_subdev_pad_config *cfg,
  818. struct v4l2_subdev_format *fmt)
  819. {
  820. struct s5c73m3 *state = sensor_sd_to_s5c73m3(sd);
  821. const struct s5c73m3_frame_size *fs;
  822. u32 code;
  823. if (fmt->which == V4L2_SUBDEV_FORMAT_TRY) {
  824. fmt->format = *v4l2_subdev_get_try_format(sd, cfg, fmt->pad);
  825. return 0;
  826. }
  827. mutex_lock(&state->lock);
  828. switch (fmt->pad) {
  829. case S5C73M3_ISP_PAD:
  830. code = S5C73M3_ISP_FMT;
  831. fs = state->sensor_pix_size[RES_ISP];
  832. break;
  833. case S5C73M3_JPEG_PAD:
  834. code = S5C73M3_JPEG_FMT;
  835. fs = state->sensor_pix_size[RES_JPEG];
  836. break;
  837. default:
  838. mutex_unlock(&state->lock);
  839. return -EINVAL;
  840. }
  841. s5c73m3_fill_mbus_fmt(&fmt->format, fs, code);
  842. mutex_unlock(&state->lock);
  843. return 0;
  844. }
  845. static int s5c73m3_oif_get_fmt(struct v4l2_subdev *sd,
  846. struct v4l2_subdev_pad_config *cfg,
  847. struct v4l2_subdev_format *fmt)
  848. {
  849. struct s5c73m3 *state = oif_sd_to_s5c73m3(sd);
  850. const struct s5c73m3_frame_size *fs;
  851. u32 code;
  852. if (fmt->which == V4L2_SUBDEV_FORMAT_TRY) {
  853. fmt->format = *v4l2_subdev_get_try_format(sd, cfg, fmt->pad);
  854. return 0;
  855. }
  856. mutex_lock(&state->lock);
  857. switch (fmt->pad) {
  858. case OIF_ISP_PAD:
  859. code = S5C73M3_ISP_FMT;
  860. fs = state->oif_pix_size[RES_ISP];
  861. break;
  862. case OIF_JPEG_PAD:
  863. code = S5C73M3_JPEG_FMT;
  864. fs = state->oif_pix_size[RES_JPEG];
  865. break;
  866. case OIF_SOURCE_PAD:
  867. code = state->mbus_code;
  868. fs = state->oif_pix_size[RES_ISP];
  869. break;
  870. default:
  871. mutex_unlock(&state->lock);
  872. return -EINVAL;
  873. }
  874. s5c73m3_fill_mbus_fmt(&fmt->format, fs, code);
  875. mutex_unlock(&state->lock);
  876. return 0;
  877. }
  878. static int s5c73m3_set_fmt(struct v4l2_subdev *sd,
  879. struct v4l2_subdev_pad_config *cfg,
  880. struct v4l2_subdev_format *fmt)
  881. {
  882. const struct s5c73m3_frame_size *frame_size = NULL;
  883. struct s5c73m3 *state = sensor_sd_to_s5c73m3(sd);
  884. struct v4l2_mbus_framefmt *mf;
  885. int ret = 0;
  886. mutex_lock(&state->lock);
  887. s5c73m3_try_format(state, cfg, fmt, &frame_size);
  888. if (fmt->which == V4L2_SUBDEV_FORMAT_TRY) {
  889. mf = v4l2_subdev_get_try_format(sd, cfg, fmt->pad);
  890. *mf = fmt->format;
  891. } else {
  892. switch (fmt->pad) {
  893. case S5C73M3_ISP_PAD:
  894. state->sensor_pix_size[RES_ISP] = frame_size;
  895. break;
  896. case S5C73M3_JPEG_PAD:
  897. state->sensor_pix_size[RES_JPEG] = frame_size;
  898. break;
  899. default:
  900. ret = -EBUSY;
  901. }
  902. if (state->streaming)
  903. ret = -EBUSY;
  904. else
  905. state->apply_fmt = 1;
  906. }
  907. mutex_unlock(&state->lock);
  908. return ret;
  909. }
  910. static int s5c73m3_oif_set_fmt(struct v4l2_subdev *sd,
  911. struct v4l2_subdev_pad_config *cfg,
  912. struct v4l2_subdev_format *fmt)
  913. {
  914. const struct s5c73m3_frame_size *frame_size = NULL;
  915. struct s5c73m3 *state = oif_sd_to_s5c73m3(sd);
  916. struct v4l2_mbus_framefmt *mf;
  917. int ret = 0;
  918. mutex_lock(&state->lock);
  919. s5c73m3_oif_try_format(state, cfg, fmt, &frame_size);
  920. if (fmt->which == V4L2_SUBDEV_FORMAT_TRY) {
  921. mf = v4l2_subdev_get_try_format(sd, cfg, fmt->pad);
  922. *mf = fmt->format;
  923. if (fmt->pad == OIF_ISP_PAD) {
  924. mf = v4l2_subdev_get_try_format(sd, cfg, OIF_SOURCE_PAD);
  925. mf->width = fmt->format.width;
  926. mf->height = fmt->format.height;
  927. }
  928. } else {
  929. switch (fmt->pad) {
  930. case OIF_ISP_PAD:
  931. state->oif_pix_size[RES_ISP] = frame_size;
  932. break;
  933. case OIF_JPEG_PAD:
  934. state->oif_pix_size[RES_JPEG] = frame_size;
  935. break;
  936. case OIF_SOURCE_PAD:
  937. state->mbus_code = fmt->format.code;
  938. break;
  939. default:
  940. ret = -EBUSY;
  941. }
  942. if (state->streaming)
  943. ret = -EBUSY;
  944. else
  945. state->apply_fmt = 1;
  946. }
  947. mutex_unlock(&state->lock);
  948. return ret;
  949. }
  950. static int s5c73m3_oif_get_frame_desc(struct v4l2_subdev *sd, unsigned int pad,
  951. struct v4l2_mbus_frame_desc *fd)
  952. {
  953. struct s5c73m3 *state = oif_sd_to_s5c73m3(sd);
  954. int i;
  955. if (pad != OIF_SOURCE_PAD || fd == NULL)
  956. return -EINVAL;
  957. mutex_lock(&state->lock);
  958. fd->num_entries = 2;
  959. for (i = 0; i < fd->num_entries; i++)
  960. fd->entry[i] = state->frame_desc.entry[i];
  961. mutex_unlock(&state->lock);
  962. return 0;
  963. }
  964. static int s5c73m3_oif_set_frame_desc(struct v4l2_subdev *sd, unsigned int pad,
  965. struct v4l2_mbus_frame_desc *fd)
  966. {
  967. struct s5c73m3 *state = oif_sd_to_s5c73m3(sd);
  968. struct v4l2_mbus_frame_desc *frame_desc = &state->frame_desc;
  969. int i;
  970. if (pad != OIF_SOURCE_PAD || fd == NULL)
  971. return -EINVAL;
  972. fd->entry[0].length = 10 * SZ_1M;
  973. fd->entry[1].length = max_t(u32, fd->entry[1].length,
  974. S5C73M3_EMBEDDED_DATA_MAXLEN);
  975. fd->num_entries = 2;
  976. mutex_lock(&state->lock);
  977. for (i = 0; i < fd->num_entries; i++)
  978. frame_desc->entry[i] = fd->entry[i];
  979. mutex_unlock(&state->lock);
  980. return 0;
  981. }
  982. static int s5c73m3_enum_mbus_code(struct v4l2_subdev *sd,
  983. struct v4l2_subdev_pad_config *cfg,
  984. struct v4l2_subdev_mbus_code_enum *code)
  985. {
  986. static const int codes[] = {
  987. [S5C73M3_ISP_PAD] = S5C73M3_ISP_FMT,
  988. [S5C73M3_JPEG_PAD] = S5C73M3_JPEG_FMT};
  989. if (code->index > 0 || code->pad >= S5C73M3_NUM_PADS)
  990. return -EINVAL;
  991. code->code = codes[code->pad];
  992. return 0;
  993. }
  994. static int s5c73m3_oif_enum_mbus_code(struct v4l2_subdev *sd,
  995. struct v4l2_subdev_pad_config *cfg,
  996. struct v4l2_subdev_mbus_code_enum *code)
  997. {
  998. int ret;
  999. ret = s5c73m3_oif_get_pad_code(code->pad, code->index);
  1000. if (ret < 0)
  1001. return ret;
  1002. code->code = ret;
  1003. return 0;
  1004. }
  1005. static int s5c73m3_enum_frame_size(struct v4l2_subdev *sd,
  1006. struct v4l2_subdev_pad_config *cfg,
  1007. struct v4l2_subdev_frame_size_enum *fse)
  1008. {
  1009. int idx;
  1010. if (fse->pad == S5C73M3_ISP_PAD) {
  1011. if (fse->code != S5C73M3_ISP_FMT)
  1012. return -EINVAL;
  1013. idx = RES_ISP;
  1014. } else{
  1015. if (fse->code != S5C73M3_JPEG_FMT)
  1016. return -EINVAL;
  1017. idx = RES_JPEG;
  1018. }
  1019. if (fse->index >= s5c73m3_resolutions_len[idx])
  1020. return -EINVAL;
  1021. fse->min_width = s5c73m3_resolutions[idx][fse->index].width;
  1022. fse->max_width = fse->min_width;
  1023. fse->max_height = s5c73m3_resolutions[idx][fse->index].height;
  1024. fse->min_height = fse->max_height;
  1025. return 0;
  1026. }
  1027. static int s5c73m3_oif_enum_frame_size(struct v4l2_subdev *sd,
  1028. struct v4l2_subdev_pad_config *cfg,
  1029. struct v4l2_subdev_frame_size_enum *fse)
  1030. {
  1031. struct s5c73m3 *state = oif_sd_to_s5c73m3(sd);
  1032. int idx;
  1033. if (fse->pad == OIF_SOURCE_PAD) {
  1034. if (fse->index > 0)
  1035. return -EINVAL;
  1036. switch (fse->code) {
  1037. case S5C73M3_JPEG_FMT:
  1038. case S5C73M3_ISP_FMT: {
  1039. unsigned w, h;
  1040. if (fse->which == V4L2_SUBDEV_FORMAT_TRY) {
  1041. struct v4l2_mbus_framefmt *mf;
  1042. mf = v4l2_subdev_get_try_format(sd, cfg,
  1043. OIF_ISP_PAD);
  1044. w = mf->width;
  1045. h = mf->height;
  1046. } else {
  1047. const struct s5c73m3_frame_size *fs;
  1048. fs = state->oif_pix_size[RES_ISP];
  1049. w = fs->width;
  1050. h = fs->height;
  1051. }
  1052. fse->max_width = fse->min_width = w;
  1053. fse->max_height = fse->min_height = h;
  1054. return 0;
  1055. }
  1056. default:
  1057. return -EINVAL;
  1058. }
  1059. }
  1060. if (fse->code != s5c73m3_oif_get_pad_code(fse->pad, 0))
  1061. return -EINVAL;
  1062. if (fse->pad == OIF_JPEG_PAD)
  1063. idx = RES_JPEG;
  1064. else
  1065. idx = RES_ISP;
  1066. if (fse->index >= s5c73m3_resolutions_len[idx])
  1067. return -EINVAL;
  1068. fse->min_width = s5c73m3_resolutions[idx][fse->index].width;
  1069. fse->max_width = fse->min_width;
  1070. fse->max_height = s5c73m3_resolutions[idx][fse->index].height;
  1071. fse->min_height = fse->max_height;
  1072. return 0;
  1073. }
  1074. static int s5c73m3_oif_log_status(struct v4l2_subdev *sd)
  1075. {
  1076. struct s5c73m3 *state = oif_sd_to_s5c73m3(sd);
  1077. v4l2_ctrl_handler_log_status(sd->ctrl_handler, sd->name);
  1078. v4l2_info(sd, "power: %d, apply_fmt: %d\n", state->power,
  1079. state->apply_fmt);
  1080. return 0;
  1081. }
  1082. static int s5c73m3_open(struct v4l2_subdev *sd, struct v4l2_subdev_fh *fh)
  1083. {
  1084. struct v4l2_mbus_framefmt *mf;
  1085. mf = v4l2_subdev_get_try_format(sd, fh->pad, S5C73M3_ISP_PAD);
  1086. s5c73m3_fill_mbus_fmt(mf, &s5c73m3_isp_resolutions[1],
  1087. S5C73M3_ISP_FMT);
  1088. mf = v4l2_subdev_get_try_format(sd, fh->pad, S5C73M3_JPEG_PAD);
  1089. s5c73m3_fill_mbus_fmt(mf, &s5c73m3_jpeg_resolutions[1],
  1090. S5C73M3_JPEG_FMT);
  1091. return 0;
  1092. }
  1093. static int s5c73m3_oif_open(struct v4l2_subdev *sd, struct v4l2_subdev_fh *fh)
  1094. {
  1095. struct v4l2_mbus_framefmt *mf;
  1096. mf = v4l2_subdev_get_try_format(sd, fh->pad, OIF_ISP_PAD);
  1097. s5c73m3_fill_mbus_fmt(mf, &s5c73m3_isp_resolutions[1],
  1098. S5C73M3_ISP_FMT);
  1099. mf = v4l2_subdev_get_try_format(sd, fh->pad, OIF_JPEG_PAD);
  1100. s5c73m3_fill_mbus_fmt(mf, &s5c73m3_jpeg_resolutions[1],
  1101. S5C73M3_JPEG_FMT);
  1102. mf = v4l2_subdev_get_try_format(sd, fh->pad, OIF_SOURCE_PAD);
  1103. s5c73m3_fill_mbus_fmt(mf, &s5c73m3_isp_resolutions[1],
  1104. S5C73M3_ISP_FMT);
  1105. return 0;
  1106. }
  1107. static int s5c73m3_gpio_set_value(struct s5c73m3 *priv, int id, u32 val)
  1108. {
  1109. if (!gpio_is_valid(priv->gpio[id].gpio))
  1110. return 0;
  1111. gpio_set_value(priv->gpio[id].gpio, !!val);
  1112. return 1;
  1113. }
  1114. static int s5c73m3_gpio_assert(struct s5c73m3 *priv, int id)
  1115. {
  1116. return s5c73m3_gpio_set_value(priv, id, priv->gpio[id].level);
  1117. }
  1118. static int s5c73m3_gpio_deassert(struct s5c73m3 *priv, int id)
  1119. {
  1120. return s5c73m3_gpio_set_value(priv, id, !priv->gpio[id].level);
  1121. }
  1122. static int __s5c73m3_power_on(struct s5c73m3 *state)
  1123. {
  1124. int i, ret;
  1125. for (i = 0; i < S5C73M3_MAX_SUPPLIES; i++) {
  1126. ret = regulator_enable(state->supplies[i].consumer);
  1127. if (ret)
  1128. goto err_reg_dis;
  1129. }
  1130. ret = clk_set_rate(state->clock, state->mclk_frequency);
  1131. if (ret < 0)
  1132. goto err_reg_dis;
  1133. ret = clk_prepare_enable(state->clock);
  1134. if (ret < 0)
  1135. goto err_reg_dis;
  1136. v4l2_dbg(1, s5c73m3_dbg, &state->oif_sd, "clock frequency: %ld\n",
  1137. clk_get_rate(state->clock));
  1138. s5c73m3_gpio_deassert(state, STBY);
  1139. usleep_range(100, 200);
  1140. s5c73m3_gpio_deassert(state, RST);
  1141. usleep_range(50, 100);
  1142. return 0;
  1143. err_reg_dis:
  1144. for (--i; i >= 0; i--)
  1145. regulator_disable(state->supplies[i].consumer);
  1146. return ret;
  1147. }
  1148. static int __s5c73m3_power_off(struct s5c73m3 *state)
  1149. {
  1150. int i, ret;
  1151. if (s5c73m3_gpio_assert(state, RST))
  1152. usleep_range(10, 50);
  1153. if (s5c73m3_gpio_assert(state, STBY))
  1154. usleep_range(100, 200);
  1155. clk_disable_unprepare(state->clock);
  1156. state->streaming = 0;
  1157. state->isp_ready = 0;
  1158. for (i = S5C73M3_MAX_SUPPLIES - 1; i >= 0; i--) {
  1159. ret = regulator_disable(state->supplies[i].consumer);
  1160. if (ret)
  1161. goto err;
  1162. }
  1163. return 0;
  1164. err:
  1165. for (++i; i < S5C73M3_MAX_SUPPLIES; i++) {
  1166. int r = regulator_enable(state->supplies[i].consumer);
  1167. if (r < 0)
  1168. v4l2_err(&state->oif_sd, "Failed to reenable %s: %d\n",
  1169. state->supplies[i].supply, r);
  1170. }
  1171. clk_prepare_enable(state->clock);
  1172. return ret;
  1173. }
  1174. static int s5c73m3_oif_set_power(struct v4l2_subdev *sd, int on)
  1175. {
  1176. struct s5c73m3 *state = oif_sd_to_s5c73m3(sd);
  1177. int ret = 0;
  1178. mutex_lock(&state->lock);
  1179. if (on && !state->power) {
  1180. ret = __s5c73m3_power_on(state);
  1181. if (!ret)
  1182. ret = s5c73m3_isp_init(state);
  1183. if (!ret) {
  1184. state->apply_fiv = 1;
  1185. state->apply_fmt = 1;
  1186. }
  1187. } else if (state->power == !on) {
  1188. ret = s5c73m3_set_af_softlanding(state);
  1189. if (!ret)
  1190. ret = __s5c73m3_power_off(state);
  1191. else
  1192. v4l2_err(sd, "Soft landing lens failed\n");
  1193. }
  1194. if (!ret)
  1195. state->power += on ? 1 : -1;
  1196. v4l2_dbg(1, s5c73m3_dbg, sd, "%s: power: %d\n",
  1197. __func__, state->power);
  1198. mutex_unlock(&state->lock);
  1199. return ret;
  1200. }
  1201. static int s5c73m3_oif_registered(struct v4l2_subdev *sd)
  1202. {
  1203. struct s5c73m3 *state = oif_sd_to_s5c73m3(sd);
  1204. int ret;
  1205. ret = v4l2_device_register_subdev(sd->v4l2_dev, &state->sensor_sd);
  1206. if (ret) {
  1207. v4l2_err(sd->v4l2_dev, "Failed to register %s\n",
  1208. state->oif_sd.name);
  1209. return ret;
  1210. }
  1211. ret = media_entity_create_link(&state->sensor_sd.entity,
  1212. S5C73M3_ISP_PAD, &state->oif_sd.entity, OIF_ISP_PAD,
  1213. MEDIA_LNK_FL_IMMUTABLE | MEDIA_LNK_FL_ENABLED);
  1214. ret = media_entity_create_link(&state->sensor_sd.entity,
  1215. S5C73M3_JPEG_PAD, &state->oif_sd.entity, OIF_JPEG_PAD,
  1216. MEDIA_LNK_FL_IMMUTABLE | MEDIA_LNK_FL_ENABLED);
  1217. return ret;
  1218. }
  1219. static void s5c73m3_oif_unregistered(struct v4l2_subdev *sd)
  1220. {
  1221. struct s5c73m3 *state = oif_sd_to_s5c73m3(sd);
  1222. v4l2_device_unregister_subdev(&state->sensor_sd);
  1223. }
  1224. static const struct v4l2_subdev_internal_ops s5c73m3_internal_ops = {
  1225. .open = s5c73m3_open,
  1226. };
  1227. static const struct v4l2_subdev_pad_ops s5c73m3_pad_ops = {
  1228. .enum_mbus_code = s5c73m3_enum_mbus_code,
  1229. .enum_frame_size = s5c73m3_enum_frame_size,
  1230. .get_fmt = s5c73m3_get_fmt,
  1231. .set_fmt = s5c73m3_set_fmt,
  1232. };
  1233. static const struct v4l2_subdev_ops s5c73m3_subdev_ops = {
  1234. .pad = &s5c73m3_pad_ops,
  1235. };
  1236. static const struct v4l2_subdev_internal_ops oif_internal_ops = {
  1237. .registered = s5c73m3_oif_registered,
  1238. .unregistered = s5c73m3_oif_unregistered,
  1239. .open = s5c73m3_oif_open,
  1240. };
  1241. static const struct v4l2_subdev_pad_ops s5c73m3_oif_pad_ops = {
  1242. .enum_mbus_code = s5c73m3_oif_enum_mbus_code,
  1243. .enum_frame_size = s5c73m3_oif_enum_frame_size,
  1244. .enum_frame_interval = s5c73m3_oif_enum_frame_interval,
  1245. .get_fmt = s5c73m3_oif_get_fmt,
  1246. .set_fmt = s5c73m3_oif_set_fmt,
  1247. .get_frame_desc = s5c73m3_oif_get_frame_desc,
  1248. .set_frame_desc = s5c73m3_oif_set_frame_desc,
  1249. };
  1250. static const struct v4l2_subdev_core_ops s5c73m3_oif_core_ops = {
  1251. .s_power = s5c73m3_oif_set_power,
  1252. .log_status = s5c73m3_oif_log_status,
  1253. };
  1254. static const struct v4l2_subdev_video_ops s5c73m3_oif_video_ops = {
  1255. .s_stream = s5c73m3_oif_s_stream,
  1256. .g_frame_interval = s5c73m3_oif_g_frame_interval,
  1257. .s_frame_interval = s5c73m3_oif_s_frame_interval,
  1258. };
  1259. static const struct v4l2_subdev_ops oif_subdev_ops = {
  1260. .core = &s5c73m3_oif_core_ops,
  1261. .pad = &s5c73m3_oif_pad_ops,
  1262. .video = &s5c73m3_oif_video_ops,
  1263. };
  1264. static int s5c73m3_configure_gpios(struct s5c73m3 *state)
  1265. {
  1266. static const char * const gpio_names[] = {
  1267. "S5C73M3_STBY", "S5C73M3_RST"
  1268. };
  1269. struct i2c_client *c = state->i2c_client;
  1270. struct s5c73m3_gpio *g = state->gpio;
  1271. int ret, i;
  1272. for (i = 0; i < GPIO_NUM; ++i) {
  1273. unsigned int flags = GPIOF_DIR_OUT;
  1274. if (g[i].level)
  1275. flags |= GPIOF_INIT_HIGH;
  1276. ret = devm_gpio_request_one(&c->dev, g[i].gpio, flags,
  1277. gpio_names[i]);
  1278. if (ret) {
  1279. v4l2_err(c, "failed to request gpio %s\n",
  1280. gpio_names[i]);
  1281. return ret;
  1282. }
  1283. }
  1284. return 0;
  1285. }
  1286. static int s5c73m3_parse_gpios(struct s5c73m3 *state)
  1287. {
  1288. static const char * const prop_names[] = {
  1289. "standby-gpios", "xshutdown-gpios",
  1290. };
  1291. struct device *dev = &state->i2c_client->dev;
  1292. struct device_node *node = dev->of_node;
  1293. int ret, i;
  1294. for (i = 0; i < GPIO_NUM; ++i) {
  1295. enum of_gpio_flags of_flags;
  1296. ret = of_get_named_gpio_flags(node, prop_names[i],
  1297. 0, &of_flags);
  1298. if (ret < 0) {
  1299. dev_err(dev, "failed to parse %s DT property\n",
  1300. prop_names[i]);
  1301. return -EINVAL;
  1302. }
  1303. state->gpio[i].gpio = ret;
  1304. state->gpio[i].level = !(of_flags & OF_GPIO_ACTIVE_LOW);
  1305. }
  1306. return 0;
  1307. }
  1308. static int s5c73m3_get_platform_data(struct s5c73m3 *state)
  1309. {
  1310. struct device *dev = &state->i2c_client->dev;
  1311. const struct s5c73m3_platform_data *pdata = dev->platform_data;
  1312. struct device_node *node = dev->of_node;
  1313. struct device_node *node_ep;
  1314. struct v4l2_of_endpoint ep;
  1315. int ret;
  1316. if (!node) {
  1317. if (!pdata) {
  1318. dev_err(dev, "Platform data not specified\n");
  1319. return -EINVAL;
  1320. }
  1321. state->mclk_frequency = pdata->mclk_frequency;
  1322. state->gpio[STBY] = pdata->gpio_stby;
  1323. state->gpio[RST] = pdata->gpio_reset;
  1324. return 0;
  1325. }
  1326. state->clock = devm_clk_get(dev, S5C73M3_CLK_NAME);
  1327. if (IS_ERR(state->clock))
  1328. return PTR_ERR(state->clock);
  1329. if (of_property_read_u32(node, "clock-frequency",
  1330. &state->mclk_frequency)) {
  1331. state->mclk_frequency = S5C73M3_DEFAULT_MCLK_FREQ;
  1332. dev_info(dev, "using default %u Hz clock frequency\n",
  1333. state->mclk_frequency);
  1334. }
  1335. ret = s5c73m3_parse_gpios(state);
  1336. if (ret < 0)
  1337. return -EINVAL;
  1338. node_ep = of_graph_get_next_endpoint(node, NULL);
  1339. if (!node_ep) {
  1340. dev_warn(dev, "no endpoint defined for node: %s\n",
  1341. node->full_name);
  1342. return 0;
  1343. }
  1344. v4l2_of_parse_endpoint(node_ep, &ep);
  1345. of_node_put(node_ep);
  1346. if (ep.bus_type != V4L2_MBUS_CSI2) {
  1347. dev_err(dev, "unsupported bus type\n");
  1348. return -EINVAL;
  1349. }
  1350. /*
  1351. * Number of MIPI CSI-2 data lanes is currently not configurable,
  1352. * always a default value of 4 lanes is used.
  1353. */
  1354. if (ep.bus.mipi_csi2.num_data_lanes != S5C73M3_MIPI_DATA_LANES)
  1355. dev_info(dev, "falling back to 4 MIPI CSI-2 data lanes\n");
  1356. return 0;
  1357. }
  1358. static int s5c73m3_probe(struct i2c_client *client,
  1359. const struct i2c_device_id *id)
  1360. {
  1361. struct device *dev = &client->dev;
  1362. struct v4l2_subdev *sd;
  1363. struct v4l2_subdev *oif_sd;
  1364. struct s5c73m3 *state;
  1365. int ret, i;
  1366. state = devm_kzalloc(dev, sizeof(*state), GFP_KERNEL);
  1367. if (!state)
  1368. return -ENOMEM;
  1369. state->i2c_client = client;
  1370. ret = s5c73m3_get_platform_data(state);
  1371. if (ret < 0)
  1372. return ret;
  1373. mutex_init(&state->lock);
  1374. sd = &state->sensor_sd;
  1375. oif_sd = &state->oif_sd;
  1376. v4l2_subdev_init(sd, &s5c73m3_subdev_ops);
  1377. sd->owner = client->dev.driver->owner;
  1378. v4l2_set_subdevdata(sd, state);
  1379. strlcpy(sd->name, "S5C73M3", sizeof(sd->name));
  1380. sd->internal_ops = &s5c73m3_internal_ops;
  1381. sd->flags |= V4L2_SUBDEV_FL_HAS_DEVNODE;
  1382. state->sensor_pads[S5C73M3_JPEG_PAD].flags = MEDIA_PAD_FL_SOURCE;
  1383. state->sensor_pads[S5C73M3_ISP_PAD].flags = MEDIA_PAD_FL_SOURCE;
  1384. sd->entity.type = MEDIA_ENT_T_V4L2_SUBDEV;
  1385. ret = media_entity_init(&sd->entity, S5C73M3_NUM_PADS,
  1386. state->sensor_pads, 0);
  1387. if (ret < 0)
  1388. return ret;
  1389. v4l2_i2c_subdev_init(oif_sd, client, &oif_subdev_ops);
  1390. strcpy(oif_sd->name, "S5C73M3-OIF");
  1391. oif_sd->internal_ops = &oif_internal_ops;
  1392. oif_sd->flags |= V4L2_SUBDEV_FL_HAS_DEVNODE;
  1393. state->oif_pads[OIF_ISP_PAD].flags = MEDIA_PAD_FL_SINK;
  1394. state->oif_pads[OIF_JPEG_PAD].flags = MEDIA_PAD_FL_SINK;
  1395. state->oif_pads[OIF_SOURCE_PAD].flags = MEDIA_PAD_FL_SOURCE;
  1396. oif_sd->entity.type = MEDIA_ENT_T_V4L2_SUBDEV;
  1397. ret = media_entity_init(&oif_sd->entity, OIF_NUM_PADS,
  1398. state->oif_pads, 0);
  1399. if (ret < 0)
  1400. return ret;
  1401. ret = s5c73m3_configure_gpios(state);
  1402. if (ret)
  1403. goto out_err;
  1404. for (i = 0; i < S5C73M3_MAX_SUPPLIES; i++)
  1405. state->supplies[i].supply = s5c73m3_supply_names[i];
  1406. ret = devm_regulator_bulk_get(dev, S5C73M3_MAX_SUPPLIES,
  1407. state->supplies);
  1408. if (ret) {
  1409. dev_err(dev, "failed to get regulators\n");
  1410. goto out_err;
  1411. }
  1412. ret = s5c73m3_init_controls(state);
  1413. if (ret)
  1414. goto out_err;
  1415. state->sensor_pix_size[RES_ISP] = &s5c73m3_isp_resolutions[1];
  1416. state->sensor_pix_size[RES_JPEG] = &s5c73m3_jpeg_resolutions[1];
  1417. state->oif_pix_size[RES_ISP] = state->sensor_pix_size[RES_ISP];
  1418. state->oif_pix_size[RES_JPEG] = state->sensor_pix_size[RES_JPEG];
  1419. state->mbus_code = S5C73M3_ISP_FMT;
  1420. state->fiv = &s5c73m3_intervals[S5C73M3_DEFAULT_FRAME_INTERVAL];
  1421. state->fw_file_version[0] = 'G';
  1422. state->fw_file_version[1] = 'C';
  1423. ret = s5c73m3_register_spi_driver(state);
  1424. if (ret < 0)
  1425. goto out_err;
  1426. oif_sd->dev = dev;
  1427. ret = __s5c73m3_power_on(state);
  1428. if (ret < 0)
  1429. goto out_err1;
  1430. ret = s5c73m3_get_fw_version(state);
  1431. __s5c73m3_power_off(state);
  1432. if (ret < 0) {
  1433. dev_err(dev, "Device detection failed: %d\n", ret);
  1434. goto out_err1;
  1435. }
  1436. ret = v4l2_async_register_subdev(oif_sd);
  1437. if (ret < 0)
  1438. goto out_err1;
  1439. v4l2_info(sd, "%s: completed successfully\n", __func__);
  1440. return 0;
  1441. out_err1:
  1442. s5c73m3_unregister_spi_driver(state);
  1443. out_err:
  1444. media_entity_cleanup(&sd->entity);
  1445. return ret;
  1446. }
  1447. static int s5c73m3_remove(struct i2c_client *client)
  1448. {
  1449. struct v4l2_subdev *oif_sd = i2c_get_clientdata(client);
  1450. struct s5c73m3 *state = oif_sd_to_s5c73m3(oif_sd);
  1451. struct v4l2_subdev *sensor_sd = &state->sensor_sd;
  1452. v4l2_async_unregister_subdev(oif_sd);
  1453. v4l2_ctrl_handler_free(oif_sd->ctrl_handler);
  1454. media_entity_cleanup(&oif_sd->entity);
  1455. v4l2_device_unregister_subdev(sensor_sd);
  1456. media_entity_cleanup(&sensor_sd->entity);
  1457. s5c73m3_unregister_spi_driver(state);
  1458. return 0;
  1459. }
  1460. static const struct i2c_device_id s5c73m3_id[] = {
  1461. { DRIVER_NAME, 0 },
  1462. { }
  1463. };
  1464. MODULE_DEVICE_TABLE(i2c, s5c73m3_id);
  1465. #ifdef CONFIG_OF
  1466. static const struct of_device_id s5c73m3_of_match[] = {
  1467. { .compatible = "samsung,s5c73m3" },
  1468. { }
  1469. };
  1470. MODULE_DEVICE_TABLE(of, s5c73m3_of_match);
  1471. #endif
  1472. static struct i2c_driver s5c73m3_i2c_driver = {
  1473. .driver = {
  1474. .of_match_table = of_match_ptr(s5c73m3_of_match),
  1475. .name = DRIVER_NAME,
  1476. },
  1477. .probe = s5c73m3_probe,
  1478. .remove = s5c73m3_remove,
  1479. .id_table = s5c73m3_id,
  1480. };
  1481. module_i2c_driver(s5c73m3_i2c_driver);
  1482. MODULE_DESCRIPTION("Samsung S5C73M3 camera driver");
  1483. MODULE_AUTHOR("Sylwester Nawrocki <s.nawrocki@samsung.com>");
  1484. MODULE_LICENSE("GPL");