ov6650.c 28 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081
  1. /*
  2. * V4L2 SoC Camera driver for OmniVision OV6650 Camera Sensor
  3. *
  4. * Copyright (C) 2010 Janusz Krzysztofik <jkrzyszt@tis.icnet.pl>
  5. *
  6. * Based on OmniVision OV96xx Camera Driver
  7. * Copyright (C) 2009 Marek Vasut <marek.vasut@gmail.com>
  8. *
  9. * Based on ov772x camera driver:
  10. * Copyright (C) 2008 Renesas Solutions Corp.
  11. * Kuninori Morimoto <morimoto.kuninori@renesas.com>
  12. *
  13. * Based on ov7670 and soc_camera_platform driver,
  14. * Copyright 2006-7 Jonathan Corbet <corbet@lwn.net>
  15. * Copyright (C) 2008 Magnus Damm
  16. * Copyright (C) 2008, Guennadi Liakhovetski <kernel@pengutronix.de>
  17. *
  18. * Hardware specific bits initialy based on former work by Matt Callow
  19. * drivers/media/video/omap/sensor_ov6650.c
  20. * Copyright (C) 2006 Matt Callow
  21. *
  22. * This program is free software; you can redistribute it and/or modify
  23. * it under the terms of the GNU General Public License version 2 as
  24. * published by the Free Software Foundation.
  25. */
  26. #include <linux/bitops.h>
  27. #include <linux/delay.h>
  28. #include <linux/i2c.h>
  29. #include <linux/slab.h>
  30. #include <linux/v4l2-mediabus.h>
  31. #include <linux/module.h>
  32. #include <media/soc_camera.h>
  33. #include <media/v4l2-clk.h>
  34. #include <media/v4l2-ctrls.h>
  35. /* Register definitions */
  36. #define REG_GAIN 0x00 /* range 00 - 3F */
  37. #define REG_BLUE 0x01
  38. #define REG_RED 0x02
  39. #define REG_SAT 0x03 /* [7:4] saturation [0:3] reserved */
  40. #define REG_HUE 0x04 /* [7:6] rsrvd [5] hue en [4:0] hue */
  41. #define REG_BRT 0x06
  42. #define REG_PIDH 0x0a
  43. #define REG_PIDL 0x0b
  44. #define REG_AECH 0x10
  45. #define REG_CLKRC 0x11 /* Data Format and Internal Clock */
  46. /* [7:6] Input system clock (MHz)*/
  47. /* 00=8, 01=12, 10=16, 11=24 */
  48. /* [5:0]: Internal Clock Pre-Scaler */
  49. #define REG_COMA 0x12 /* [7] Reset */
  50. #define REG_COMB 0x13
  51. #define REG_COMC 0x14
  52. #define REG_COMD 0x15
  53. #define REG_COML 0x16
  54. #define REG_HSTRT 0x17
  55. #define REG_HSTOP 0x18
  56. #define REG_VSTRT 0x19
  57. #define REG_VSTOP 0x1a
  58. #define REG_PSHFT 0x1b
  59. #define REG_MIDH 0x1c
  60. #define REG_MIDL 0x1d
  61. #define REG_HSYNS 0x1e
  62. #define REG_HSYNE 0x1f
  63. #define REG_COME 0x20
  64. #define REG_YOFF 0x21
  65. #define REG_UOFF 0x22
  66. #define REG_VOFF 0x23
  67. #define REG_AEW 0x24
  68. #define REG_AEB 0x25
  69. #define REG_COMF 0x26
  70. #define REG_COMG 0x27
  71. #define REG_COMH 0x28
  72. #define REG_COMI 0x29
  73. #define REG_FRARL 0x2b
  74. #define REG_COMJ 0x2c
  75. #define REG_COMK 0x2d
  76. #define REG_AVGY 0x2e
  77. #define REG_REF0 0x2f
  78. #define REG_REF1 0x30
  79. #define REG_REF2 0x31
  80. #define REG_FRAJH 0x32
  81. #define REG_FRAJL 0x33
  82. #define REG_FACT 0x34
  83. #define REG_L1AEC 0x35
  84. #define REG_AVGU 0x36
  85. #define REG_AVGV 0x37
  86. #define REG_SPCB 0x60
  87. #define REG_SPCC 0x61
  88. #define REG_GAM1 0x62
  89. #define REG_GAM2 0x63
  90. #define REG_GAM3 0x64
  91. #define REG_SPCD 0x65
  92. #define REG_SPCE 0x68
  93. #define REG_ADCL 0x69
  94. #define REG_RMCO 0x6c
  95. #define REG_GMCO 0x6d
  96. #define REG_BMCO 0x6e
  97. /* Register bits, values, etc. */
  98. #define OV6650_PIDH 0x66 /* high byte of product ID number */
  99. #define OV6650_PIDL 0x50 /* low byte of product ID number */
  100. #define OV6650_MIDH 0x7F /* high byte of mfg ID */
  101. #define OV6650_MIDL 0xA2 /* low byte of mfg ID */
  102. #define DEF_GAIN 0x00
  103. #define DEF_BLUE 0x80
  104. #define DEF_RED 0x80
  105. #define SAT_SHIFT 4
  106. #define SAT_MASK (0xf << SAT_SHIFT)
  107. #define SET_SAT(x) (((x) << SAT_SHIFT) & SAT_MASK)
  108. #define HUE_EN BIT(5)
  109. #define HUE_MASK 0x1f
  110. #define DEF_HUE 0x10
  111. #define SET_HUE(x) (HUE_EN | ((x) & HUE_MASK))
  112. #define DEF_AECH 0x4D
  113. #define CLKRC_6MHz 0x00
  114. #define CLKRC_12MHz 0x40
  115. #define CLKRC_16MHz 0x80
  116. #define CLKRC_24MHz 0xc0
  117. #define CLKRC_DIV_MASK 0x3f
  118. #define GET_CLKRC_DIV(x) (((x) & CLKRC_DIV_MASK) + 1)
  119. #define COMA_RESET BIT(7)
  120. #define COMA_QCIF BIT(5)
  121. #define COMA_RAW_RGB BIT(4)
  122. #define COMA_RGB BIT(3)
  123. #define COMA_BW BIT(2)
  124. #define COMA_WORD_SWAP BIT(1)
  125. #define COMA_BYTE_SWAP BIT(0)
  126. #define DEF_COMA 0x00
  127. #define COMB_FLIP_V BIT(7)
  128. #define COMB_FLIP_H BIT(5)
  129. #define COMB_BAND_FILTER BIT(4)
  130. #define COMB_AWB BIT(2)
  131. #define COMB_AGC BIT(1)
  132. #define COMB_AEC BIT(0)
  133. #define DEF_COMB 0x5f
  134. #define COML_ONE_CHANNEL BIT(7)
  135. #define DEF_HSTRT 0x24
  136. #define DEF_HSTOP 0xd4
  137. #define DEF_VSTRT 0x04
  138. #define DEF_VSTOP 0x94
  139. #define COMF_HREF_LOW BIT(4)
  140. #define COMJ_PCLK_RISING BIT(4)
  141. #define COMJ_VSYNC_HIGH BIT(0)
  142. /* supported resolutions */
  143. #define W_QCIF (DEF_HSTOP - DEF_HSTRT)
  144. #define W_CIF (W_QCIF << 1)
  145. #define H_QCIF (DEF_VSTOP - DEF_VSTRT)
  146. #define H_CIF (H_QCIF << 1)
  147. #define FRAME_RATE_MAX 30
  148. struct ov6650_reg {
  149. u8 reg;
  150. u8 val;
  151. };
  152. struct ov6650 {
  153. struct v4l2_subdev subdev;
  154. struct v4l2_ctrl_handler hdl;
  155. struct {
  156. /* exposure/autoexposure cluster */
  157. struct v4l2_ctrl *autoexposure;
  158. struct v4l2_ctrl *exposure;
  159. };
  160. struct {
  161. /* gain/autogain cluster */
  162. struct v4l2_ctrl *autogain;
  163. struct v4l2_ctrl *gain;
  164. };
  165. struct {
  166. /* blue/red/autowhitebalance cluster */
  167. struct v4l2_ctrl *autowb;
  168. struct v4l2_ctrl *blue;
  169. struct v4l2_ctrl *red;
  170. };
  171. struct v4l2_clk *clk;
  172. bool half_scale; /* scale down output by 2 */
  173. struct v4l2_rect rect; /* sensor cropping window */
  174. unsigned long pclk_limit; /* from host */
  175. unsigned long pclk_max; /* from resolution and format */
  176. struct v4l2_fract tpf; /* as requested with s_parm */
  177. u32 code;
  178. enum v4l2_colorspace colorspace;
  179. };
  180. static u32 ov6650_codes[] = {
  181. MEDIA_BUS_FMT_YUYV8_2X8,
  182. MEDIA_BUS_FMT_UYVY8_2X8,
  183. MEDIA_BUS_FMT_YVYU8_2X8,
  184. MEDIA_BUS_FMT_VYUY8_2X8,
  185. MEDIA_BUS_FMT_SBGGR8_1X8,
  186. MEDIA_BUS_FMT_Y8_1X8,
  187. };
  188. /* read a register */
  189. static int ov6650_reg_read(struct i2c_client *client, u8 reg, u8 *val)
  190. {
  191. int ret;
  192. u8 data = reg;
  193. struct i2c_msg msg = {
  194. .addr = client->addr,
  195. .flags = 0,
  196. .len = 1,
  197. .buf = &data,
  198. };
  199. ret = i2c_transfer(client->adapter, &msg, 1);
  200. if (ret < 0)
  201. goto err;
  202. msg.flags = I2C_M_RD;
  203. ret = i2c_transfer(client->adapter, &msg, 1);
  204. if (ret < 0)
  205. goto err;
  206. *val = data;
  207. return 0;
  208. err:
  209. dev_err(&client->dev, "Failed reading register 0x%02x!\n", reg);
  210. return ret;
  211. }
  212. /* write a register */
  213. static int ov6650_reg_write(struct i2c_client *client, u8 reg, u8 val)
  214. {
  215. int ret;
  216. unsigned char data[2] = { reg, val };
  217. struct i2c_msg msg = {
  218. .addr = client->addr,
  219. .flags = 0,
  220. .len = 2,
  221. .buf = data,
  222. };
  223. ret = i2c_transfer(client->adapter, &msg, 1);
  224. udelay(100);
  225. if (ret < 0) {
  226. dev_err(&client->dev, "Failed writing register 0x%02x!\n", reg);
  227. return ret;
  228. }
  229. return 0;
  230. }
  231. /* Read a register, alter its bits, write it back */
  232. static int ov6650_reg_rmw(struct i2c_client *client, u8 reg, u8 set, u8 mask)
  233. {
  234. u8 val;
  235. int ret;
  236. ret = ov6650_reg_read(client, reg, &val);
  237. if (ret) {
  238. dev_err(&client->dev,
  239. "[Read]-Modify-Write of register 0x%02x failed!\n",
  240. reg);
  241. return ret;
  242. }
  243. val &= ~mask;
  244. val |= set;
  245. ret = ov6650_reg_write(client, reg, val);
  246. if (ret)
  247. dev_err(&client->dev,
  248. "Read-Modify-[Write] of register 0x%02x failed!\n",
  249. reg);
  250. return ret;
  251. }
  252. static struct ov6650 *to_ov6650(const struct i2c_client *client)
  253. {
  254. return container_of(i2c_get_clientdata(client), struct ov6650, subdev);
  255. }
  256. /* Start/Stop streaming from the device */
  257. static int ov6650_s_stream(struct v4l2_subdev *sd, int enable)
  258. {
  259. return 0;
  260. }
  261. /* Get status of additional camera capabilities */
  262. static int ov6550_g_volatile_ctrl(struct v4l2_ctrl *ctrl)
  263. {
  264. struct ov6650 *priv = container_of(ctrl->handler, struct ov6650, hdl);
  265. struct v4l2_subdev *sd = &priv->subdev;
  266. struct i2c_client *client = v4l2_get_subdevdata(sd);
  267. uint8_t reg, reg2;
  268. int ret;
  269. switch (ctrl->id) {
  270. case V4L2_CID_AUTOGAIN:
  271. ret = ov6650_reg_read(client, REG_GAIN, &reg);
  272. if (!ret)
  273. priv->gain->val = reg;
  274. return ret;
  275. case V4L2_CID_AUTO_WHITE_BALANCE:
  276. ret = ov6650_reg_read(client, REG_BLUE, &reg);
  277. if (!ret)
  278. ret = ov6650_reg_read(client, REG_RED, &reg2);
  279. if (!ret) {
  280. priv->blue->val = reg;
  281. priv->red->val = reg2;
  282. }
  283. return ret;
  284. case V4L2_CID_EXPOSURE_AUTO:
  285. ret = ov6650_reg_read(client, REG_AECH, &reg);
  286. if (!ret)
  287. priv->exposure->val = reg;
  288. return ret;
  289. }
  290. return -EINVAL;
  291. }
  292. /* Set status of additional camera capabilities */
  293. static int ov6550_s_ctrl(struct v4l2_ctrl *ctrl)
  294. {
  295. struct ov6650 *priv = container_of(ctrl->handler, struct ov6650, hdl);
  296. struct v4l2_subdev *sd = &priv->subdev;
  297. struct i2c_client *client = v4l2_get_subdevdata(sd);
  298. int ret;
  299. switch (ctrl->id) {
  300. case V4L2_CID_AUTOGAIN:
  301. ret = ov6650_reg_rmw(client, REG_COMB,
  302. ctrl->val ? COMB_AGC : 0, COMB_AGC);
  303. if (!ret && !ctrl->val)
  304. ret = ov6650_reg_write(client, REG_GAIN, priv->gain->val);
  305. return ret;
  306. case V4L2_CID_AUTO_WHITE_BALANCE:
  307. ret = ov6650_reg_rmw(client, REG_COMB,
  308. ctrl->val ? COMB_AWB : 0, COMB_AWB);
  309. if (!ret && !ctrl->val) {
  310. ret = ov6650_reg_write(client, REG_BLUE, priv->blue->val);
  311. if (!ret)
  312. ret = ov6650_reg_write(client, REG_RED,
  313. priv->red->val);
  314. }
  315. return ret;
  316. case V4L2_CID_SATURATION:
  317. return ov6650_reg_rmw(client, REG_SAT, SET_SAT(ctrl->val),
  318. SAT_MASK);
  319. case V4L2_CID_HUE:
  320. return ov6650_reg_rmw(client, REG_HUE, SET_HUE(ctrl->val),
  321. HUE_MASK);
  322. case V4L2_CID_BRIGHTNESS:
  323. return ov6650_reg_write(client, REG_BRT, ctrl->val);
  324. case V4L2_CID_EXPOSURE_AUTO:
  325. ret = ov6650_reg_rmw(client, REG_COMB, ctrl->val ==
  326. V4L2_EXPOSURE_AUTO ? COMB_AEC : 0, COMB_AEC);
  327. if (!ret && ctrl->val == V4L2_EXPOSURE_MANUAL)
  328. ret = ov6650_reg_write(client, REG_AECH,
  329. priv->exposure->val);
  330. return ret;
  331. case V4L2_CID_GAMMA:
  332. return ov6650_reg_write(client, REG_GAM1, ctrl->val);
  333. case V4L2_CID_VFLIP:
  334. return ov6650_reg_rmw(client, REG_COMB,
  335. ctrl->val ? COMB_FLIP_V : 0, COMB_FLIP_V);
  336. case V4L2_CID_HFLIP:
  337. return ov6650_reg_rmw(client, REG_COMB,
  338. ctrl->val ? COMB_FLIP_H : 0, COMB_FLIP_H);
  339. }
  340. return -EINVAL;
  341. }
  342. #ifdef CONFIG_VIDEO_ADV_DEBUG
  343. static int ov6650_get_register(struct v4l2_subdev *sd,
  344. struct v4l2_dbg_register *reg)
  345. {
  346. struct i2c_client *client = v4l2_get_subdevdata(sd);
  347. int ret;
  348. u8 val;
  349. if (reg->reg & ~0xff)
  350. return -EINVAL;
  351. reg->size = 1;
  352. ret = ov6650_reg_read(client, reg->reg, &val);
  353. if (!ret)
  354. reg->val = (__u64)val;
  355. return ret;
  356. }
  357. static int ov6650_set_register(struct v4l2_subdev *sd,
  358. const struct v4l2_dbg_register *reg)
  359. {
  360. struct i2c_client *client = v4l2_get_subdevdata(sd);
  361. if (reg->reg & ~0xff || reg->val & ~0xff)
  362. return -EINVAL;
  363. return ov6650_reg_write(client, reg->reg, reg->val);
  364. }
  365. #endif
  366. static int ov6650_s_power(struct v4l2_subdev *sd, int on)
  367. {
  368. struct i2c_client *client = v4l2_get_subdevdata(sd);
  369. struct soc_camera_subdev_desc *ssdd = soc_camera_i2c_to_desc(client);
  370. struct ov6650 *priv = to_ov6650(client);
  371. return soc_camera_set_power(&client->dev, ssdd, priv->clk, on);
  372. }
  373. static int ov6650_g_crop(struct v4l2_subdev *sd, struct v4l2_crop *a)
  374. {
  375. struct i2c_client *client = v4l2_get_subdevdata(sd);
  376. struct ov6650 *priv = to_ov6650(client);
  377. a->type = V4L2_BUF_TYPE_VIDEO_CAPTURE;
  378. a->c = priv->rect;
  379. return 0;
  380. }
  381. static int ov6650_s_crop(struct v4l2_subdev *sd, const struct v4l2_crop *a)
  382. {
  383. struct i2c_client *client = v4l2_get_subdevdata(sd);
  384. struct ov6650 *priv = to_ov6650(client);
  385. struct v4l2_rect rect = a->c;
  386. int ret;
  387. if (a->type != V4L2_BUF_TYPE_VIDEO_CAPTURE)
  388. return -EINVAL;
  389. rect.left = ALIGN(rect.left, 2);
  390. rect.width = ALIGN(rect.width, 2);
  391. rect.top = ALIGN(rect.top, 2);
  392. rect.height = ALIGN(rect.height, 2);
  393. soc_camera_limit_side(&rect.left, &rect.width,
  394. DEF_HSTRT << 1, 2, W_CIF);
  395. soc_camera_limit_side(&rect.top, &rect.height,
  396. DEF_VSTRT << 1, 2, H_CIF);
  397. ret = ov6650_reg_write(client, REG_HSTRT, rect.left >> 1);
  398. if (!ret) {
  399. priv->rect.left = rect.left;
  400. ret = ov6650_reg_write(client, REG_HSTOP,
  401. (rect.left + rect.width) >> 1);
  402. }
  403. if (!ret) {
  404. priv->rect.width = rect.width;
  405. ret = ov6650_reg_write(client, REG_VSTRT, rect.top >> 1);
  406. }
  407. if (!ret) {
  408. priv->rect.top = rect.top;
  409. ret = ov6650_reg_write(client, REG_VSTOP,
  410. (rect.top + rect.height) >> 1);
  411. }
  412. if (!ret)
  413. priv->rect.height = rect.height;
  414. return ret;
  415. }
  416. static int ov6650_cropcap(struct v4l2_subdev *sd, struct v4l2_cropcap *a)
  417. {
  418. if (a->type != V4L2_BUF_TYPE_VIDEO_CAPTURE)
  419. return -EINVAL;
  420. a->bounds.left = DEF_HSTRT << 1;
  421. a->bounds.top = DEF_VSTRT << 1;
  422. a->bounds.width = W_CIF;
  423. a->bounds.height = H_CIF;
  424. a->defrect = a->bounds;
  425. a->pixelaspect.numerator = 1;
  426. a->pixelaspect.denominator = 1;
  427. return 0;
  428. }
  429. static int ov6650_get_fmt(struct v4l2_subdev *sd,
  430. struct v4l2_subdev_pad_config *cfg,
  431. struct v4l2_subdev_format *format)
  432. {
  433. struct v4l2_mbus_framefmt *mf = &format->format;
  434. struct i2c_client *client = v4l2_get_subdevdata(sd);
  435. struct ov6650 *priv = to_ov6650(client);
  436. if (format->pad)
  437. return -EINVAL;
  438. mf->width = priv->rect.width >> priv->half_scale;
  439. mf->height = priv->rect.height >> priv->half_scale;
  440. mf->code = priv->code;
  441. mf->colorspace = priv->colorspace;
  442. mf->field = V4L2_FIELD_NONE;
  443. return 0;
  444. }
  445. static bool is_unscaled_ok(int width, int height, struct v4l2_rect *rect)
  446. {
  447. return width > rect->width >> 1 || height > rect->height >> 1;
  448. }
  449. static u8 to_clkrc(struct v4l2_fract *timeperframe,
  450. unsigned long pclk_limit, unsigned long pclk_max)
  451. {
  452. unsigned long pclk;
  453. if (timeperframe->numerator && timeperframe->denominator)
  454. pclk = pclk_max * timeperframe->denominator /
  455. (FRAME_RATE_MAX * timeperframe->numerator);
  456. else
  457. pclk = pclk_max;
  458. if (pclk_limit && pclk_limit < pclk)
  459. pclk = pclk_limit;
  460. return (pclk_max - 1) / pclk;
  461. }
  462. /* set the format we will capture in */
  463. static int ov6650_s_fmt(struct v4l2_subdev *sd, struct v4l2_mbus_framefmt *mf)
  464. {
  465. struct i2c_client *client = v4l2_get_subdevdata(sd);
  466. struct soc_camera_device *icd = v4l2_get_subdev_hostdata(sd);
  467. struct soc_camera_sense *sense = icd->sense;
  468. struct ov6650 *priv = to_ov6650(client);
  469. bool half_scale = !is_unscaled_ok(mf->width, mf->height, &priv->rect);
  470. struct v4l2_crop a = {
  471. .type = V4L2_BUF_TYPE_VIDEO_CAPTURE,
  472. .c = {
  473. .left = priv->rect.left + (priv->rect.width >> 1) -
  474. (mf->width >> (1 - half_scale)),
  475. .top = priv->rect.top + (priv->rect.height >> 1) -
  476. (mf->height >> (1 - half_scale)),
  477. .width = mf->width << half_scale,
  478. .height = mf->height << half_scale,
  479. },
  480. };
  481. u32 code = mf->code;
  482. unsigned long mclk, pclk;
  483. u8 coma_set = 0, coma_mask = 0, coml_set, coml_mask, clkrc;
  484. int ret;
  485. /* select color matrix configuration for given color encoding */
  486. switch (code) {
  487. case MEDIA_BUS_FMT_Y8_1X8:
  488. dev_dbg(&client->dev, "pixel format GREY8_1X8\n");
  489. coma_mask |= COMA_RGB | COMA_WORD_SWAP | COMA_BYTE_SWAP;
  490. coma_set |= COMA_BW;
  491. break;
  492. case MEDIA_BUS_FMT_YUYV8_2X8:
  493. dev_dbg(&client->dev, "pixel format YUYV8_2X8_LE\n");
  494. coma_mask |= COMA_RGB | COMA_BW | COMA_BYTE_SWAP;
  495. coma_set |= COMA_WORD_SWAP;
  496. break;
  497. case MEDIA_BUS_FMT_YVYU8_2X8:
  498. dev_dbg(&client->dev, "pixel format YVYU8_2X8_LE (untested)\n");
  499. coma_mask |= COMA_RGB | COMA_BW | COMA_WORD_SWAP |
  500. COMA_BYTE_SWAP;
  501. break;
  502. case MEDIA_BUS_FMT_UYVY8_2X8:
  503. dev_dbg(&client->dev, "pixel format YUYV8_2X8_BE\n");
  504. if (half_scale) {
  505. coma_mask |= COMA_RGB | COMA_BW | COMA_WORD_SWAP;
  506. coma_set |= COMA_BYTE_SWAP;
  507. } else {
  508. coma_mask |= COMA_RGB | COMA_BW;
  509. coma_set |= COMA_BYTE_SWAP | COMA_WORD_SWAP;
  510. }
  511. break;
  512. case MEDIA_BUS_FMT_VYUY8_2X8:
  513. dev_dbg(&client->dev, "pixel format YVYU8_2X8_BE (untested)\n");
  514. if (half_scale) {
  515. coma_mask |= COMA_RGB | COMA_BW;
  516. coma_set |= COMA_BYTE_SWAP | COMA_WORD_SWAP;
  517. } else {
  518. coma_mask |= COMA_RGB | COMA_BW | COMA_WORD_SWAP;
  519. coma_set |= COMA_BYTE_SWAP;
  520. }
  521. break;
  522. case MEDIA_BUS_FMT_SBGGR8_1X8:
  523. dev_dbg(&client->dev, "pixel format SBGGR8_1X8 (untested)\n");
  524. coma_mask |= COMA_BW | COMA_BYTE_SWAP | COMA_WORD_SWAP;
  525. coma_set |= COMA_RAW_RGB | COMA_RGB;
  526. break;
  527. default:
  528. dev_err(&client->dev, "Pixel format not handled: 0x%x\n", code);
  529. return -EINVAL;
  530. }
  531. priv->code = code;
  532. if (code == MEDIA_BUS_FMT_Y8_1X8 ||
  533. code == MEDIA_BUS_FMT_SBGGR8_1X8) {
  534. coml_mask = COML_ONE_CHANNEL;
  535. coml_set = 0;
  536. priv->pclk_max = 4000000;
  537. } else {
  538. coml_mask = 0;
  539. coml_set = COML_ONE_CHANNEL;
  540. priv->pclk_max = 8000000;
  541. }
  542. if (code == MEDIA_BUS_FMT_SBGGR8_1X8)
  543. priv->colorspace = V4L2_COLORSPACE_SRGB;
  544. else if (code != 0)
  545. priv->colorspace = V4L2_COLORSPACE_JPEG;
  546. if (half_scale) {
  547. dev_dbg(&client->dev, "max resolution: QCIF\n");
  548. coma_set |= COMA_QCIF;
  549. priv->pclk_max /= 2;
  550. } else {
  551. dev_dbg(&client->dev, "max resolution: CIF\n");
  552. coma_mask |= COMA_QCIF;
  553. }
  554. priv->half_scale = half_scale;
  555. if (sense) {
  556. if (sense->master_clock == 8000000) {
  557. dev_dbg(&client->dev, "8MHz input clock\n");
  558. clkrc = CLKRC_6MHz;
  559. } else if (sense->master_clock == 12000000) {
  560. dev_dbg(&client->dev, "12MHz input clock\n");
  561. clkrc = CLKRC_12MHz;
  562. } else if (sense->master_clock == 16000000) {
  563. dev_dbg(&client->dev, "16MHz input clock\n");
  564. clkrc = CLKRC_16MHz;
  565. } else if (sense->master_clock == 24000000) {
  566. dev_dbg(&client->dev, "24MHz input clock\n");
  567. clkrc = CLKRC_24MHz;
  568. } else {
  569. dev_err(&client->dev,
  570. "unsupported input clock, check platform data\n");
  571. return -EINVAL;
  572. }
  573. mclk = sense->master_clock;
  574. priv->pclk_limit = sense->pixel_clock_max;
  575. } else {
  576. clkrc = CLKRC_24MHz;
  577. mclk = 24000000;
  578. priv->pclk_limit = 0;
  579. dev_dbg(&client->dev, "using default 24MHz input clock\n");
  580. }
  581. clkrc |= to_clkrc(&priv->tpf, priv->pclk_limit, priv->pclk_max);
  582. pclk = priv->pclk_max / GET_CLKRC_DIV(clkrc);
  583. dev_dbg(&client->dev, "pixel clock divider: %ld.%ld\n",
  584. mclk / pclk, 10 * mclk % pclk / pclk);
  585. ret = ov6650_s_crop(sd, &a);
  586. if (!ret)
  587. ret = ov6650_reg_rmw(client, REG_COMA, coma_set, coma_mask);
  588. if (!ret)
  589. ret = ov6650_reg_write(client, REG_CLKRC, clkrc);
  590. if (!ret)
  591. ret = ov6650_reg_rmw(client, REG_COML, coml_set, coml_mask);
  592. if (!ret) {
  593. mf->colorspace = priv->colorspace;
  594. mf->width = priv->rect.width >> half_scale;
  595. mf->height = priv->rect.height >> half_scale;
  596. }
  597. return ret;
  598. }
  599. static int ov6650_set_fmt(struct v4l2_subdev *sd,
  600. struct v4l2_subdev_pad_config *cfg,
  601. struct v4l2_subdev_format *format)
  602. {
  603. struct v4l2_mbus_framefmt *mf = &format->format;
  604. struct i2c_client *client = v4l2_get_subdevdata(sd);
  605. struct ov6650 *priv = to_ov6650(client);
  606. if (format->pad)
  607. return -EINVAL;
  608. if (is_unscaled_ok(mf->width, mf->height, &priv->rect))
  609. v4l_bound_align_image(&mf->width, 2, W_CIF, 1,
  610. &mf->height, 2, H_CIF, 1, 0);
  611. mf->field = V4L2_FIELD_NONE;
  612. switch (mf->code) {
  613. case MEDIA_BUS_FMT_Y10_1X10:
  614. mf->code = MEDIA_BUS_FMT_Y8_1X8;
  615. case MEDIA_BUS_FMT_Y8_1X8:
  616. case MEDIA_BUS_FMT_YVYU8_2X8:
  617. case MEDIA_BUS_FMT_YUYV8_2X8:
  618. case MEDIA_BUS_FMT_VYUY8_2X8:
  619. case MEDIA_BUS_FMT_UYVY8_2X8:
  620. mf->colorspace = V4L2_COLORSPACE_JPEG;
  621. break;
  622. default:
  623. mf->code = MEDIA_BUS_FMT_SBGGR8_1X8;
  624. case MEDIA_BUS_FMT_SBGGR8_1X8:
  625. mf->colorspace = V4L2_COLORSPACE_SRGB;
  626. break;
  627. }
  628. if (format->which == V4L2_SUBDEV_FORMAT_ACTIVE)
  629. return ov6650_s_fmt(sd, mf);
  630. cfg->try_fmt = *mf;
  631. return 0;
  632. }
  633. static int ov6650_enum_mbus_code(struct v4l2_subdev *sd,
  634. struct v4l2_subdev_pad_config *cfg,
  635. struct v4l2_subdev_mbus_code_enum *code)
  636. {
  637. if (code->pad || code->index >= ARRAY_SIZE(ov6650_codes))
  638. return -EINVAL;
  639. code->code = ov6650_codes[code->index];
  640. return 0;
  641. }
  642. static int ov6650_g_parm(struct v4l2_subdev *sd, struct v4l2_streamparm *parms)
  643. {
  644. struct i2c_client *client = v4l2_get_subdevdata(sd);
  645. struct ov6650 *priv = to_ov6650(client);
  646. struct v4l2_captureparm *cp = &parms->parm.capture;
  647. if (parms->type != V4L2_BUF_TYPE_VIDEO_CAPTURE)
  648. return -EINVAL;
  649. memset(cp, 0, sizeof(*cp));
  650. cp->capability = V4L2_CAP_TIMEPERFRAME;
  651. cp->timeperframe.numerator = GET_CLKRC_DIV(to_clkrc(&priv->tpf,
  652. priv->pclk_limit, priv->pclk_max));
  653. cp->timeperframe.denominator = FRAME_RATE_MAX;
  654. dev_dbg(&client->dev, "Frame interval: %u/%u s\n",
  655. cp->timeperframe.numerator, cp->timeperframe.denominator);
  656. return 0;
  657. }
  658. static int ov6650_s_parm(struct v4l2_subdev *sd, struct v4l2_streamparm *parms)
  659. {
  660. struct i2c_client *client = v4l2_get_subdevdata(sd);
  661. struct ov6650 *priv = to_ov6650(client);
  662. struct v4l2_captureparm *cp = &parms->parm.capture;
  663. struct v4l2_fract *tpf = &cp->timeperframe;
  664. int div, ret;
  665. u8 clkrc;
  666. if (parms->type != V4L2_BUF_TYPE_VIDEO_CAPTURE)
  667. return -EINVAL;
  668. if (cp->extendedmode != 0)
  669. return -EINVAL;
  670. if (tpf->numerator == 0 || tpf->denominator == 0)
  671. div = 1; /* Reset to full rate */
  672. else
  673. div = (tpf->numerator * FRAME_RATE_MAX) / tpf->denominator;
  674. if (div == 0)
  675. div = 1;
  676. else if (div > GET_CLKRC_DIV(CLKRC_DIV_MASK))
  677. div = GET_CLKRC_DIV(CLKRC_DIV_MASK);
  678. /*
  679. * Keep result to be used as tpf limit
  680. * for subseqent clock divider calculations
  681. */
  682. priv->tpf.numerator = div;
  683. priv->tpf.denominator = FRAME_RATE_MAX;
  684. clkrc = to_clkrc(&priv->tpf, priv->pclk_limit, priv->pclk_max);
  685. ret = ov6650_reg_rmw(client, REG_CLKRC, clkrc, CLKRC_DIV_MASK);
  686. if (!ret) {
  687. tpf->numerator = GET_CLKRC_DIV(clkrc);
  688. tpf->denominator = FRAME_RATE_MAX;
  689. }
  690. return ret;
  691. }
  692. /* Soft reset the camera. This has nothing to do with the RESET pin! */
  693. static int ov6650_reset(struct i2c_client *client)
  694. {
  695. int ret;
  696. dev_dbg(&client->dev, "reset\n");
  697. ret = ov6650_reg_rmw(client, REG_COMA, COMA_RESET, 0);
  698. if (ret)
  699. dev_err(&client->dev,
  700. "An error occurred while entering soft reset!\n");
  701. return ret;
  702. }
  703. /* program default register values */
  704. static int ov6650_prog_dflt(struct i2c_client *client)
  705. {
  706. int ret;
  707. dev_dbg(&client->dev, "initializing\n");
  708. ret = ov6650_reg_write(client, REG_COMA, 0); /* ~COMA_RESET */
  709. if (!ret)
  710. ret = ov6650_reg_rmw(client, REG_COMB, 0, COMB_BAND_FILTER);
  711. return ret;
  712. }
  713. static int ov6650_video_probe(struct i2c_client *client)
  714. {
  715. struct ov6650 *priv = to_ov6650(client);
  716. u8 pidh, pidl, midh, midl;
  717. int ret;
  718. ret = ov6650_s_power(&priv->subdev, 1);
  719. if (ret < 0)
  720. return ret;
  721. /*
  722. * check and show product ID and manufacturer ID
  723. */
  724. ret = ov6650_reg_read(client, REG_PIDH, &pidh);
  725. if (!ret)
  726. ret = ov6650_reg_read(client, REG_PIDL, &pidl);
  727. if (!ret)
  728. ret = ov6650_reg_read(client, REG_MIDH, &midh);
  729. if (!ret)
  730. ret = ov6650_reg_read(client, REG_MIDL, &midl);
  731. if (ret)
  732. goto done;
  733. if ((pidh != OV6650_PIDH) || (pidl != OV6650_PIDL)) {
  734. dev_err(&client->dev, "Product ID error 0x%02x:0x%02x\n",
  735. pidh, pidl);
  736. ret = -ENODEV;
  737. goto done;
  738. }
  739. dev_info(&client->dev,
  740. "ov6650 Product ID 0x%02x:0x%02x Manufacturer ID 0x%02x:0x%02x\n",
  741. pidh, pidl, midh, midl);
  742. ret = ov6650_reset(client);
  743. if (!ret)
  744. ret = ov6650_prog_dflt(client);
  745. if (!ret)
  746. ret = v4l2_ctrl_handler_setup(&priv->hdl);
  747. done:
  748. ov6650_s_power(&priv->subdev, 0);
  749. return ret;
  750. }
  751. static const struct v4l2_ctrl_ops ov6550_ctrl_ops = {
  752. .g_volatile_ctrl = ov6550_g_volatile_ctrl,
  753. .s_ctrl = ov6550_s_ctrl,
  754. };
  755. static struct v4l2_subdev_core_ops ov6650_core_ops = {
  756. #ifdef CONFIG_VIDEO_ADV_DEBUG
  757. .g_register = ov6650_get_register,
  758. .s_register = ov6650_set_register,
  759. #endif
  760. .s_power = ov6650_s_power,
  761. };
  762. /* Request bus settings on camera side */
  763. static int ov6650_g_mbus_config(struct v4l2_subdev *sd,
  764. struct v4l2_mbus_config *cfg)
  765. {
  766. struct i2c_client *client = v4l2_get_subdevdata(sd);
  767. struct soc_camera_subdev_desc *ssdd = soc_camera_i2c_to_desc(client);
  768. cfg->flags = V4L2_MBUS_MASTER |
  769. V4L2_MBUS_PCLK_SAMPLE_RISING | V4L2_MBUS_PCLK_SAMPLE_FALLING |
  770. V4L2_MBUS_HSYNC_ACTIVE_HIGH | V4L2_MBUS_HSYNC_ACTIVE_LOW |
  771. V4L2_MBUS_VSYNC_ACTIVE_HIGH | V4L2_MBUS_VSYNC_ACTIVE_LOW |
  772. V4L2_MBUS_DATA_ACTIVE_HIGH;
  773. cfg->type = V4L2_MBUS_PARALLEL;
  774. cfg->flags = soc_camera_apply_board_flags(ssdd, cfg);
  775. return 0;
  776. }
  777. /* Alter bus settings on camera side */
  778. static int ov6650_s_mbus_config(struct v4l2_subdev *sd,
  779. const struct v4l2_mbus_config *cfg)
  780. {
  781. struct i2c_client *client = v4l2_get_subdevdata(sd);
  782. struct soc_camera_subdev_desc *ssdd = soc_camera_i2c_to_desc(client);
  783. unsigned long flags = soc_camera_apply_board_flags(ssdd, cfg);
  784. int ret;
  785. if (flags & V4L2_MBUS_PCLK_SAMPLE_RISING)
  786. ret = ov6650_reg_rmw(client, REG_COMJ, COMJ_PCLK_RISING, 0);
  787. else
  788. ret = ov6650_reg_rmw(client, REG_COMJ, 0, COMJ_PCLK_RISING);
  789. if (ret)
  790. return ret;
  791. if (flags & V4L2_MBUS_HSYNC_ACTIVE_LOW)
  792. ret = ov6650_reg_rmw(client, REG_COMF, COMF_HREF_LOW, 0);
  793. else
  794. ret = ov6650_reg_rmw(client, REG_COMF, 0, COMF_HREF_LOW);
  795. if (ret)
  796. return ret;
  797. if (flags & V4L2_MBUS_VSYNC_ACTIVE_HIGH)
  798. ret = ov6650_reg_rmw(client, REG_COMJ, COMJ_VSYNC_HIGH, 0);
  799. else
  800. ret = ov6650_reg_rmw(client, REG_COMJ, 0, COMJ_VSYNC_HIGH);
  801. return ret;
  802. }
  803. static struct v4l2_subdev_video_ops ov6650_video_ops = {
  804. .s_stream = ov6650_s_stream,
  805. .cropcap = ov6650_cropcap,
  806. .g_crop = ov6650_g_crop,
  807. .s_crop = ov6650_s_crop,
  808. .g_parm = ov6650_g_parm,
  809. .s_parm = ov6650_s_parm,
  810. .g_mbus_config = ov6650_g_mbus_config,
  811. .s_mbus_config = ov6650_s_mbus_config,
  812. };
  813. static const struct v4l2_subdev_pad_ops ov6650_pad_ops = {
  814. .enum_mbus_code = ov6650_enum_mbus_code,
  815. .get_fmt = ov6650_get_fmt,
  816. .set_fmt = ov6650_set_fmt,
  817. };
  818. static struct v4l2_subdev_ops ov6650_subdev_ops = {
  819. .core = &ov6650_core_ops,
  820. .video = &ov6650_video_ops,
  821. .pad = &ov6650_pad_ops,
  822. };
  823. /*
  824. * i2c_driver function
  825. */
  826. static int ov6650_probe(struct i2c_client *client,
  827. const struct i2c_device_id *did)
  828. {
  829. struct ov6650 *priv;
  830. struct soc_camera_subdev_desc *ssdd = soc_camera_i2c_to_desc(client);
  831. int ret;
  832. if (!ssdd) {
  833. dev_err(&client->dev, "Missing platform_data for driver\n");
  834. return -EINVAL;
  835. }
  836. priv = devm_kzalloc(&client->dev, sizeof(*priv), GFP_KERNEL);
  837. if (!priv) {
  838. dev_err(&client->dev,
  839. "Failed to allocate memory for private data!\n");
  840. return -ENOMEM;
  841. }
  842. v4l2_i2c_subdev_init(&priv->subdev, client, &ov6650_subdev_ops);
  843. v4l2_ctrl_handler_init(&priv->hdl, 13);
  844. v4l2_ctrl_new_std(&priv->hdl, &ov6550_ctrl_ops,
  845. V4L2_CID_VFLIP, 0, 1, 1, 0);
  846. v4l2_ctrl_new_std(&priv->hdl, &ov6550_ctrl_ops,
  847. V4L2_CID_HFLIP, 0, 1, 1, 0);
  848. priv->autogain = v4l2_ctrl_new_std(&priv->hdl, &ov6550_ctrl_ops,
  849. V4L2_CID_AUTOGAIN, 0, 1, 1, 1);
  850. priv->gain = v4l2_ctrl_new_std(&priv->hdl, &ov6550_ctrl_ops,
  851. V4L2_CID_GAIN, 0, 0x3f, 1, DEF_GAIN);
  852. priv->autowb = v4l2_ctrl_new_std(&priv->hdl, &ov6550_ctrl_ops,
  853. V4L2_CID_AUTO_WHITE_BALANCE, 0, 1, 1, 1);
  854. priv->blue = v4l2_ctrl_new_std(&priv->hdl, &ov6550_ctrl_ops,
  855. V4L2_CID_BLUE_BALANCE, 0, 0xff, 1, DEF_BLUE);
  856. priv->red = v4l2_ctrl_new_std(&priv->hdl, &ov6550_ctrl_ops,
  857. V4L2_CID_RED_BALANCE, 0, 0xff, 1, DEF_RED);
  858. v4l2_ctrl_new_std(&priv->hdl, &ov6550_ctrl_ops,
  859. V4L2_CID_SATURATION, 0, 0xf, 1, 0x8);
  860. v4l2_ctrl_new_std(&priv->hdl, &ov6550_ctrl_ops,
  861. V4L2_CID_HUE, 0, HUE_MASK, 1, DEF_HUE);
  862. v4l2_ctrl_new_std(&priv->hdl, &ov6550_ctrl_ops,
  863. V4L2_CID_BRIGHTNESS, 0, 0xff, 1, 0x80);
  864. priv->autoexposure = v4l2_ctrl_new_std_menu(&priv->hdl,
  865. &ov6550_ctrl_ops, V4L2_CID_EXPOSURE_AUTO,
  866. V4L2_EXPOSURE_MANUAL, 0, V4L2_EXPOSURE_AUTO);
  867. priv->exposure = v4l2_ctrl_new_std(&priv->hdl, &ov6550_ctrl_ops,
  868. V4L2_CID_EXPOSURE, 0, 0xff, 1, DEF_AECH);
  869. v4l2_ctrl_new_std(&priv->hdl, &ov6550_ctrl_ops,
  870. V4L2_CID_GAMMA, 0, 0xff, 1, 0x12);
  871. priv->subdev.ctrl_handler = &priv->hdl;
  872. if (priv->hdl.error)
  873. return priv->hdl.error;
  874. v4l2_ctrl_auto_cluster(2, &priv->autogain, 0, true);
  875. v4l2_ctrl_auto_cluster(3, &priv->autowb, 0, true);
  876. v4l2_ctrl_auto_cluster(2, &priv->autoexposure,
  877. V4L2_EXPOSURE_MANUAL, true);
  878. priv->rect.left = DEF_HSTRT << 1;
  879. priv->rect.top = DEF_VSTRT << 1;
  880. priv->rect.width = W_CIF;
  881. priv->rect.height = H_CIF;
  882. priv->half_scale = false;
  883. priv->code = MEDIA_BUS_FMT_YUYV8_2X8;
  884. priv->colorspace = V4L2_COLORSPACE_JPEG;
  885. priv->clk = v4l2_clk_get(&client->dev, NULL);
  886. if (IS_ERR(priv->clk)) {
  887. ret = PTR_ERR(priv->clk);
  888. goto eclkget;
  889. }
  890. ret = ov6650_video_probe(client);
  891. if (ret) {
  892. v4l2_clk_put(priv->clk);
  893. eclkget:
  894. v4l2_ctrl_handler_free(&priv->hdl);
  895. }
  896. return ret;
  897. }
  898. static int ov6650_remove(struct i2c_client *client)
  899. {
  900. struct ov6650 *priv = to_ov6650(client);
  901. v4l2_clk_put(priv->clk);
  902. v4l2_device_unregister_subdev(&priv->subdev);
  903. v4l2_ctrl_handler_free(&priv->hdl);
  904. return 0;
  905. }
  906. static const struct i2c_device_id ov6650_id[] = {
  907. { "ov6650", 0 },
  908. { }
  909. };
  910. MODULE_DEVICE_TABLE(i2c, ov6650_id);
  911. static struct i2c_driver ov6650_i2c_driver = {
  912. .driver = {
  913. .name = "ov6650",
  914. },
  915. .probe = ov6650_probe,
  916. .remove = ov6650_remove,
  917. .id_table = ov6650_id,
  918. };
  919. module_i2c_driver(ov6650_i2c_driver);
  920. MODULE_DESCRIPTION("SoC Camera driver for OmniVision OV6650");
  921. MODULE_AUTHOR("Janusz Krzysztofik <jkrzyszt@tis.icnet.pl>");
  922. MODULE_LICENSE("GPL v2");