cx18-firmware.c 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459
  1. /*
  2. * cx18 firmware functions
  3. *
  4. * Copyright (C) 2007 Hans Verkuil <hverkuil@xs4all.nl>
  5. * Copyright (C) 2008 Andy Walls <awalls@md.metrocast.net>
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License as published by
  9. * the Free Software Foundation; either version 2 of the License, or
  10. * (at your option) any later version.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program; if not, write to the Free Software
  19. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA
  20. * 02111-1307 USA
  21. */
  22. #include "cx18-driver.h"
  23. #include "cx18-io.h"
  24. #include "cx18-scb.h"
  25. #include "cx18-irq.h"
  26. #include "cx18-firmware.h"
  27. #include "cx18-cards.h"
  28. #include <linux/firmware.h>
  29. #define CX18_PROC_SOFT_RESET 0xc70010
  30. #define CX18_DDR_SOFT_RESET 0xc70014
  31. #define CX18_CLOCK_SELECT1 0xc71000
  32. #define CX18_CLOCK_SELECT2 0xc71004
  33. #define CX18_HALF_CLOCK_SELECT1 0xc71008
  34. #define CX18_HALF_CLOCK_SELECT2 0xc7100C
  35. #define CX18_CLOCK_POLARITY1 0xc71010
  36. #define CX18_CLOCK_POLARITY2 0xc71014
  37. #define CX18_ADD_DELAY_ENABLE1 0xc71018
  38. #define CX18_ADD_DELAY_ENABLE2 0xc7101C
  39. #define CX18_CLOCK_ENABLE1 0xc71020
  40. #define CX18_CLOCK_ENABLE2 0xc71024
  41. #define CX18_REG_BUS_TIMEOUT_EN 0xc72024
  42. #define CX18_FAST_CLOCK_PLL_INT 0xc78000
  43. #define CX18_FAST_CLOCK_PLL_FRAC 0xc78004
  44. #define CX18_FAST_CLOCK_PLL_POST 0xc78008
  45. #define CX18_FAST_CLOCK_PLL_PRESCALE 0xc7800C
  46. #define CX18_FAST_CLOCK_PLL_ADJUST_BANDWIDTH 0xc78010
  47. #define CX18_SLOW_CLOCK_PLL_INT 0xc78014
  48. #define CX18_SLOW_CLOCK_PLL_FRAC 0xc78018
  49. #define CX18_SLOW_CLOCK_PLL_POST 0xc7801C
  50. #define CX18_MPEG_CLOCK_PLL_INT 0xc78040
  51. #define CX18_MPEG_CLOCK_PLL_FRAC 0xc78044
  52. #define CX18_MPEG_CLOCK_PLL_POST 0xc78048
  53. #define CX18_PLL_POWER_DOWN 0xc78088
  54. #define CX18_SW1_INT_STATUS 0xc73104
  55. #define CX18_SW1_INT_ENABLE_PCI 0xc7311C
  56. #define CX18_SW2_INT_SET 0xc73140
  57. #define CX18_SW2_INT_STATUS 0xc73144
  58. #define CX18_ADEC_CONTROL 0xc78120
  59. #define CX18_DDR_REQUEST_ENABLE 0xc80000
  60. #define CX18_DDR_CHIP_CONFIG 0xc80004
  61. #define CX18_DDR_REFRESH 0xc80008
  62. #define CX18_DDR_TIMING1 0xc8000C
  63. #define CX18_DDR_TIMING2 0xc80010
  64. #define CX18_DDR_POWER_REG 0xc8001C
  65. #define CX18_DDR_TUNE_LANE 0xc80048
  66. #define CX18_DDR_INITIAL_EMRS 0xc80054
  67. #define CX18_DDR_MB_PER_ROW_7 0xc8009C
  68. #define CX18_DDR_BASE_63_ADDR 0xc804FC
  69. #define CX18_WMB_CLIENT02 0xc90108
  70. #define CX18_WMB_CLIENT05 0xc90114
  71. #define CX18_WMB_CLIENT06 0xc90118
  72. #define CX18_WMB_CLIENT07 0xc9011C
  73. #define CX18_WMB_CLIENT08 0xc90120
  74. #define CX18_WMB_CLIENT09 0xc90124
  75. #define CX18_WMB_CLIENT10 0xc90128
  76. #define CX18_WMB_CLIENT11 0xc9012C
  77. #define CX18_WMB_CLIENT12 0xc90130
  78. #define CX18_WMB_CLIENT13 0xc90134
  79. #define CX18_WMB_CLIENT14 0xc90138
  80. #define CX18_DSP0_INTERRUPT_MASK 0xd0004C
  81. #define APU_ROM_SYNC1 0x6D676553 /* "mgeS" */
  82. #define APU_ROM_SYNC2 0x72646548 /* "rdeH" */
  83. struct cx18_apu_rom_seghdr {
  84. u32 sync1;
  85. u32 sync2;
  86. u32 addr;
  87. u32 size;
  88. };
  89. static int load_cpu_fw_direct(const char *fn, u8 __iomem *mem, struct cx18 *cx)
  90. {
  91. const struct firmware *fw = NULL;
  92. int i, j;
  93. unsigned size;
  94. u32 __iomem *dst = (u32 __iomem *)mem;
  95. const u32 *src;
  96. if (request_firmware(&fw, fn, &cx->pci_dev->dev)) {
  97. CX18_ERR("Unable to open firmware %s\n", fn);
  98. CX18_ERR("Did you put the firmware in the hotplug firmware directory?\n");
  99. return -ENOMEM;
  100. }
  101. src = (const u32 *)fw->data;
  102. for (i = 0; i < fw->size; i += 4096) {
  103. cx18_setup_page(cx, i);
  104. for (j = i; j < fw->size && j < i + 4096; j += 4) {
  105. /* no need for endianness conversion on the ppc */
  106. cx18_raw_writel(cx, *src, dst);
  107. if (cx18_raw_readl(cx, dst) != *src) {
  108. CX18_ERR("Mismatch at offset %x\n", i);
  109. release_firmware(fw);
  110. cx18_setup_page(cx, 0);
  111. return -EIO;
  112. }
  113. dst++;
  114. src++;
  115. }
  116. }
  117. if (!test_bit(CX18_F_I_LOADED_FW, &cx->i_flags))
  118. CX18_INFO("loaded %s firmware (%zu bytes)\n", fn, fw->size);
  119. size = fw->size;
  120. release_firmware(fw);
  121. cx18_setup_page(cx, SCB_OFFSET);
  122. return size;
  123. }
  124. static int load_apu_fw_direct(const char *fn, u8 __iomem *dst, struct cx18 *cx,
  125. u32 *entry_addr)
  126. {
  127. const struct firmware *fw = NULL;
  128. int i, j;
  129. unsigned size;
  130. const u32 *src;
  131. struct cx18_apu_rom_seghdr seghdr;
  132. const u8 *vers;
  133. u32 offset = 0;
  134. u32 apu_version = 0;
  135. int sz;
  136. if (request_firmware(&fw, fn, &cx->pci_dev->dev)) {
  137. CX18_ERR("unable to open firmware %s\n", fn);
  138. CX18_ERR("did you put the firmware in the hotplug firmware directory?\n");
  139. cx18_setup_page(cx, 0);
  140. return -ENOMEM;
  141. }
  142. *entry_addr = 0;
  143. src = (const u32 *)fw->data;
  144. vers = fw->data + sizeof(seghdr);
  145. sz = fw->size;
  146. apu_version = (vers[0] << 24) | (vers[4] << 16) | vers[32];
  147. while (offset + sizeof(seghdr) < fw->size) {
  148. const __le32 *shptr = (__force __le32 *)src + offset / 4;
  149. seghdr.sync1 = le32_to_cpu(shptr[0]);
  150. seghdr.sync2 = le32_to_cpu(shptr[1]);
  151. seghdr.addr = le32_to_cpu(shptr[2]);
  152. seghdr.size = le32_to_cpu(shptr[3]);
  153. offset += sizeof(seghdr);
  154. if (seghdr.sync1 != APU_ROM_SYNC1 ||
  155. seghdr.sync2 != APU_ROM_SYNC2) {
  156. offset += seghdr.size;
  157. continue;
  158. }
  159. CX18_DEBUG_INFO("load segment %x-%x\n", seghdr.addr,
  160. seghdr.addr + seghdr.size - 1);
  161. if (*entry_addr == 0)
  162. *entry_addr = seghdr.addr;
  163. if (offset + seghdr.size > sz)
  164. break;
  165. for (i = 0; i < seghdr.size; i += 4096) {
  166. cx18_setup_page(cx, seghdr.addr + i);
  167. for (j = i; j < seghdr.size && j < i + 4096; j += 4) {
  168. /* no need for endianness conversion on the ppc */
  169. cx18_raw_writel(cx, src[(offset + j) / 4],
  170. dst + seghdr.addr + j);
  171. if (cx18_raw_readl(cx, dst + seghdr.addr + j)
  172. != src[(offset + j) / 4]) {
  173. CX18_ERR("Mismatch at offset %x\n",
  174. offset + j);
  175. release_firmware(fw);
  176. cx18_setup_page(cx, 0);
  177. return -EIO;
  178. }
  179. }
  180. }
  181. offset += seghdr.size;
  182. }
  183. if (!test_bit(CX18_F_I_LOADED_FW, &cx->i_flags))
  184. CX18_INFO("loaded %s firmware V%08x (%zu bytes)\n",
  185. fn, apu_version, fw->size);
  186. size = fw->size;
  187. release_firmware(fw);
  188. cx18_setup_page(cx, 0);
  189. return size;
  190. }
  191. void cx18_halt_firmware(struct cx18 *cx)
  192. {
  193. CX18_DEBUG_INFO("Preparing for firmware halt.\n");
  194. cx18_write_reg_expect(cx, 0x000F000F, CX18_PROC_SOFT_RESET,
  195. 0x0000000F, 0x000F000F);
  196. cx18_write_reg_expect(cx, 0x00020002, CX18_ADEC_CONTROL,
  197. 0x00000002, 0x00020002);
  198. }
  199. void cx18_init_power(struct cx18 *cx, int lowpwr)
  200. {
  201. /* power-down Spare and AOM PLLs */
  202. /* power-up fast, slow and mpeg PLLs */
  203. cx18_write_reg(cx, 0x00000008, CX18_PLL_POWER_DOWN);
  204. /* ADEC out of sleep */
  205. cx18_write_reg_expect(cx, 0x00020000, CX18_ADEC_CONTROL,
  206. 0x00000000, 0x00020002);
  207. /*
  208. * The PLL parameters are based on the external crystal frequency that
  209. * would ideally be:
  210. *
  211. * NTSC Color subcarrier freq * 8 =
  212. * 4.5 MHz/286 * 455/2 * 8 = 28.63636363... MHz
  213. *
  214. * The accidents of history and rationale that explain from where this
  215. * combination of magic numbers originate can be found in:
  216. *
  217. * [1] Abrahams, I. C., "Choice of Chrominance Subcarrier Frequency in
  218. * the NTSC Standards", Proceedings of the I-R-E, January 1954, pp 79-80
  219. *
  220. * [2] Abrahams, I. C., "The 'Frequency Interleaving' Principle in the
  221. * NTSC Standards", Proceedings of the I-R-E, January 1954, pp 81-83
  222. *
  223. * As Mike Bradley has rightly pointed out, it's not the exact crystal
  224. * frequency that matters, only that all parts of the driver and
  225. * firmware are using the same value (close to the ideal value).
  226. *
  227. * Since I have a strong suspicion that, if the firmware ever assumes a
  228. * crystal value at all, it will assume 28.636360 MHz, the crystal
  229. * freq used in calculations in this driver will be:
  230. *
  231. * xtal_freq = 28.636360 MHz
  232. *
  233. * an error of less than 0.13 ppm which is way, way better than any off
  234. * the shelf crystal will have for accuracy anyway.
  235. *
  236. * Below I aim to run the PLLs' VCOs near 400 MHz to minimze errors.
  237. *
  238. * Many thanks to Jeff Campbell and Mike Bradley for their extensive
  239. * investigation, experimentation, testing, and suggested solutions of
  240. * of audio/video sync problems with SVideo and CVBS captures.
  241. */
  242. /* the fast clock is at 200/245 MHz */
  243. /* 1 * xtal_freq * 0x0d.f7df9b8 / 2 = 200 MHz: 400 MHz pre post-divide*/
  244. /* 1 * xtal_freq * 0x11.1c71eb8 / 2 = 245 MHz: 490 MHz pre post-divide*/
  245. cx18_write_reg(cx, lowpwr ? 0xD : 0x11, CX18_FAST_CLOCK_PLL_INT);
  246. cx18_write_reg(cx, lowpwr ? 0x1EFBF37 : 0x038E3D7,
  247. CX18_FAST_CLOCK_PLL_FRAC);
  248. cx18_write_reg(cx, 2, CX18_FAST_CLOCK_PLL_POST);
  249. cx18_write_reg(cx, 1, CX18_FAST_CLOCK_PLL_PRESCALE);
  250. cx18_write_reg(cx, 4, CX18_FAST_CLOCK_PLL_ADJUST_BANDWIDTH);
  251. /* set slow clock to 125/120 MHz */
  252. /* xtal_freq * 0x0d.1861a20 / 3 = 125 MHz: 375 MHz before post-divide */
  253. /* xtal_freq * 0x0c.92493f8 / 3 = 120 MHz: 360 MHz before post-divide */
  254. cx18_write_reg(cx, lowpwr ? 0xD : 0xC, CX18_SLOW_CLOCK_PLL_INT);
  255. cx18_write_reg(cx, lowpwr ? 0x30C344 : 0x124927F,
  256. CX18_SLOW_CLOCK_PLL_FRAC);
  257. cx18_write_reg(cx, 3, CX18_SLOW_CLOCK_PLL_POST);
  258. /* mpeg clock pll 54MHz */
  259. /* xtal_freq * 0xf.15f17f0 / 8 = 54 MHz: 432 MHz before post-divide */
  260. cx18_write_reg(cx, 0xF, CX18_MPEG_CLOCK_PLL_INT);
  261. cx18_write_reg(cx, 0x2BE2FE, CX18_MPEG_CLOCK_PLL_FRAC);
  262. cx18_write_reg(cx, 8, CX18_MPEG_CLOCK_PLL_POST);
  263. /* Defaults */
  264. /* APU = SC or SC/2 = 125/62.5 */
  265. /* EPU = SC = 125 */
  266. /* DDR = FC = 180 */
  267. /* ENC = SC = 125 */
  268. /* AI1 = SC = 125 */
  269. /* VIM2 = disabled */
  270. /* PCI = FC/2 = 90 */
  271. /* AI2 = disabled */
  272. /* DEMUX = disabled */
  273. /* AO = SC/2 = 62.5 */
  274. /* SER = 54MHz */
  275. /* VFC = disabled */
  276. /* USB = disabled */
  277. if (lowpwr) {
  278. cx18_write_reg_expect(cx, 0xFFFF0020, CX18_CLOCK_SELECT1,
  279. 0x00000020, 0xFFFFFFFF);
  280. cx18_write_reg_expect(cx, 0xFFFF0004, CX18_CLOCK_SELECT2,
  281. 0x00000004, 0xFFFFFFFF);
  282. } else {
  283. /* This doesn't explicitly set every clock select */
  284. cx18_write_reg_expect(cx, 0x00060004, CX18_CLOCK_SELECT1,
  285. 0x00000004, 0x00060006);
  286. cx18_write_reg_expect(cx, 0x00060006, CX18_CLOCK_SELECT2,
  287. 0x00000006, 0x00060006);
  288. }
  289. cx18_write_reg_expect(cx, 0xFFFF0002, CX18_HALF_CLOCK_SELECT1,
  290. 0x00000002, 0xFFFFFFFF);
  291. cx18_write_reg_expect(cx, 0xFFFF0104, CX18_HALF_CLOCK_SELECT2,
  292. 0x00000104, 0xFFFFFFFF);
  293. cx18_write_reg_expect(cx, 0xFFFF9026, CX18_CLOCK_ENABLE1,
  294. 0x00009026, 0xFFFFFFFF);
  295. cx18_write_reg_expect(cx, 0xFFFF3105, CX18_CLOCK_ENABLE2,
  296. 0x00003105, 0xFFFFFFFF);
  297. }
  298. void cx18_init_memory(struct cx18 *cx)
  299. {
  300. cx18_msleep_timeout(10, 0);
  301. cx18_write_reg_expect(cx, 0x00010000, CX18_DDR_SOFT_RESET,
  302. 0x00000000, 0x00010001);
  303. cx18_msleep_timeout(10, 0);
  304. cx18_write_reg(cx, cx->card->ddr.chip_config, CX18_DDR_CHIP_CONFIG);
  305. cx18_msleep_timeout(10, 0);
  306. cx18_write_reg(cx, cx->card->ddr.refresh, CX18_DDR_REFRESH);
  307. cx18_write_reg(cx, cx->card->ddr.timing1, CX18_DDR_TIMING1);
  308. cx18_write_reg(cx, cx->card->ddr.timing2, CX18_DDR_TIMING2);
  309. cx18_msleep_timeout(10, 0);
  310. /* Initialize DQS pad time */
  311. cx18_write_reg(cx, cx->card->ddr.tune_lane, CX18_DDR_TUNE_LANE);
  312. cx18_write_reg(cx, cx->card->ddr.initial_emrs, CX18_DDR_INITIAL_EMRS);
  313. cx18_msleep_timeout(10, 0);
  314. cx18_write_reg_expect(cx, 0x00020000, CX18_DDR_SOFT_RESET,
  315. 0x00000000, 0x00020002);
  316. cx18_msleep_timeout(10, 0);
  317. /* use power-down mode when idle */
  318. cx18_write_reg(cx, 0x00000010, CX18_DDR_POWER_REG);
  319. cx18_write_reg_expect(cx, 0x00010001, CX18_REG_BUS_TIMEOUT_EN,
  320. 0x00000001, 0x00010001);
  321. cx18_write_reg(cx, 0x48, CX18_DDR_MB_PER_ROW_7);
  322. cx18_write_reg(cx, 0xE0000, CX18_DDR_BASE_63_ADDR);
  323. cx18_write_reg(cx, 0x00000101, CX18_WMB_CLIENT02); /* AO */
  324. cx18_write_reg(cx, 0x00000101, CX18_WMB_CLIENT09); /* AI2 */
  325. cx18_write_reg(cx, 0x00000101, CX18_WMB_CLIENT05); /* VIM1 */
  326. cx18_write_reg(cx, 0x00000101, CX18_WMB_CLIENT06); /* AI1 */
  327. cx18_write_reg(cx, 0x00000101, CX18_WMB_CLIENT07); /* 3D comb */
  328. cx18_write_reg(cx, 0x00000101, CX18_WMB_CLIENT10); /* ME */
  329. cx18_write_reg(cx, 0x00000101, CX18_WMB_CLIENT12); /* ENC */
  330. cx18_write_reg(cx, 0x00000101, CX18_WMB_CLIENT13); /* PK */
  331. cx18_write_reg(cx, 0x00000101, CX18_WMB_CLIENT11); /* RC */
  332. cx18_write_reg(cx, 0x00000101, CX18_WMB_CLIENT14); /* AVO */
  333. }
  334. #define CX18_CPU_FIRMWARE "v4l-cx23418-cpu.fw"
  335. #define CX18_APU_FIRMWARE "v4l-cx23418-apu.fw"
  336. int cx18_firmware_init(struct cx18 *cx)
  337. {
  338. u32 fw_entry_addr;
  339. int sz, retries;
  340. u32 api_args[MAX_MB_ARGUMENTS];
  341. /* Allow chip to control CLKRUN */
  342. cx18_write_reg(cx, 0x5, CX18_DSP0_INTERRUPT_MASK);
  343. /* Stop the firmware */
  344. cx18_write_reg_expect(cx, 0x000F000F, CX18_PROC_SOFT_RESET,
  345. 0x0000000F, 0x000F000F);
  346. cx18_msleep_timeout(1, 0);
  347. /* If the CPU is still running */
  348. if ((cx18_read_reg(cx, CX18_PROC_SOFT_RESET) & 8) == 0) {
  349. CX18_ERR("%s: couldn't stop CPU to load firmware\n", __func__);
  350. return -EIO;
  351. }
  352. cx18_sw1_irq_enable(cx, IRQ_CPU_TO_EPU | IRQ_APU_TO_EPU);
  353. cx18_sw2_irq_enable(cx, IRQ_CPU_TO_EPU_ACK | IRQ_APU_TO_EPU_ACK);
  354. sz = load_cpu_fw_direct(CX18_CPU_FIRMWARE, cx->enc_mem, cx);
  355. if (sz <= 0)
  356. return sz;
  357. /* The SCB & IPC area *must* be correct before starting the firmwares */
  358. cx18_init_scb(cx);
  359. fw_entry_addr = 0;
  360. sz = load_apu_fw_direct(CX18_APU_FIRMWARE, cx->enc_mem, cx,
  361. &fw_entry_addr);
  362. if (sz <= 0)
  363. return sz;
  364. /* Start the CPU. The CPU will take care of the APU for us. */
  365. cx18_write_reg_expect(cx, 0x00080000, CX18_PROC_SOFT_RESET,
  366. 0x00000000, 0x00080008);
  367. /* Wait up to 500 ms for the APU to come out of reset */
  368. for (retries = 0;
  369. retries < 50 && (cx18_read_reg(cx, CX18_PROC_SOFT_RESET) & 1) == 1;
  370. retries++)
  371. cx18_msleep_timeout(10, 0);
  372. cx18_msleep_timeout(200, 0);
  373. if (retries == 50 &&
  374. (cx18_read_reg(cx, CX18_PROC_SOFT_RESET) & 1) == 1) {
  375. CX18_ERR("Could not start the CPU\n");
  376. return -EIO;
  377. }
  378. /*
  379. * The CPU had once before set up to receive an interrupt for it's
  380. * outgoing IRQ_CPU_TO_EPU_ACK to us. If it ever does this, we get an
  381. * interrupt when it sends us an ack, but by the time we process it,
  382. * that flag in the SW2 status register has been cleared by the CPU
  383. * firmware. We'll prevent that not so useful condition from happening
  384. * by clearing the CPU's interrupt enables for Ack IRQ's we want to
  385. * process.
  386. */
  387. cx18_sw2_irq_disable_cpu(cx, IRQ_CPU_TO_EPU_ACK | IRQ_APU_TO_EPU_ACK);
  388. /* Try a benign command to see if the CPU is alive and well */
  389. sz = cx18_vapi_result(cx, api_args, CX18_CPU_DEBUG_PEEK32, 1, 0);
  390. if (sz < 0)
  391. return sz;
  392. /* initialize GPIO */
  393. cx18_write_reg_expect(cx, 0x14001400, 0xc78110, 0x00001400, 0x14001400);
  394. return 0;
  395. }
  396. MODULE_FIRMWARE(CX18_CPU_FIRMWARE);
  397. MODULE_FIRMWARE(CX18_APU_FIRMWARE);