pt3_i2c.c 5.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240
  1. /*
  2. * Earthsoft PT3 driver
  3. *
  4. * Copyright (C) 2014 Akihiro Tsukada <tskd08@gmail.com>
  5. *
  6. * This program is free software; you can redistribute it and/or
  7. * modify it under the terms of the GNU General Public License as
  8. * published by the Free Software Foundation version 2.
  9. *
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. */
  16. #include <linux/delay.h>
  17. #include <linux/device.h>
  18. #include <linux/i2c.h>
  19. #include <linux/io.h>
  20. #include <linux/pci.h>
  21. #include "pt3.h"
  22. #define PT3_I2C_BASE 2048
  23. #define PT3_CMD_ADDR_NORMAL 0
  24. #define PT3_CMD_ADDR_INIT_DEMOD 4096
  25. #define PT3_CMD_ADDR_INIT_TUNER (4096 + 2042)
  26. /* masks for I2C status register */
  27. #define STAT_SEQ_RUNNING 0x1
  28. #define STAT_SEQ_ERROR 0x6
  29. #define STAT_NO_SEQ 0x8
  30. #define PT3_I2C_RUN (1 << 16)
  31. #define PT3_I2C_RESET (1 << 17)
  32. enum ctl_cmd {
  33. I_END,
  34. I_ADDRESS,
  35. I_CLOCK_L,
  36. I_CLOCK_H,
  37. I_DATA_L,
  38. I_DATA_H,
  39. I_RESET,
  40. I_SLEEP,
  41. I_DATA_L_NOP = 0x08,
  42. I_DATA_H_NOP = 0x0c,
  43. I_DATA_H_READ = 0x0d,
  44. I_DATA_H_ACK0 = 0x0e,
  45. I_DATA_H_ACK1 = 0x0f,
  46. };
  47. static void cmdbuf_add(struct pt3_i2cbuf *cbuf, enum ctl_cmd cmd)
  48. {
  49. int buf_idx;
  50. if ((cbuf->num_cmds % 2) == 0)
  51. cbuf->tmp = cmd;
  52. else {
  53. cbuf->tmp |= cmd << 4;
  54. buf_idx = cbuf->num_cmds / 2;
  55. if (buf_idx < ARRAY_SIZE(cbuf->data))
  56. cbuf->data[buf_idx] = cbuf->tmp;
  57. }
  58. cbuf->num_cmds++;
  59. }
  60. static void put_end(struct pt3_i2cbuf *cbuf)
  61. {
  62. cmdbuf_add(cbuf, I_END);
  63. if (cbuf->num_cmds % 2)
  64. cmdbuf_add(cbuf, I_END);
  65. }
  66. static void put_start(struct pt3_i2cbuf *cbuf)
  67. {
  68. cmdbuf_add(cbuf, I_DATA_H);
  69. cmdbuf_add(cbuf, I_CLOCK_H);
  70. cmdbuf_add(cbuf, I_DATA_L);
  71. cmdbuf_add(cbuf, I_CLOCK_L);
  72. }
  73. static void put_byte_write(struct pt3_i2cbuf *cbuf, u8 val)
  74. {
  75. u8 mask;
  76. mask = 0x80;
  77. for (mask = 0x80; mask > 0; mask >>= 1)
  78. cmdbuf_add(cbuf, (val & mask) ? I_DATA_H_NOP : I_DATA_L_NOP);
  79. cmdbuf_add(cbuf, I_DATA_H_ACK0);
  80. }
  81. static void put_byte_read(struct pt3_i2cbuf *cbuf, u32 size)
  82. {
  83. int i, j;
  84. for (i = 0; i < size; i++) {
  85. for (j = 0; j < 8; j++)
  86. cmdbuf_add(cbuf, I_DATA_H_READ);
  87. cmdbuf_add(cbuf, (i == size - 1) ? I_DATA_H_NOP : I_DATA_L_NOP);
  88. }
  89. }
  90. static void put_stop(struct pt3_i2cbuf *cbuf)
  91. {
  92. cmdbuf_add(cbuf, I_DATA_L);
  93. cmdbuf_add(cbuf, I_CLOCK_H);
  94. cmdbuf_add(cbuf, I_DATA_H);
  95. }
  96. /* translates msgs to internal commands for bit-banging */
  97. static void translate(struct pt3_i2cbuf *cbuf, struct i2c_msg *msgs, int num)
  98. {
  99. int i, j;
  100. bool rd;
  101. cbuf->num_cmds = 0;
  102. for (i = 0; i < num; i++) {
  103. rd = !!(msgs[i].flags & I2C_M_RD);
  104. put_start(cbuf);
  105. put_byte_write(cbuf, msgs[i].addr << 1 | rd);
  106. if (rd)
  107. put_byte_read(cbuf, msgs[i].len);
  108. else
  109. for (j = 0; j < msgs[i].len; j++)
  110. put_byte_write(cbuf, msgs[i].buf[j]);
  111. }
  112. if (num > 0) {
  113. put_stop(cbuf);
  114. put_end(cbuf);
  115. }
  116. }
  117. static int wait_i2c_result(struct pt3_board *pt3, u32 *result, int max_wait)
  118. {
  119. int i;
  120. u32 v;
  121. for (i = 0; i < max_wait; i++) {
  122. v = ioread32(pt3->regs[0] + REG_I2C_R);
  123. if (!(v & STAT_SEQ_RUNNING))
  124. break;
  125. usleep_range(500, 750);
  126. }
  127. if (i >= max_wait)
  128. return -EIO;
  129. if (result)
  130. *result = v;
  131. return 0;
  132. }
  133. /* send [pre-]translated i2c msgs stored at addr */
  134. static int send_i2c_cmd(struct pt3_board *pt3, u32 addr)
  135. {
  136. u32 ret;
  137. /* make sure that previous transactions had finished */
  138. if (wait_i2c_result(pt3, NULL, 50)) {
  139. dev_warn(&pt3->pdev->dev, "(%s) prev. transaction stalled\n",
  140. __func__);
  141. return -EIO;
  142. }
  143. iowrite32(PT3_I2C_RUN | addr, pt3->regs[0] + REG_I2C_W);
  144. usleep_range(200, 300);
  145. /* wait for the current transaction to finish */
  146. if (wait_i2c_result(pt3, &ret, 500) || (ret & STAT_SEQ_ERROR)) {
  147. dev_warn(&pt3->pdev->dev, "(%s) failed.\n", __func__);
  148. return -EIO;
  149. }
  150. return 0;
  151. }
  152. /* init commands for each demod are combined into one transaction
  153. * and hidden in ROM with the address PT3_CMD_ADDR_INIT_DEMOD.
  154. */
  155. int pt3_init_all_demods(struct pt3_board *pt3)
  156. {
  157. ioread32(pt3->regs[0] + REG_I2C_R);
  158. return send_i2c_cmd(pt3, PT3_CMD_ADDR_INIT_DEMOD);
  159. }
  160. /* init commands for two ISDB-T tuners are hidden in ROM. */
  161. int pt3_init_all_mxl301rf(struct pt3_board *pt3)
  162. {
  163. usleep_range(1000, 2000);
  164. return send_i2c_cmd(pt3, PT3_CMD_ADDR_INIT_TUNER);
  165. }
  166. void pt3_i2c_reset(struct pt3_board *pt3)
  167. {
  168. iowrite32(PT3_I2C_RESET, pt3->regs[0] + REG_I2C_W);
  169. }
  170. /*
  171. * I2C algorithm
  172. */
  173. int
  174. pt3_i2c_master_xfer(struct i2c_adapter *adap, struct i2c_msg *msgs, int num)
  175. {
  176. struct pt3_board *pt3;
  177. struct pt3_i2cbuf *cbuf;
  178. int i;
  179. void __iomem *p;
  180. pt3 = i2c_get_adapdata(adap);
  181. cbuf = pt3->i2c_buf;
  182. for (i = 0; i < num; i++)
  183. if (msgs[i].flags & I2C_M_RECV_LEN) {
  184. dev_warn(&pt3->pdev->dev,
  185. "(%s) I2C_M_RECV_LEN not supported.\n",
  186. __func__);
  187. return -EINVAL;
  188. }
  189. translate(cbuf, msgs, num);
  190. memcpy_toio(pt3->regs[1] + PT3_I2C_BASE + PT3_CMD_ADDR_NORMAL / 2,
  191. cbuf->data, cbuf->num_cmds);
  192. if (send_i2c_cmd(pt3, PT3_CMD_ADDR_NORMAL) < 0)
  193. return -EIO;
  194. p = pt3->regs[1] + PT3_I2C_BASE;
  195. for (i = 0; i < num; i++)
  196. if ((msgs[i].flags & I2C_M_RD) && msgs[i].len > 0) {
  197. memcpy_fromio(msgs[i].buf, p, msgs[i].len);
  198. p += msgs[i].len;
  199. }
  200. return num;
  201. }
  202. u32 pt3_i2c_functionality(struct i2c_adapter *adap)
  203. {
  204. return I2C_FUNC_I2C;
  205. }