ir-hix5hd2.c 8.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343
  1. /*
  2. * Copyright (c) 2014 Linaro Ltd.
  3. * Copyright (c) 2014 Hisilicon Limited.
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms and conditions of the GNU General Public License,
  7. * version 2, as published by the Free Software Foundation.
  8. */
  9. #include <linux/clk.h>
  10. #include <linux/delay.h>
  11. #include <linux/interrupt.h>
  12. #include <linux/mfd/syscon.h>
  13. #include <linux/module.h>
  14. #include <linux/of_device.h>
  15. #include <linux/regmap.h>
  16. #include <media/rc-core.h>
  17. #define IR_ENABLE 0x00
  18. #define IR_CONFIG 0x04
  19. #define CNT_LEADS 0x08
  20. #define CNT_LEADE 0x0c
  21. #define CNT_SLEADE 0x10
  22. #define CNT0_B 0x14
  23. #define CNT1_B 0x18
  24. #define IR_BUSY 0x1c
  25. #define IR_DATAH 0x20
  26. #define IR_DATAL 0x24
  27. #define IR_INTM 0x28
  28. #define IR_INTS 0x2c
  29. #define IR_INTC 0x30
  30. #define IR_START 0x34
  31. /* interrupt mask */
  32. #define INTMS_SYMBRCV (BIT(24) | BIT(8))
  33. #define INTMS_TIMEOUT (BIT(25) | BIT(9))
  34. #define INTMS_OVERFLOW (BIT(26) | BIT(10))
  35. #define INT_CLR_OVERFLOW BIT(18)
  36. #define INT_CLR_TIMEOUT BIT(17)
  37. #define INT_CLR_RCV BIT(16)
  38. #define INT_CLR_RCVTIMEOUT (BIT(16) | BIT(17))
  39. #define IR_CLK 0x48
  40. #define IR_CLK_ENABLE BIT(4)
  41. #define IR_CLK_RESET BIT(5)
  42. #define IR_CFG_WIDTH_MASK 0xffff
  43. #define IR_CFG_WIDTH_SHIFT 16
  44. #define IR_CFG_FORMAT_MASK 0x3
  45. #define IR_CFG_FORMAT_SHIFT 14
  46. #define IR_CFG_INT_LEVEL_MASK 0x3f
  47. #define IR_CFG_INT_LEVEL_SHIFT 8
  48. /* only support raw mode */
  49. #define IR_CFG_MODE_RAW BIT(7)
  50. #define IR_CFG_FREQ_MASK 0x7f
  51. #define IR_CFG_FREQ_SHIFT 0
  52. #define IR_CFG_INT_THRESHOLD 1
  53. /* symbol start from low to high, symbol stream end at high*/
  54. #define IR_CFG_SYMBOL_FMT 0
  55. #define IR_CFG_SYMBOL_MAXWIDTH 0x3e80
  56. #define IR_HIX5HD2_NAME "hix5hd2-ir"
  57. struct hix5hd2_ir_priv {
  58. int irq;
  59. void __iomem *base;
  60. struct device *dev;
  61. struct rc_dev *rdev;
  62. struct regmap *regmap;
  63. struct clk *clock;
  64. unsigned long rate;
  65. };
  66. static void hix5hd2_ir_enable(struct hix5hd2_ir_priv *dev, bool on)
  67. {
  68. u32 val;
  69. regmap_read(dev->regmap, IR_CLK, &val);
  70. if (on) {
  71. val &= ~IR_CLK_RESET;
  72. val |= IR_CLK_ENABLE;
  73. } else {
  74. val &= ~IR_CLK_ENABLE;
  75. val |= IR_CLK_RESET;
  76. }
  77. regmap_write(dev->regmap, IR_CLK, val);
  78. }
  79. static int hix5hd2_ir_config(struct hix5hd2_ir_priv *priv)
  80. {
  81. int timeout = 10000;
  82. u32 val, rate;
  83. writel_relaxed(0x01, priv->base + IR_ENABLE);
  84. while (readl_relaxed(priv->base + IR_BUSY)) {
  85. if (timeout--) {
  86. udelay(1);
  87. } else {
  88. dev_err(priv->dev, "IR_BUSY timeout\n");
  89. return -ETIMEDOUT;
  90. }
  91. }
  92. /* Now only support raw mode, with symbol start from low to high */
  93. rate = DIV_ROUND_CLOSEST(priv->rate, 1000000);
  94. val = IR_CFG_SYMBOL_MAXWIDTH & IR_CFG_WIDTH_MASK << IR_CFG_WIDTH_SHIFT;
  95. val |= IR_CFG_SYMBOL_FMT & IR_CFG_FORMAT_MASK << IR_CFG_FORMAT_SHIFT;
  96. val |= (IR_CFG_INT_THRESHOLD - 1) & IR_CFG_INT_LEVEL_MASK
  97. << IR_CFG_INT_LEVEL_SHIFT;
  98. val |= IR_CFG_MODE_RAW;
  99. val |= (rate - 1) & IR_CFG_FREQ_MASK << IR_CFG_FREQ_SHIFT;
  100. writel_relaxed(val, priv->base + IR_CONFIG);
  101. writel_relaxed(0x00, priv->base + IR_INTM);
  102. /* write arbitrary value to start */
  103. writel_relaxed(0x01, priv->base + IR_START);
  104. return 0;
  105. }
  106. static int hix5hd2_ir_open(struct rc_dev *rdev)
  107. {
  108. struct hix5hd2_ir_priv *priv = rdev->priv;
  109. hix5hd2_ir_enable(priv, true);
  110. return hix5hd2_ir_config(priv);
  111. }
  112. static void hix5hd2_ir_close(struct rc_dev *rdev)
  113. {
  114. struct hix5hd2_ir_priv *priv = rdev->priv;
  115. hix5hd2_ir_enable(priv, false);
  116. }
  117. static irqreturn_t hix5hd2_ir_rx_interrupt(int irq, void *data)
  118. {
  119. u32 symb_num, symb_val, symb_time;
  120. u32 data_l, data_h;
  121. u32 irq_sr, i;
  122. struct hix5hd2_ir_priv *priv = data;
  123. irq_sr = readl_relaxed(priv->base + IR_INTS);
  124. if (irq_sr & INTMS_OVERFLOW) {
  125. /*
  126. * we must read IR_DATAL first, then we can clean up
  127. * IR_INTS availably since logic would not clear
  128. * fifo when overflow, drv do the job
  129. */
  130. ir_raw_event_reset(priv->rdev);
  131. symb_num = readl_relaxed(priv->base + IR_DATAH);
  132. for (i = 0; i < symb_num; i++)
  133. readl_relaxed(priv->base + IR_DATAL);
  134. writel_relaxed(INT_CLR_OVERFLOW, priv->base + IR_INTC);
  135. dev_info(priv->dev, "overflow, level=%d\n",
  136. IR_CFG_INT_THRESHOLD);
  137. }
  138. if ((irq_sr & INTMS_SYMBRCV) || (irq_sr & INTMS_TIMEOUT)) {
  139. DEFINE_IR_RAW_EVENT(ev);
  140. symb_num = readl_relaxed(priv->base + IR_DATAH);
  141. for (i = 0; i < symb_num; i++) {
  142. symb_val = readl_relaxed(priv->base + IR_DATAL);
  143. data_l = ((symb_val & 0xffff) * 10);
  144. data_h = ((symb_val >> 16) & 0xffff) * 10;
  145. symb_time = (data_l + data_h) / 10;
  146. ev.duration = US_TO_NS(data_l);
  147. ev.pulse = true;
  148. ir_raw_event_store(priv->rdev, &ev);
  149. if (symb_time < IR_CFG_SYMBOL_MAXWIDTH) {
  150. ev.duration = US_TO_NS(data_h);
  151. ev.pulse = false;
  152. ir_raw_event_store(priv->rdev, &ev);
  153. } else {
  154. ir_raw_event_set_idle(priv->rdev, true);
  155. }
  156. }
  157. if (irq_sr & INTMS_SYMBRCV)
  158. writel_relaxed(INT_CLR_RCV, priv->base + IR_INTC);
  159. if (irq_sr & INTMS_TIMEOUT)
  160. writel_relaxed(INT_CLR_TIMEOUT, priv->base + IR_INTC);
  161. }
  162. /* Empty software fifo */
  163. ir_raw_event_handle(priv->rdev);
  164. return IRQ_HANDLED;
  165. }
  166. static int hix5hd2_ir_probe(struct platform_device *pdev)
  167. {
  168. struct rc_dev *rdev;
  169. struct device *dev = &pdev->dev;
  170. struct resource *res;
  171. struct hix5hd2_ir_priv *priv;
  172. struct device_node *node = pdev->dev.of_node;
  173. const char *map_name;
  174. int ret;
  175. priv = devm_kzalloc(dev, sizeof(*priv), GFP_KERNEL);
  176. if (!priv)
  177. return -ENOMEM;
  178. priv->regmap = syscon_regmap_lookup_by_phandle(node,
  179. "hisilicon,power-syscon");
  180. if (IS_ERR(priv->regmap)) {
  181. dev_err(dev, "no power-reg\n");
  182. return -EINVAL;
  183. }
  184. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  185. priv->base = devm_ioremap_resource(dev, res);
  186. if (IS_ERR(priv->base))
  187. return PTR_ERR(priv->base);
  188. priv->irq = platform_get_irq(pdev, 0);
  189. if (priv->irq < 0) {
  190. dev_err(dev, "irq can not get\n");
  191. return priv->irq;
  192. }
  193. rdev = rc_allocate_device();
  194. if (!rdev)
  195. return -ENOMEM;
  196. priv->clock = devm_clk_get(dev, NULL);
  197. if (IS_ERR(priv->clock)) {
  198. dev_err(dev, "clock not found\n");
  199. ret = PTR_ERR(priv->clock);
  200. goto err;
  201. }
  202. clk_prepare_enable(priv->clock);
  203. priv->rate = clk_get_rate(priv->clock);
  204. rdev->driver_type = RC_DRIVER_IR_RAW;
  205. rdev->allowed_protocols = RC_BIT_ALL;
  206. rdev->priv = priv;
  207. rdev->open = hix5hd2_ir_open;
  208. rdev->close = hix5hd2_ir_close;
  209. rdev->driver_name = IR_HIX5HD2_NAME;
  210. map_name = of_get_property(node, "linux,rc-map-name", NULL);
  211. rdev->map_name = map_name ?: RC_MAP_EMPTY;
  212. rdev->input_name = IR_HIX5HD2_NAME;
  213. rdev->input_phys = IR_HIX5HD2_NAME "/input0";
  214. rdev->input_id.bustype = BUS_HOST;
  215. rdev->input_id.vendor = 0x0001;
  216. rdev->input_id.product = 0x0001;
  217. rdev->input_id.version = 0x0100;
  218. rdev->rx_resolution = US_TO_NS(10);
  219. rdev->timeout = US_TO_NS(IR_CFG_SYMBOL_MAXWIDTH * 10);
  220. ret = rc_register_device(rdev);
  221. if (ret < 0)
  222. goto clkerr;
  223. if (devm_request_irq(dev, priv->irq, hix5hd2_ir_rx_interrupt,
  224. 0, pdev->name, priv) < 0) {
  225. dev_err(dev, "IRQ %d register failed\n", priv->irq);
  226. ret = -EINVAL;
  227. goto regerr;
  228. }
  229. priv->rdev = rdev;
  230. priv->dev = dev;
  231. platform_set_drvdata(pdev, priv);
  232. return ret;
  233. regerr:
  234. rc_unregister_device(rdev);
  235. rdev = NULL;
  236. clkerr:
  237. clk_disable_unprepare(priv->clock);
  238. err:
  239. rc_free_device(rdev);
  240. dev_err(dev, "Unable to register device (%d)\n", ret);
  241. return ret;
  242. }
  243. static int hix5hd2_ir_remove(struct platform_device *pdev)
  244. {
  245. struct hix5hd2_ir_priv *priv = platform_get_drvdata(pdev);
  246. clk_disable_unprepare(priv->clock);
  247. rc_unregister_device(priv->rdev);
  248. return 0;
  249. }
  250. #ifdef CONFIG_PM_SLEEP
  251. static int hix5hd2_ir_suspend(struct device *dev)
  252. {
  253. struct hix5hd2_ir_priv *priv = dev_get_drvdata(dev);
  254. clk_disable_unprepare(priv->clock);
  255. hix5hd2_ir_enable(priv, false);
  256. return 0;
  257. }
  258. static int hix5hd2_ir_resume(struct device *dev)
  259. {
  260. struct hix5hd2_ir_priv *priv = dev_get_drvdata(dev);
  261. hix5hd2_ir_enable(priv, true);
  262. clk_prepare_enable(priv->clock);
  263. writel_relaxed(0x01, priv->base + IR_ENABLE);
  264. writel_relaxed(0x00, priv->base + IR_INTM);
  265. writel_relaxed(0xff, priv->base + IR_INTC);
  266. writel_relaxed(0x01, priv->base + IR_START);
  267. return 0;
  268. }
  269. #endif
  270. static SIMPLE_DEV_PM_OPS(hix5hd2_ir_pm_ops, hix5hd2_ir_suspend,
  271. hix5hd2_ir_resume);
  272. static const struct of_device_id hix5hd2_ir_table[] = {
  273. { .compatible = "hisilicon,hix5hd2-ir", },
  274. {},
  275. };
  276. MODULE_DEVICE_TABLE(of, hix5hd2_ir_table);
  277. static struct platform_driver hix5hd2_ir_driver = {
  278. .driver = {
  279. .name = IR_HIX5HD2_NAME,
  280. .of_match_table = hix5hd2_ir_table,
  281. .pm = &hix5hd2_ir_pm_ops,
  282. },
  283. .probe = hix5hd2_ir_probe,
  284. .remove = hix5hd2_ir_remove,
  285. };
  286. module_platform_driver(hix5hd2_ir_driver);
  287. MODULE_DESCRIPTION("IR controller driver for hix5hd2 platforms");
  288. MODULE_AUTHOR("Guoxiong Yan <yanguoxiong@huawei.com>");
  289. MODULE_LICENSE("GPL v2");
  290. MODULE_ALIAS("platform:hix5hd2-ir");