qt1010.c 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460
  1. /*
  2. * Driver for Quantek QT1010 silicon tuner
  3. *
  4. * Copyright (C) 2006 Antti Palosaari <crope@iki.fi>
  5. * Aapo Tahkola <aet@rasterburn.org>
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License as published by
  9. * the Free Software Foundation; either version 2 of the License, or
  10. * (at your option) any later version.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program; if not, write to the Free Software
  19. * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  20. */
  21. #include "qt1010.h"
  22. #include "qt1010_priv.h"
  23. /* read single register */
  24. static int qt1010_readreg(struct qt1010_priv *priv, u8 reg, u8 *val)
  25. {
  26. struct i2c_msg msg[2] = {
  27. { .addr = priv->cfg->i2c_address,
  28. .flags = 0, .buf = &reg, .len = 1 },
  29. { .addr = priv->cfg->i2c_address,
  30. .flags = I2C_M_RD, .buf = val, .len = 1 },
  31. };
  32. if (i2c_transfer(priv->i2c, msg, 2) != 2) {
  33. dev_warn(&priv->i2c->dev, "%s: i2c rd failed reg=%02x\n",
  34. KBUILD_MODNAME, reg);
  35. return -EREMOTEIO;
  36. }
  37. return 0;
  38. }
  39. /* write single register */
  40. static int qt1010_writereg(struct qt1010_priv *priv, u8 reg, u8 val)
  41. {
  42. u8 buf[2] = { reg, val };
  43. struct i2c_msg msg = { .addr = priv->cfg->i2c_address,
  44. .flags = 0, .buf = buf, .len = 2 };
  45. if (i2c_transfer(priv->i2c, &msg, 1) != 1) {
  46. dev_warn(&priv->i2c->dev, "%s: i2c wr failed reg=%02x\n",
  47. KBUILD_MODNAME, reg);
  48. return -EREMOTEIO;
  49. }
  50. return 0;
  51. }
  52. static int qt1010_set_params(struct dvb_frontend *fe)
  53. {
  54. struct dtv_frontend_properties *c = &fe->dtv_property_cache;
  55. struct qt1010_priv *priv;
  56. int err;
  57. u32 freq, div, mod1, mod2;
  58. u8 i, tmpval, reg05;
  59. qt1010_i2c_oper_t rd[48] = {
  60. { QT1010_WR, 0x01, 0x80 },
  61. { QT1010_WR, 0x02, 0x3f },
  62. { QT1010_WR, 0x05, 0xff }, /* 02 c write */
  63. { QT1010_WR, 0x06, 0x44 },
  64. { QT1010_WR, 0x07, 0xff }, /* 04 c write */
  65. { QT1010_WR, 0x08, 0x08 },
  66. { QT1010_WR, 0x09, 0xff }, /* 06 c write */
  67. { QT1010_WR, 0x0a, 0xff }, /* 07 c write */
  68. { QT1010_WR, 0x0b, 0xff }, /* 08 c write */
  69. { QT1010_WR, 0x0c, 0xe1 },
  70. { QT1010_WR, 0x1a, 0xff }, /* 10 c write */
  71. { QT1010_WR, 0x1b, 0x00 },
  72. { QT1010_WR, 0x1c, 0x89 },
  73. { QT1010_WR, 0x11, 0xff }, /* 13 c write */
  74. { QT1010_WR, 0x12, 0xff }, /* 14 c write */
  75. { QT1010_WR, 0x22, 0xff }, /* 15 c write */
  76. { QT1010_WR, 0x1e, 0x00 },
  77. { QT1010_WR, 0x1e, 0xd0 },
  78. { QT1010_RD, 0x22, 0xff }, /* 16 c read */
  79. { QT1010_WR, 0x1e, 0x00 },
  80. { QT1010_RD, 0x05, 0xff }, /* 20 c read */
  81. { QT1010_RD, 0x22, 0xff }, /* 21 c read */
  82. { QT1010_WR, 0x23, 0xd0 },
  83. { QT1010_WR, 0x1e, 0x00 },
  84. { QT1010_WR, 0x1e, 0xe0 },
  85. { QT1010_RD, 0x23, 0xff }, /* 25 c read */
  86. { QT1010_RD, 0x23, 0xff }, /* 26 c read */
  87. { QT1010_WR, 0x1e, 0x00 },
  88. { QT1010_WR, 0x24, 0xd0 },
  89. { QT1010_WR, 0x1e, 0x00 },
  90. { QT1010_WR, 0x1e, 0xf0 },
  91. { QT1010_RD, 0x24, 0xff }, /* 31 c read */
  92. { QT1010_WR, 0x1e, 0x00 },
  93. { QT1010_WR, 0x14, 0x7f },
  94. { QT1010_WR, 0x15, 0x7f },
  95. { QT1010_WR, 0x05, 0xff }, /* 35 c write */
  96. { QT1010_WR, 0x06, 0x00 },
  97. { QT1010_WR, 0x15, 0x1f },
  98. { QT1010_WR, 0x16, 0xff },
  99. { QT1010_WR, 0x18, 0xff },
  100. { QT1010_WR, 0x1f, 0xff }, /* 40 c write */
  101. { QT1010_WR, 0x20, 0xff }, /* 41 c write */
  102. { QT1010_WR, 0x21, 0x53 },
  103. { QT1010_WR, 0x25, 0xff }, /* 43 c write */
  104. { QT1010_WR, 0x26, 0x15 },
  105. { QT1010_WR, 0x00, 0xff }, /* 45 c write */
  106. { QT1010_WR, 0x02, 0x00 },
  107. { QT1010_WR, 0x01, 0x00 }
  108. };
  109. #define FREQ1 32000000 /* 32 MHz */
  110. #define FREQ2 4000000 /* 4 MHz Quartz oscillator in the stick? */
  111. priv = fe->tuner_priv;
  112. freq = c->frequency;
  113. div = (freq + QT1010_OFFSET) / QT1010_STEP;
  114. freq = (div * QT1010_STEP) - QT1010_OFFSET;
  115. mod1 = (freq + QT1010_OFFSET) % FREQ1;
  116. mod2 = (freq + QT1010_OFFSET) % FREQ2;
  117. priv->frequency = freq;
  118. if (fe->ops.i2c_gate_ctrl)
  119. fe->ops.i2c_gate_ctrl(fe, 1); /* open i2c_gate */
  120. /* reg 05 base value */
  121. if (freq < 290000000) reg05 = 0x14; /* 290 MHz */
  122. else if (freq < 610000000) reg05 = 0x34; /* 610 MHz */
  123. else if (freq < 802000000) reg05 = 0x54; /* 802 MHz */
  124. else reg05 = 0x74;
  125. /* 0x5 */
  126. rd[2].val = reg05;
  127. /* 07 - set frequency: 32 MHz scale */
  128. rd[4].val = (freq + QT1010_OFFSET) / FREQ1;
  129. /* 09 - changes every 8/24 MHz */
  130. if (mod1 < 8000000) rd[6].val = 0x1d;
  131. else rd[6].val = 0x1c;
  132. /* 0a - set frequency: 4 MHz scale (max 28 MHz) */
  133. if (mod1 < 1*FREQ2) rd[7].val = 0x09; /* +0 MHz */
  134. else if (mod1 < 2*FREQ2) rd[7].val = 0x08; /* +4 MHz */
  135. else if (mod1 < 3*FREQ2) rd[7].val = 0x0f; /* +8 MHz */
  136. else if (mod1 < 4*FREQ2) rd[7].val = 0x0e; /* +12 MHz */
  137. else if (mod1 < 5*FREQ2) rd[7].val = 0x0d; /* +16 MHz */
  138. else if (mod1 < 6*FREQ2) rd[7].val = 0x0c; /* +20 MHz */
  139. else if (mod1 < 7*FREQ2) rd[7].val = 0x0b; /* +24 MHz */
  140. else rd[7].val = 0x0a; /* +28 MHz */
  141. /* 0b - changes every 2/2 MHz */
  142. if (mod2 < 2000000) rd[8].val = 0x45;
  143. else rd[8].val = 0x44;
  144. /* 1a - set frequency: 125 kHz scale (max 3875 kHz)*/
  145. tmpval = 0x78; /* byte, overflows intentionally */
  146. rd[10].val = tmpval-((mod2/QT1010_STEP)*0x08);
  147. /* 11 */
  148. rd[13].val = 0xfd; /* TODO: correct value calculation */
  149. /* 12 */
  150. rd[14].val = 0x91; /* TODO: correct value calculation */
  151. /* 22 */
  152. if (freq < 450000000) rd[15].val = 0xd0; /* 450 MHz */
  153. else if (freq < 482000000) rd[15].val = 0xd1; /* 482 MHz */
  154. else if (freq < 514000000) rd[15].val = 0xd4; /* 514 MHz */
  155. else if (freq < 546000000) rd[15].val = 0xd7; /* 546 MHz */
  156. else if (freq < 610000000) rd[15].val = 0xda; /* 610 MHz */
  157. else rd[15].val = 0xd0;
  158. /* 05 */
  159. rd[35].val = (reg05 & 0xf0);
  160. /* 1f */
  161. if (mod1 < 8000000) tmpval = 0x00;
  162. else if (mod1 < 12000000) tmpval = 0x01;
  163. else if (mod1 < 16000000) tmpval = 0x02;
  164. else if (mod1 < 24000000) tmpval = 0x03;
  165. else if (mod1 < 28000000) tmpval = 0x04;
  166. else tmpval = 0x05;
  167. rd[40].val = (priv->reg1f_init_val + 0x0e + tmpval);
  168. /* 20 */
  169. if (mod1 < 8000000) tmpval = 0x00;
  170. else if (mod1 < 12000000) tmpval = 0x01;
  171. else if (mod1 < 20000000) tmpval = 0x02;
  172. else if (mod1 < 24000000) tmpval = 0x03;
  173. else if (mod1 < 28000000) tmpval = 0x04;
  174. else tmpval = 0x05;
  175. rd[41].val = (priv->reg20_init_val + 0x0d + tmpval);
  176. /* 25 */
  177. rd[43].val = priv->reg25_init_val;
  178. /* 00 */
  179. rd[45].val = 0x92; /* TODO: correct value calculation */
  180. dev_dbg(&priv->i2c->dev,
  181. "%s: freq:%u 05:%02x 07:%02x 09:%02x 0a:%02x 0b:%02x " \
  182. "1a:%02x 11:%02x 12:%02x 22:%02x 05:%02x 1f:%02x " \
  183. "20:%02x 25:%02x 00:%02x\n", __func__, \
  184. freq, rd[2].val, rd[4].val, rd[6].val, rd[7].val, \
  185. rd[8].val, rd[10].val, rd[13].val, rd[14].val, \
  186. rd[15].val, rd[35].val, rd[40].val, rd[41].val, \
  187. rd[43].val, rd[45].val);
  188. for (i = 0; i < ARRAY_SIZE(rd); i++) {
  189. if (rd[i].oper == QT1010_WR) {
  190. err = qt1010_writereg(priv, rd[i].reg, rd[i].val);
  191. } else { /* read is required to proper locking */
  192. err = qt1010_readreg(priv, rd[i].reg, &tmpval);
  193. }
  194. if (err) return err;
  195. }
  196. if (fe->ops.i2c_gate_ctrl)
  197. fe->ops.i2c_gate_ctrl(fe, 0); /* close i2c_gate */
  198. return 0;
  199. }
  200. static int qt1010_init_meas1(struct qt1010_priv *priv,
  201. u8 oper, u8 reg, u8 reg_init_val, u8 *retval)
  202. {
  203. u8 i, val1, val2;
  204. int err;
  205. qt1010_i2c_oper_t i2c_data[] = {
  206. { QT1010_WR, reg, reg_init_val },
  207. { QT1010_WR, 0x1e, 0x00 },
  208. { QT1010_WR, 0x1e, oper },
  209. { QT1010_RD, reg, 0xff }
  210. };
  211. for (i = 0; i < ARRAY_SIZE(i2c_data); i++) {
  212. if (i2c_data[i].oper == QT1010_WR) {
  213. err = qt1010_writereg(priv, i2c_data[i].reg,
  214. i2c_data[i].val);
  215. } else {
  216. err = qt1010_readreg(priv, i2c_data[i].reg, &val2);
  217. }
  218. if (err) return err;
  219. }
  220. do {
  221. val1 = val2;
  222. err = qt1010_readreg(priv, reg, &val2);
  223. if (err) return err;
  224. dev_dbg(&priv->i2c->dev, "%s: compare reg:%02x %02x %02x\n",
  225. __func__, reg, val1, val2);
  226. } while (val1 != val2);
  227. *retval = val1;
  228. return qt1010_writereg(priv, 0x1e, 0x00);
  229. }
  230. static int qt1010_init_meas2(struct qt1010_priv *priv,
  231. u8 reg_init_val, u8 *retval)
  232. {
  233. u8 i, val;
  234. int err;
  235. qt1010_i2c_oper_t i2c_data[] = {
  236. { QT1010_WR, 0x07, reg_init_val },
  237. { QT1010_WR, 0x22, 0xd0 },
  238. { QT1010_WR, 0x1e, 0x00 },
  239. { QT1010_WR, 0x1e, 0xd0 },
  240. { QT1010_RD, 0x22, 0xff },
  241. { QT1010_WR, 0x1e, 0x00 },
  242. { QT1010_WR, 0x22, 0xff }
  243. };
  244. for (i = 0; i < ARRAY_SIZE(i2c_data); i++) {
  245. if (i2c_data[i].oper == QT1010_WR) {
  246. err = qt1010_writereg(priv, i2c_data[i].reg,
  247. i2c_data[i].val);
  248. } else {
  249. err = qt1010_readreg(priv, i2c_data[i].reg, &val);
  250. }
  251. if (err) return err;
  252. }
  253. *retval = val;
  254. return 0;
  255. }
  256. static int qt1010_init(struct dvb_frontend *fe)
  257. {
  258. struct qt1010_priv *priv = fe->tuner_priv;
  259. struct dtv_frontend_properties *c = &fe->dtv_property_cache;
  260. int err = 0;
  261. u8 i, tmpval, *valptr = NULL;
  262. static const qt1010_i2c_oper_t i2c_data[] = {
  263. { QT1010_WR, 0x01, 0x80 },
  264. { QT1010_WR, 0x0d, 0x84 },
  265. { QT1010_WR, 0x0e, 0xb7 },
  266. { QT1010_WR, 0x2a, 0x23 },
  267. { QT1010_WR, 0x2c, 0xdc },
  268. { QT1010_M1, 0x25, 0x40 }, /* get reg 25 init value */
  269. { QT1010_M1, 0x81, 0xff }, /* get reg 25 init value */
  270. { QT1010_WR, 0x2b, 0x70 },
  271. { QT1010_WR, 0x2a, 0x23 },
  272. { QT1010_M1, 0x26, 0x08 },
  273. { QT1010_M1, 0x82, 0xff },
  274. { QT1010_WR, 0x05, 0x14 },
  275. { QT1010_WR, 0x06, 0x44 },
  276. { QT1010_WR, 0x07, 0x28 },
  277. { QT1010_WR, 0x08, 0x0b },
  278. { QT1010_WR, 0x11, 0xfd },
  279. { QT1010_M1, 0x22, 0x0d },
  280. { QT1010_M1, 0xd0, 0xff },
  281. { QT1010_WR, 0x06, 0x40 },
  282. { QT1010_WR, 0x16, 0xf0 },
  283. { QT1010_WR, 0x02, 0x38 },
  284. { QT1010_WR, 0x03, 0x18 },
  285. { QT1010_WR, 0x20, 0xe0 },
  286. { QT1010_M1, 0x1f, 0x20 }, /* get reg 1f init value */
  287. { QT1010_M1, 0x84, 0xff }, /* get reg 1f init value */
  288. { QT1010_RD, 0x20, 0x20 }, /* get reg 20 init value */
  289. { QT1010_WR, 0x03, 0x19 },
  290. { QT1010_WR, 0x02, 0x3f },
  291. { QT1010_WR, 0x21, 0x53 },
  292. { QT1010_RD, 0x21, 0xff },
  293. { QT1010_WR, 0x11, 0xfd },
  294. { QT1010_WR, 0x05, 0x34 },
  295. { QT1010_WR, 0x06, 0x44 },
  296. { QT1010_WR, 0x08, 0x08 }
  297. };
  298. if (fe->ops.i2c_gate_ctrl)
  299. fe->ops.i2c_gate_ctrl(fe, 1); /* open i2c_gate */
  300. for (i = 0; i < ARRAY_SIZE(i2c_data); i++) {
  301. switch (i2c_data[i].oper) {
  302. case QT1010_WR:
  303. err = qt1010_writereg(priv, i2c_data[i].reg,
  304. i2c_data[i].val);
  305. break;
  306. case QT1010_RD:
  307. if (i2c_data[i].val == 0x20)
  308. valptr = &priv->reg20_init_val;
  309. else
  310. valptr = &tmpval;
  311. err = qt1010_readreg(priv, i2c_data[i].reg, valptr);
  312. break;
  313. case QT1010_M1:
  314. if (i2c_data[i].val == 0x25)
  315. valptr = &priv->reg25_init_val;
  316. else if (i2c_data[i].val == 0x1f)
  317. valptr = &priv->reg1f_init_val;
  318. else
  319. valptr = &tmpval;
  320. BUG_ON(i >= ARRAY_SIZE(i2c_data) - 1);
  321. err = qt1010_init_meas1(priv, i2c_data[i+1].reg,
  322. i2c_data[i].reg,
  323. i2c_data[i].val, valptr);
  324. i++;
  325. break;
  326. }
  327. if (err)
  328. return err;
  329. }
  330. for (i = 0x31; i < 0x3a; i++) /* 0x31 - 0x39 */
  331. if ((err = qt1010_init_meas2(priv, i, &tmpval)))
  332. return err;
  333. if (!c->frequency)
  334. c->frequency = 545000000; /* Sigmatek DVB-110 545000000 */
  335. /* MSI Megasky 580 GL861 533000000 */
  336. return qt1010_set_params(fe);
  337. }
  338. static int qt1010_release(struct dvb_frontend *fe)
  339. {
  340. kfree(fe->tuner_priv);
  341. fe->tuner_priv = NULL;
  342. return 0;
  343. }
  344. static int qt1010_get_frequency(struct dvb_frontend *fe, u32 *frequency)
  345. {
  346. struct qt1010_priv *priv = fe->tuner_priv;
  347. *frequency = priv->frequency;
  348. return 0;
  349. }
  350. static int qt1010_get_if_frequency(struct dvb_frontend *fe, u32 *frequency)
  351. {
  352. *frequency = 36125000;
  353. return 0;
  354. }
  355. static const struct dvb_tuner_ops qt1010_tuner_ops = {
  356. .info = {
  357. .name = "Quantek QT1010",
  358. .frequency_min = QT1010_MIN_FREQ,
  359. .frequency_max = QT1010_MAX_FREQ,
  360. .frequency_step = QT1010_STEP,
  361. },
  362. .release = qt1010_release,
  363. .init = qt1010_init,
  364. /* TODO: implement sleep */
  365. .set_params = qt1010_set_params,
  366. .get_frequency = qt1010_get_frequency,
  367. .get_if_frequency = qt1010_get_if_frequency,
  368. };
  369. struct dvb_frontend * qt1010_attach(struct dvb_frontend *fe,
  370. struct i2c_adapter *i2c,
  371. struct qt1010_config *cfg)
  372. {
  373. struct qt1010_priv *priv = NULL;
  374. u8 id;
  375. priv = kzalloc(sizeof(struct qt1010_priv), GFP_KERNEL);
  376. if (priv == NULL)
  377. return NULL;
  378. priv->cfg = cfg;
  379. priv->i2c = i2c;
  380. if (fe->ops.i2c_gate_ctrl)
  381. fe->ops.i2c_gate_ctrl(fe, 1); /* open i2c_gate */
  382. /* Try to detect tuner chip. Probably this is not correct register. */
  383. if (qt1010_readreg(priv, 0x29, &id) != 0 || (id != 0x39)) {
  384. kfree(priv);
  385. return NULL;
  386. }
  387. if (fe->ops.i2c_gate_ctrl)
  388. fe->ops.i2c_gate_ctrl(fe, 0); /* close i2c_gate */
  389. dev_info(&priv->i2c->dev,
  390. "%s: Quantek QT1010 successfully identified\n",
  391. KBUILD_MODNAME);
  392. memcpy(&fe->ops.tuner_ops, &qt1010_tuner_ops,
  393. sizeof(struct dvb_tuner_ops));
  394. fe->tuner_priv = priv;
  395. return fe;
  396. }
  397. EXPORT_SYMBOL(qt1010_attach);
  398. MODULE_DESCRIPTION("Quantek QT1010 silicon tuner driver");
  399. MODULE_AUTHOR("Antti Palosaari <crope@iki.fi>");
  400. MODULE_AUTHOR("Aapo Tahkola <aet@rasterburn.org>");
  401. MODULE_VERSION("0.1");
  402. MODULE_LICENSE("GPL");