mxl111sf-gpio.c 19 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757
  1. /*
  2. * mxl111sf-gpio.c - driver for the MaxLinear MXL111SF
  3. *
  4. * Copyright (C) 2010-2014 Michael Krufky <mkrufky@linuxtv.org>
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License as published by
  8. * the Free Software Foundation; either version 2 of the License, or
  9. * (at your option) any later version.
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program; if not, write to the Free Software
  18. * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  19. */
  20. #include "mxl111sf-gpio.h"
  21. #include "mxl111sf-i2c.h"
  22. #include "mxl111sf.h"
  23. /* ------------------------------------------------------------------------- */
  24. #define MXL_GPIO_MUX_REG_0 0x84
  25. #define MXL_GPIO_MUX_REG_1 0x89
  26. #define MXL_GPIO_MUX_REG_2 0x82
  27. #define MXL_GPIO_DIR_INPUT 0
  28. #define MXL_GPIO_DIR_OUTPUT 1
  29. static int mxl111sf_set_gpo_state(struct mxl111sf_state *state, u8 pin, u8 val)
  30. {
  31. int ret;
  32. u8 tmp;
  33. mxl_debug_adv("(%d, %d)", pin, val);
  34. if ((pin > 0) && (pin < 8)) {
  35. ret = mxl111sf_read_reg(state, 0x19, &tmp);
  36. if (mxl_fail(ret))
  37. goto fail;
  38. tmp &= ~(1 << (pin - 1));
  39. tmp |= (val << (pin - 1));
  40. ret = mxl111sf_write_reg(state, 0x19, tmp);
  41. if (mxl_fail(ret))
  42. goto fail;
  43. } else if (pin <= 10) {
  44. if (pin == 0)
  45. pin += 7;
  46. ret = mxl111sf_read_reg(state, 0x30, &tmp);
  47. if (mxl_fail(ret))
  48. goto fail;
  49. tmp &= ~(1 << (pin - 3));
  50. tmp |= (val << (pin - 3));
  51. ret = mxl111sf_write_reg(state, 0x30, tmp);
  52. if (mxl_fail(ret))
  53. goto fail;
  54. } else
  55. ret = -EINVAL;
  56. fail:
  57. return ret;
  58. }
  59. static int mxl111sf_get_gpi_state(struct mxl111sf_state *state, u8 pin, u8 *val)
  60. {
  61. int ret;
  62. u8 tmp;
  63. mxl_debug("(0x%02x)", pin);
  64. *val = 0;
  65. switch (pin) {
  66. case 0:
  67. case 1:
  68. case 2:
  69. case 3:
  70. ret = mxl111sf_read_reg(state, 0x23, &tmp);
  71. if (mxl_fail(ret))
  72. goto fail;
  73. *val = (tmp >> (pin + 4)) & 0x01;
  74. break;
  75. case 4:
  76. case 5:
  77. case 6:
  78. case 7:
  79. ret = mxl111sf_read_reg(state, 0x2f, &tmp);
  80. if (mxl_fail(ret))
  81. goto fail;
  82. *val = (tmp >> pin) & 0x01;
  83. break;
  84. case 8:
  85. case 9:
  86. case 10:
  87. ret = mxl111sf_read_reg(state, 0x22, &tmp);
  88. if (mxl_fail(ret))
  89. goto fail;
  90. *val = (tmp >> (pin - 3)) & 0x01;
  91. break;
  92. default:
  93. return -EINVAL; /* invalid pin */
  94. }
  95. fail:
  96. return ret;
  97. }
  98. struct mxl_gpio_cfg {
  99. u8 pin;
  100. u8 dir;
  101. u8 val;
  102. };
  103. static int mxl111sf_config_gpio_pins(struct mxl111sf_state *state,
  104. struct mxl_gpio_cfg *gpio_cfg)
  105. {
  106. int ret;
  107. u8 tmp;
  108. mxl_debug_adv("(%d, %d)", gpio_cfg->pin, gpio_cfg->dir);
  109. switch (gpio_cfg->pin) {
  110. case 0:
  111. case 1:
  112. case 2:
  113. case 3:
  114. ret = mxl111sf_read_reg(state, MXL_GPIO_MUX_REG_0, &tmp);
  115. if (mxl_fail(ret))
  116. goto fail;
  117. tmp &= ~(1 << (gpio_cfg->pin + 4));
  118. tmp |= (gpio_cfg->dir << (gpio_cfg->pin + 4));
  119. ret = mxl111sf_write_reg(state, MXL_GPIO_MUX_REG_0, tmp);
  120. if (mxl_fail(ret))
  121. goto fail;
  122. break;
  123. case 4:
  124. case 5:
  125. case 6:
  126. case 7:
  127. ret = mxl111sf_read_reg(state, MXL_GPIO_MUX_REG_1, &tmp);
  128. if (mxl_fail(ret))
  129. goto fail;
  130. tmp &= ~(1 << gpio_cfg->pin);
  131. tmp |= (gpio_cfg->dir << gpio_cfg->pin);
  132. ret = mxl111sf_write_reg(state, MXL_GPIO_MUX_REG_1, tmp);
  133. if (mxl_fail(ret))
  134. goto fail;
  135. break;
  136. case 8:
  137. case 9:
  138. case 10:
  139. ret = mxl111sf_read_reg(state, MXL_GPIO_MUX_REG_2, &tmp);
  140. if (mxl_fail(ret))
  141. goto fail;
  142. tmp &= ~(1 << (gpio_cfg->pin - 3));
  143. tmp |= (gpio_cfg->dir << (gpio_cfg->pin - 3));
  144. ret = mxl111sf_write_reg(state, MXL_GPIO_MUX_REG_2, tmp);
  145. if (mxl_fail(ret))
  146. goto fail;
  147. break;
  148. default:
  149. return -EINVAL; /* invalid pin */
  150. }
  151. ret = (MXL_GPIO_DIR_OUTPUT == gpio_cfg->dir) ?
  152. mxl111sf_set_gpo_state(state,
  153. gpio_cfg->pin, gpio_cfg->val) :
  154. mxl111sf_get_gpi_state(state,
  155. gpio_cfg->pin, &gpio_cfg->val);
  156. mxl_fail(ret);
  157. fail:
  158. return ret;
  159. }
  160. static int mxl111sf_hw_do_set_gpio(struct mxl111sf_state *state,
  161. int gpio, int direction, int val)
  162. {
  163. struct mxl_gpio_cfg gpio_config = {
  164. .pin = gpio,
  165. .dir = direction,
  166. .val = val,
  167. };
  168. mxl_debug("(%d, %d, %d)", gpio, direction, val);
  169. return mxl111sf_config_gpio_pins(state, &gpio_config);
  170. }
  171. /* ------------------------------------------------------------------------- */
  172. #define PIN_MUX_MPEG_MODE_MASK 0x40 /* 0x17 <6> */
  173. #define PIN_MUX_MPEG_PAR_EN_MASK 0x01 /* 0x18 <0> */
  174. #define PIN_MUX_MPEG_SER_EN_MASK 0x02 /* 0x18 <1> */
  175. #define PIN_MUX_MPG_IN_MUX_MASK 0x80 /* 0x3D <7> */
  176. #define PIN_MUX_BT656_ENABLE_MASK 0x04 /* 0x12 <2> */
  177. #define PIN_MUX_I2S_ENABLE_MASK 0x40 /* 0x15 <6> */
  178. #define PIN_MUX_SPI_MODE_MASK 0x10 /* 0x3D <4> */
  179. #define PIN_MUX_MCLK_EN_CTRL_MASK 0x10 /* 0x82 <4> */
  180. #define PIN_MUX_MPSYN_EN_CTRL_MASK 0x20 /* 0x82 <5> */
  181. #define PIN_MUX_MDVAL_EN_CTRL_MASK 0x40 /* 0x82 <6> */
  182. #define PIN_MUX_MPERR_EN_CTRL_MASK 0x80 /* 0x82 <7> */
  183. #define PIN_MUX_MDAT_EN_0_MASK 0x10 /* 0x84 <4> */
  184. #define PIN_MUX_MDAT_EN_1_MASK 0x20 /* 0x84 <5> */
  185. #define PIN_MUX_MDAT_EN_2_MASK 0x40 /* 0x84 <6> */
  186. #define PIN_MUX_MDAT_EN_3_MASK 0x80 /* 0x84 <7> */
  187. #define PIN_MUX_MDAT_EN_4_MASK 0x10 /* 0x89 <4> */
  188. #define PIN_MUX_MDAT_EN_5_MASK 0x20 /* 0x89 <5> */
  189. #define PIN_MUX_MDAT_EN_6_MASK 0x40 /* 0x89 <6> */
  190. #define PIN_MUX_MDAT_EN_7_MASK 0x80 /* 0x89 <7> */
  191. int mxl111sf_config_pin_mux_modes(struct mxl111sf_state *state,
  192. enum mxl111sf_mux_config pin_mux_config)
  193. {
  194. u8 r12, r15, r17, r18, r3D, r82, r84, r89;
  195. int ret;
  196. mxl_debug("(%d)", pin_mux_config);
  197. ret = mxl111sf_read_reg(state, 0x17, &r17);
  198. if (mxl_fail(ret))
  199. goto fail;
  200. ret = mxl111sf_read_reg(state, 0x18, &r18);
  201. if (mxl_fail(ret))
  202. goto fail;
  203. ret = mxl111sf_read_reg(state, 0x12, &r12);
  204. if (mxl_fail(ret))
  205. goto fail;
  206. ret = mxl111sf_read_reg(state, 0x15, &r15);
  207. if (mxl_fail(ret))
  208. goto fail;
  209. ret = mxl111sf_read_reg(state, 0x82, &r82);
  210. if (mxl_fail(ret))
  211. goto fail;
  212. ret = mxl111sf_read_reg(state, 0x84, &r84);
  213. if (mxl_fail(ret))
  214. goto fail;
  215. ret = mxl111sf_read_reg(state, 0x89, &r89);
  216. if (mxl_fail(ret))
  217. goto fail;
  218. ret = mxl111sf_read_reg(state, 0x3D, &r3D);
  219. if (mxl_fail(ret))
  220. goto fail;
  221. switch (pin_mux_config) {
  222. case PIN_MUX_TS_OUT_PARALLEL:
  223. /* mpeg_mode = 1 */
  224. r17 |= PIN_MUX_MPEG_MODE_MASK;
  225. /* mpeg_par_en = 1 */
  226. r18 |= PIN_MUX_MPEG_PAR_EN_MASK;
  227. /* mpeg_ser_en = 0 */
  228. r18 &= ~PIN_MUX_MPEG_SER_EN_MASK;
  229. /* mpg_in_mux = 0 */
  230. r3D &= ~PIN_MUX_MPG_IN_MUX_MASK;
  231. /* bt656_enable = 0 */
  232. r12 &= ~PIN_MUX_BT656_ENABLE_MASK;
  233. /* i2s_enable = 0 */
  234. r15 &= ~PIN_MUX_I2S_ENABLE_MASK;
  235. /* spi_mode = 0 */
  236. r3D &= ~PIN_MUX_SPI_MODE_MASK;
  237. /* mclk_en_ctrl = 1 */
  238. r82 |= PIN_MUX_MCLK_EN_CTRL_MASK;
  239. /* mperr_en_ctrl = 1 */
  240. r82 |= PIN_MUX_MPERR_EN_CTRL_MASK;
  241. /* mdval_en_ctrl = 1 */
  242. r82 |= PIN_MUX_MDVAL_EN_CTRL_MASK;
  243. /* mpsyn_en_ctrl = 1 */
  244. r82 |= PIN_MUX_MPSYN_EN_CTRL_MASK;
  245. /* mdat_en_ctrl[3:0] = 0xF */
  246. r84 |= 0xF0;
  247. /* mdat_en_ctrl[7:4] = 0xF */
  248. r89 |= 0xF0;
  249. break;
  250. case PIN_MUX_TS_OUT_SERIAL:
  251. /* mpeg_mode = 1 */
  252. r17 |= PIN_MUX_MPEG_MODE_MASK;
  253. /* mpeg_par_en = 0 */
  254. r18 &= ~PIN_MUX_MPEG_PAR_EN_MASK;
  255. /* mpeg_ser_en = 1 */
  256. r18 |= PIN_MUX_MPEG_SER_EN_MASK;
  257. /* mpg_in_mux = 0 */
  258. r3D &= ~PIN_MUX_MPG_IN_MUX_MASK;
  259. /* bt656_enable = 0 */
  260. r12 &= ~PIN_MUX_BT656_ENABLE_MASK;
  261. /* i2s_enable = 0 */
  262. r15 &= ~PIN_MUX_I2S_ENABLE_MASK;
  263. /* spi_mode = 0 */
  264. r3D &= ~PIN_MUX_SPI_MODE_MASK;
  265. /* mclk_en_ctrl = 1 */
  266. r82 |= PIN_MUX_MCLK_EN_CTRL_MASK;
  267. /* mperr_en_ctrl = 1 */
  268. r82 |= PIN_MUX_MPERR_EN_CTRL_MASK;
  269. /* mdval_en_ctrl = 1 */
  270. r82 |= PIN_MUX_MDVAL_EN_CTRL_MASK;
  271. /* mpsyn_en_ctrl = 1 */
  272. r82 |= PIN_MUX_MPSYN_EN_CTRL_MASK;
  273. /* mdat_en_ctrl[3:0] = 0xF */
  274. r84 |= 0xF0;
  275. /* mdat_en_ctrl[7:4] = 0xF */
  276. r89 |= 0xF0;
  277. break;
  278. case PIN_MUX_GPIO_MODE:
  279. /* mpeg_mode = 0 */
  280. r17 &= ~PIN_MUX_MPEG_MODE_MASK;
  281. /* mpeg_par_en = 0 */
  282. r18 &= ~PIN_MUX_MPEG_PAR_EN_MASK;
  283. /* mpeg_ser_en = 0 */
  284. r18 &= ~PIN_MUX_MPEG_SER_EN_MASK;
  285. /* mpg_in_mux = 0 */
  286. r3D &= ~PIN_MUX_MPG_IN_MUX_MASK;
  287. /* bt656_enable = 0 */
  288. r12 &= ~PIN_MUX_BT656_ENABLE_MASK;
  289. /* i2s_enable = 0 */
  290. r15 &= ~PIN_MUX_I2S_ENABLE_MASK;
  291. /* spi_mode = 0 */
  292. r3D &= ~PIN_MUX_SPI_MODE_MASK;
  293. /* mclk_en_ctrl = 0 */
  294. r82 &= ~PIN_MUX_MCLK_EN_CTRL_MASK;
  295. /* mperr_en_ctrl = 0 */
  296. r82 &= ~PIN_MUX_MPERR_EN_CTRL_MASK;
  297. /* mdval_en_ctrl = 0 */
  298. r82 &= ~PIN_MUX_MDVAL_EN_CTRL_MASK;
  299. /* mpsyn_en_ctrl = 0 */
  300. r82 &= ~PIN_MUX_MPSYN_EN_CTRL_MASK;
  301. /* mdat_en_ctrl[3:0] = 0x0 */
  302. r84 &= 0x0F;
  303. /* mdat_en_ctrl[7:4] = 0x0 */
  304. r89 &= 0x0F;
  305. break;
  306. case PIN_MUX_TS_SERIAL_IN_MODE_0:
  307. /* mpeg_mode = 0 */
  308. r17 &= ~PIN_MUX_MPEG_MODE_MASK;
  309. /* mpeg_par_en = 0 */
  310. r18 &= ~PIN_MUX_MPEG_PAR_EN_MASK;
  311. /* mpeg_ser_en = 1 */
  312. r18 |= PIN_MUX_MPEG_SER_EN_MASK;
  313. /* mpg_in_mux = 0 */
  314. r3D &= ~PIN_MUX_MPG_IN_MUX_MASK;
  315. /* bt656_enable = 0 */
  316. r12 &= ~PIN_MUX_BT656_ENABLE_MASK;
  317. /* i2s_enable = 0 */
  318. r15 &= ~PIN_MUX_I2S_ENABLE_MASK;
  319. /* spi_mode = 0 */
  320. r3D &= ~PIN_MUX_SPI_MODE_MASK;
  321. /* mclk_en_ctrl = 0 */
  322. r82 &= ~PIN_MUX_MCLK_EN_CTRL_MASK;
  323. /* mperr_en_ctrl = 0 */
  324. r82 &= ~PIN_MUX_MPERR_EN_CTRL_MASK;
  325. /* mdval_en_ctrl = 0 */
  326. r82 &= ~PIN_MUX_MDVAL_EN_CTRL_MASK;
  327. /* mpsyn_en_ctrl = 0 */
  328. r82 &= ~PIN_MUX_MPSYN_EN_CTRL_MASK;
  329. /* mdat_en_ctrl[3:0] = 0x0 */
  330. r84 &= 0x0F;
  331. /* mdat_en_ctrl[7:4] = 0x0 */
  332. r89 &= 0x0F;
  333. break;
  334. case PIN_MUX_TS_SERIAL_IN_MODE_1:
  335. /* mpeg_mode = 0 */
  336. r17 &= ~PIN_MUX_MPEG_MODE_MASK;
  337. /* mpeg_par_en = 0 */
  338. r18 &= ~PIN_MUX_MPEG_PAR_EN_MASK;
  339. /* mpeg_ser_en = 1 */
  340. r18 |= PIN_MUX_MPEG_SER_EN_MASK;
  341. /* mpg_in_mux = 1 */
  342. r3D |= PIN_MUX_MPG_IN_MUX_MASK;
  343. /* bt656_enable = 0 */
  344. r12 &= ~PIN_MUX_BT656_ENABLE_MASK;
  345. /* i2s_enable = 0 */
  346. r15 &= ~PIN_MUX_I2S_ENABLE_MASK;
  347. /* spi_mode = 0 */
  348. r3D &= ~PIN_MUX_SPI_MODE_MASK;
  349. /* mclk_en_ctrl = 0 */
  350. r82 &= ~PIN_MUX_MCLK_EN_CTRL_MASK;
  351. /* mperr_en_ctrl = 0 */
  352. r82 &= ~PIN_MUX_MPERR_EN_CTRL_MASK;
  353. /* mdval_en_ctrl = 0 */
  354. r82 &= ~PIN_MUX_MDVAL_EN_CTRL_MASK;
  355. /* mpsyn_en_ctrl = 0 */
  356. r82 &= ~PIN_MUX_MPSYN_EN_CTRL_MASK;
  357. /* mdat_en_ctrl[3:0] = 0x0 */
  358. r84 &= 0x0F;
  359. /* mdat_en_ctrl[7:4] = 0x0 */
  360. r89 &= 0x0F;
  361. break;
  362. case PIN_MUX_TS_SPI_IN_MODE_1:
  363. /* mpeg_mode = 0 */
  364. r17 &= ~PIN_MUX_MPEG_MODE_MASK;
  365. /* mpeg_par_en = 0 */
  366. r18 &= ~PIN_MUX_MPEG_PAR_EN_MASK;
  367. /* mpeg_ser_en = 1 */
  368. r18 |= PIN_MUX_MPEG_SER_EN_MASK;
  369. /* mpg_in_mux = 1 */
  370. r3D |= PIN_MUX_MPG_IN_MUX_MASK;
  371. /* bt656_enable = 0 */
  372. r12 &= ~PIN_MUX_BT656_ENABLE_MASK;
  373. /* i2s_enable = 1 */
  374. r15 |= PIN_MUX_I2S_ENABLE_MASK;
  375. /* spi_mode = 1 */
  376. r3D |= PIN_MUX_SPI_MODE_MASK;
  377. /* mclk_en_ctrl = 0 */
  378. r82 &= ~PIN_MUX_MCLK_EN_CTRL_MASK;
  379. /* mperr_en_ctrl = 0 */
  380. r82 &= ~PIN_MUX_MPERR_EN_CTRL_MASK;
  381. /* mdval_en_ctrl = 0 */
  382. r82 &= ~PIN_MUX_MDVAL_EN_CTRL_MASK;
  383. /* mpsyn_en_ctrl = 0 */
  384. r82 &= ~PIN_MUX_MPSYN_EN_CTRL_MASK;
  385. /* mdat_en_ctrl[3:0] = 0x0 */
  386. r84 &= 0x0F;
  387. /* mdat_en_ctrl[7:4] = 0x0 */
  388. r89 &= 0x0F;
  389. break;
  390. case PIN_MUX_TS_SPI_IN_MODE_0:
  391. /* mpeg_mode = 0 */
  392. r17 &= ~PIN_MUX_MPEG_MODE_MASK;
  393. /* mpeg_par_en = 0 */
  394. r18 &= ~PIN_MUX_MPEG_PAR_EN_MASK;
  395. /* mpeg_ser_en = 1 */
  396. r18 |= PIN_MUX_MPEG_SER_EN_MASK;
  397. /* mpg_in_mux = 0 */
  398. r3D &= ~PIN_MUX_MPG_IN_MUX_MASK;
  399. /* bt656_enable = 0 */
  400. r12 &= ~PIN_MUX_BT656_ENABLE_MASK;
  401. /* i2s_enable = 1 */
  402. r15 |= PIN_MUX_I2S_ENABLE_MASK;
  403. /* spi_mode = 1 */
  404. r3D |= PIN_MUX_SPI_MODE_MASK;
  405. /* mclk_en_ctrl = 0 */
  406. r82 &= ~PIN_MUX_MCLK_EN_CTRL_MASK;
  407. /* mperr_en_ctrl = 0 */
  408. r82 &= ~PIN_MUX_MPERR_EN_CTRL_MASK;
  409. /* mdval_en_ctrl = 0 */
  410. r82 &= ~PIN_MUX_MDVAL_EN_CTRL_MASK;
  411. /* mpsyn_en_ctrl = 0 */
  412. r82 &= ~PIN_MUX_MPSYN_EN_CTRL_MASK;
  413. /* mdat_en_ctrl[3:0] = 0x0 */
  414. r84 &= 0x0F;
  415. /* mdat_en_ctrl[7:4] = 0x0 */
  416. r89 &= 0x0F;
  417. break;
  418. case PIN_MUX_TS_PARALLEL_IN:
  419. /* mpeg_mode = 0 */
  420. r17 &= ~PIN_MUX_MPEG_MODE_MASK;
  421. /* mpeg_par_en = 1 */
  422. r18 |= PIN_MUX_MPEG_PAR_EN_MASK;
  423. /* mpeg_ser_en = 0 */
  424. r18 &= ~PIN_MUX_MPEG_SER_EN_MASK;
  425. /* mpg_in_mux = 0 */
  426. r3D &= ~PIN_MUX_MPG_IN_MUX_MASK;
  427. /* bt656_enable = 0 */
  428. r12 &= ~PIN_MUX_BT656_ENABLE_MASK;
  429. /* i2s_enable = 0 */
  430. r15 &= ~PIN_MUX_I2S_ENABLE_MASK;
  431. /* spi_mode = 0 */
  432. r3D &= ~PIN_MUX_SPI_MODE_MASK;
  433. /* mclk_en_ctrl = 0 */
  434. r82 &= ~PIN_MUX_MCLK_EN_CTRL_MASK;
  435. /* mperr_en_ctrl = 0 */
  436. r82 &= ~PIN_MUX_MPERR_EN_CTRL_MASK;
  437. /* mdval_en_ctrl = 0 */
  438. r82 &= ~PIN_MUX_MDVAL_EN_CTRL_MASK;
  439. /* mpsyn_en_ctrl = 0 */
  440. r82 &= ~PIN_MUX_MPSYN_EN_CTRL_MASK;
  441. /* mdat_en_ctrl[3:0] = 0x0 */
  442. r84 &= 0x0F;
  443. /* mdat_en_ctrl[7:4] = 0x0 */
  444. r89 &= 0x0F;
  445. break;
  446. case PIN_MUX_BT656_I2S_MODE:
  447. /* mpeg_mode = 0 */
  448. r17 &= ~PIN_MUX_MPEG_MODE_MASK;
  449. /* mpeg_par_en = 0 */
  450. r18 &= ~PIN_MUX_MPEG_PAR_EN_MASK;
  451. /* mpeg_ser_en = 0 */
  452. r18 &= ~PIN_MUX_MPEG_SER_EN_MASK;
  453. /* mpg_in_mux = 0 */
  454. r3D &= ~PIN_MUX_MPG_IN_MUX_MASK;
  455. /* bt656_enable = 1 */
  456. r12 |= PIN_MUX_BT656_ENABLE_MASK;
  457. /* i2s_enable = 1 */
  458. r15 |= PIN_MUX_I2S_ENABLE_MASK;
  459. /* spi_mode = 0 */
  460. r3D &= ~PIN_MUX_SPI_MODE_MASK;
  461. /* mclk_en_ctrl = 0 */
  462. r82 &= ~PIN_MUX_MCLK_EN_CTRL_MASK;
  463. /* mperr_en_ctrl = 0 */
  464. r82 &= ~PIN_MUX_MPERR_EN_CTRL_MASK;
  465. /* mdval_en_ctrl = 0 */
  466. r82 &= ~PIN_MUX_MDVAL_EN_CTRL_MASK;
  467. /* mpsyn_en_ctrl = 0 */
  468. r82 &= ~PIN_MUX_MPSYN_EN_CTRL_MASK;
  469. /* mdat_en_ctrl[3:0] = 0x0 */
  470. r84 &= 0x0F;
  471. /* mdat_en_ctrl[7:4] = 0x0 */
  472. r89 &= 0x0F;
  473. break;
  474. case PIN_MUX_DEFAULT:
  475. default:
  476. /* mpeg_mode = 1 */
  477. r17 |= PIN_MUX_MPEG_MODE_MASK;
  478. /* mpeg_par_en = 0 */
  479. r18 &= ~PIN_MUX_MPEG_PAR_EN_MASK;
  480. /* mpeg_ser_en = 0 */
  481. r18 &= ~PIN_MUX_MPEG_SER_EN_MASK;
  482. /* mpg_in_mux = 0 */
  483. r3D &= ~PIN_MUX_MPG_IN_MUX_MASK;
  484. /* bt656_enable = 0 */
  485. r12 &= ~PIN_MUX_BT656_ENABLE_MASK;
  486. /* i2s_enable = 0 */
  487. r15 &= ~PIN_MUX_I2S_ENABLE_MASK;
  488. /* spi_mode = 0 */
  489. r3D &= ~PIN_MUX_SPI_MODE_MASK;
  490. /* mclk_en_ctrl = 0 */
  491. r82 &= ~PIN_MUX_MCLK_EN_CTRL_MASK;
  492. /* mperr_en_ctrl = 0 */
  493. r82 &= ~PIN_MUX_MPERR_EN_CTRL_MASK;
  494. /* mdval_en_ctrl = 0 */
  495. r82 &= ~PIN_MUX_MDVAL_EN_CTRL_MASK;
  496. /* mpsyn_en_ctrl = 0 */
  497. r82 &= ~PIN_MUX_MPSYN_EN_CTRL_MASK;
  498. /* mdat_en_ctrl[3:0] = 0x0 */
  499. r84 &= 0x0F;
  500. /* mdat_en_ctrl[7:4] = 0x0 */
  501. r89 &= 0x0F;
  502. break;
  503. }
  504. ret = mxl111sf_write_reg(state, 0x17, r17);
  505. if (mxl_fail(ret))
  506. goto fail;
  507. ret = mxl111sf_write_reg(state, 0x18, r18);
  508. if (mxl_fail(ret))
  509. goto fail;
  510. ret = mxl111sf_write_reg(state, 0x12, r12);
  511. if (mxl_fail(ret))
  512. goto fail;
  513. ret = mxl111sf_write_reg(state, 0x15, r15);
  514. if (mxl_fail(ret))
  515. goto fail;
  516. ret = mxl111sf_write_reg(state, 0x82, r82);
  517. if (mxl_fail(ret))
  518. goto fail;
  519. ret = mxl111sf_write_reg(state, 0x84, r84);
  520. if (mxl_fail(ret))
  521. goto fail;
  522. ret = mxl111sf_write_reg(state, 0x89, r89);
  523. if (mxl_fail(ret))
  524. goto fail;
  525. ret = mxl111sf_write_reg(state, 0x3D, r3D);
  526. if (mxl_fail(ret))
  527. goto fail;
  528. fail:
  529. return ret;
  530. }
  531. /* ------------------------------------------------------------------------- */
  532. static int mxl111sf_hw_set_gpio(struct mxl111sf_state *state, int gpio, int val)
  533. {
  534. return mxl111sf_hw_do_set_gpio(state, gpio, MXL_GPIO_DIR_OUTPUT, val);
  535. }
  536. static int mxl111sf_hw_gpio_initialize(struct mxl111sf_state *state)
  537. {
  538. u8 gpioval = 0x07; /* write protect enabled, signal LEDs off */
  539. int i, ret;
  540. mxl_debug("()");
  541. for (i = 3; i < 8; i++) {
  542. ret = mxl111sf_hw_set_gpio(state, i, (gpioval >> i) & 0x01);
  543. if (mxl_fail(ret))
  544. break;
  545. }
  546. return ret;
  547. }
  548. #define PCA9534_I2C_ADDR (0x40 >> 1)
  549. static int pca9534_set_gpio(struct mxl111sf_state *state, int gpio, int val)
  550. {
  551. u8 w[2] = { 1, 0 };
  552. u8 r = 0;
  553. struct i2c_msg msg[] = {
  554. { .addr = PCA9534_I2C_ADDR,
  555. .flags = 0, .buf = w, .len = 1 },
  556. { .addr = PCA9534_I2C_ADDR,
  557. .flags = I2C_M_RD, .buf = &r, .len = 1 },
  558. };
  559. mxl_debug("(%d, %d)", gpio, val);
  560. /* read current GPIO levels from flip-flop */
  561. i2c_transfer(&state->d->i2c_adap, msg, 2);
  562. /* prepare write buffer with current GPIO levels */
  563. msg[0].len = 2;
  564. #if 0
  565. w[0] = 1;
  566. #endif
  567. w[1] = r;
  568. /* clear the desired GPIO */
  569. w[1] &= ~(1 << gpio);
  570. /* set the desired GPIO value */
  571. w[1] |= ((val ? 1 : 0) << gpio);
  572. /* write new GPIO levels to flip-flop */
  573. i2c_transfer(&state->d->i2c_adap, &msg[0], 1);
  574. return 0;
  575. }
  576. static int pca9534_init_port_expander(struct mxl111sf_state *state)
  577. {
  578. u8 w[2] = { 1, 0x07 }; /* write protect enabled, signal LEDs off */
  579. struct i2c_msg msg = {
  580. .addr = PCA9534_I2C_ADDR,
  581. .flags = 0, .buf = w, .len = 2
  582. };
  583. mxl_debug("()");
  584. i2c_transfer(&state->d->i2c_adap, &msg, 1);
  585. /* configure all pins as outputs */
  586. w[0] = 3;
  587. w[1] = 0;
  588. i2c_transfer(&state->d->i2c_adap, &msg, 1);
  589. return 0;
  590. }
  591. int mxl111sf_set_gpio(struct mxl111sf_state *state, int gpio, int val)
  592. {
  593. mxl_debug("(%d, %d)", gpio, val);
  594. switch (state->gpio_port_expander) {
  595. default:
  596. mxl_printk(KERN_ERR,
  597. "gpio_port_expander undefined, assuming PCA9534");
  598. /* fall-thru */
  599. case mxl111sf_PCA9534:
  600. return pca9534_set_gpio(state, gpio, val);
  601. case mxl111sf_gpio_hw:
  602. return mxl111sf_hw_set_gpio(state, gpio, val);
  603. }
  604. }
  605. static int mxl111sf_probe_port_expander(struct mxl111sf_state *state)
  606. {
  607. int ret;
  608. u8 w = 1;
  609. u8 r = 0;
  610. struct i2c_msg msg[] = {
  611. { .flags = 0, .buf = &w, .len = 1 },
  612. { .flags = I2C_M_RD, .buf = &r, .len = 1 },
  613. };
  614. mxl_debug("()");
  615. msg[0].addr = 0x70 >> 1;
  616. msg[1].addr = 0x70 >> 1;
  617. /* read current GPIO levels from flip-flop */
  618. ret = i2c_transfer(&state->d->i2c_adap, msg, 2);
  619. if (ret == 2) {
  620. state->port_expander_addr = msg[0].addr;
  621. state->gpio_port_expander = mxl111sf_PCA9534;
  622. mxl_debug("found port expander at 0x%02x",
  623. state->port_expander_addr);
  624. return 0;
  625. }
  626. msg[0].addr = 0x40 >> 1;
  627. msg[1].addr = 0x40 >> 1;
  628. ret = i2c_transfer(&state->d->i2c_adap, msg, 2);
  629. if (ret == 2) {
  630. state->port_expander_addr = msg[0].addr;
  631. state->gpio_port_expander = mxl111sf_PCA9534;
  632. mxl_debug("found port expander at 0x%02x",
  633. state->port_expander_addr);
  634. return 0;
  635. }
  636. state->port_expander_addr = 0xff;
  637. state->gpio_port_expander = mxl111sf_gpio_hw;
  638. mxl_debug("using hardware gpio");
  639. return 0;
  640. }
  641. int mxl111sf_init_port_expander(struct mxl111sf_state *state)
  642. {
  643. mxl_debug("()");
  644. if (0x00 == state->port_expander_addr)
  645. mxl111sf_probe_port_expander(state);
  646. switch (state->gpio_port_expander) {
  647. default:
  648. mxl_printk(KERN_ERR,
  649. "gpio_port_expander undefined, assuming PCA9534");
  650. /* fall-thru */
  651. case mxl111sf_PCA9534:
  652. return pca9534_init_port_expander(state);
  653. case mxl111sf_gpio_hw:
  654. return mxl111sf_hw_gpio_initialize(state);
  655. }
  656. }
  657. /* ------------------------------------------------------------------------ */
  658. int mxl111sf_gpio_mode_switch(struct mxl111sf_state *state, unsigned int mode)
  659. {
  660. /* GPO:
  661. * 3 - ATSC/MH# | 1 = ATSC transport, 0 = MH transport | default 0
  662. * 4 - ATSC_RST## | 1 = ATSC enable, 0 = ATSC Reset | default 0
  663. * 5 - ATSC_EN | 1 = ATSC power enable, 0 = ATSC power off | default 0
  664. * 6 - MH_RESET# | 1 = MH enable, 0 = MH Reset | default 0
  665. * 7 - MH_EN | 1 = MH power enable, 0 = MH power off | default 0
  666. */
  667. mxl_debug("(%d)", mode);
  668. switch (mode) {
  669. case MXL111SF_GPIO_MOD_MH:
  670. mxl111sf_set_gpio(state, 4, 0);
  671. mxl111sf_set_gpio(state, 5, 0);
  672. msleep(50);
  673. mxl111sf_set_gpio(state, 7, 1);
  674. msleep(50);
  675. mxl111sf_set_gpio(state, 6, 1);
  676. msleep(50);
  677. mxl111sf_set_gpio(state, 3, 0);
  678. break;
  679. case MXL111SF_GPIO_MOD_ATSC:
  680. mxl111sf_set_gpio(state, 6, 0);
  681. mxl111sf_set_gpio(state, 7, 0);
  682. msleep(50);
  683. mxl111sf_set_gpio(state, 5, 1);
  684. msleep(50);
  685. mxl111sf_set_gpio(state, 4, 1);
  686. msleep(50);
  687. mxl111sf_set_gpio(state, 3, 1);
  688. break;
  689. default: /* DVBT / STANDBY */
  690. mxl111sf_init_port_expander(state);
  691. break;
  692. }
  693. return 0;
  694. }