card_base.c 35 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402
  1. /**
  2. * IBM Accelerator Family 'GenWQE'
  3. *
  4. * (C) Copyright IBM Corp. 2013
  5. *
  6. * Author: Frank Haverkamp <haver@linux.vnet.ibm.com>
  7. * Author: Joerg-Stephan Vogt <jsvogt@de.ibm.com>
  8. * Author: Michael Jung <mijung@gmx.net>
  9. * Author: Michael Ruettger <michael@ibmra.de>
  10. *
  11. * This program is free software; you can redistribute it and/or modify
  12. * it under the terms of the GNU General Public License (version 2 only)
  13. * as published by the Free Software Foundation.
  14. *
  15. * This program is distributed in the hope that it will be useful,
  16. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  17. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  18. * GNU General Public License for more details.
  19. */
  20. /*
  21. * Module initialization and PCIe setup. Card health monitoring and
  22. * recovery functionality. Character device creation and deletion are
  23. * controlled from here.
  24. */
  25. #include <linux/module.h>
  26. #include <linux/types.h>
  27. #include <linux/pci.h>
  28. #include <linux/err.h>
  29. #include <linux/aer.h>
  30. #include <linux/string.h>
  31. #include <linux/sched.h>
  32. #include <linux/wait.h>
  33. #include <linux/delay.h>
  34. #include <linux/dma-mapping.h>
  35. #include <linux/module.h>
  36. #include <linux/notifier.h>
  37. #include <linux/device.h>
  38. #include <linux/log2.h>
  39. #include "card_base.h"
  40. #include "card_ddcb.h"
  41. MODULE_AUTHOR("Frank Haverkamp <haver@linux.vnet.ibm.com>");
  42. MODULE_AUTHOR("Michael Ruettger <michael@ibmra.de>");
  43. MODULE_AUTHOR("Joerg-Stephan Vogt <jsvogt@de.ibm.com>");
  44. MODULE_AUTHOR("Michael Jung <mijung@gmx.net>");
  45. MODULE_DESCRIPTION("GenWQE Card");
  46. MODULE_VERSION(DRV_VERSION);
  47. MODULE_LICENSE("GPL");
  48. static char genwqe_driver_name[] = GENWQE_DEVNAME;
  49. static struct class *class_genwqe;
  50. static struct dentry *debugfs_genwqe;
  51. static struct genwqe_dev *genwqe_devices[GENWQE_CARD_NO_MAX];
  52. /* PCI structure for identifying device by PCI vendor and device ID */
  53. static const struct pci_device_id genwqe_device_table[] = {
  54. { .vendor = PCI_VENDOR_ID_IBM,
  55. .device = PCI_DEVICE_GENWQE,
  56. .subvendor = PCI_SUBVENDOR_ID_IBM,
  57. .subdevice = PCI_SUBSYSTEM_ID_GENWQE5,
  58. .class = (PCI_CLASSCODE_GENWQE5 << 8),
  59. .class_mask = ~0,
  60. .driver_data = 0 },
  61. /* Initial SR-IOV bring-up image */
  62. { .vendor = PCI_VENDOR_ID_IBM,
  63. .device = PCI_DEVICE_GENWQE,
  64. .subvendor = PCI_SUBVENDOR_ID_IBM_SRIOV,
  65. .subdevice = PCI_SUBSYSTEM_ID_GENWQE5_SRIOV,
  66. .class = (PCI_CLASSCODE_GENWQE5_SRIOV << 8),
  67. .class_mask = ~0,
  68. .driver_data = 0 },
  69. { .vendor = PCI_VENDOR_ID_IBM, /* VF Vendor ID */
  70. .device = 0x0000, /* VF Device ID */
  71. .subvendor = PCI_SUBVENDOR_ID_IBM_SRIOV,
  72. .subdevice = PCI_SUBSYSTEM_ID_GENWQE5_SRIOV,
  73. .class = (PCI_CLASSCODE_GENWQE5_SRIOV << 8),
  74. .class_mask = ~0,
  75. .driver_data = 0 },
  76. /* Fixed up image */
  77. { .vendor = PCI_VENDOR_ID_IBM,
  78. .device = PCI_DEVICE_GENWQE,
  79. .subvendor = PCI_SUBVENDOR_ID_IBM_SRIOV,
  80. .subdevice = PCI_SUBSYSTEM_ID_GENWQE5,
  81. .class = (PCI_CLASSCODE_GENWQE5_SRIOV << 8),
  82. .class_mask = ~0,
  83. .driver_data = 0 },
  84. { .vendor = PCI_VENDOR_ID_IBM, /* VF Vendor ID */
  85. .device = 0x0000, /* VF Device ID */
  86. .subvendor = PCI_SUBVENDOR_ID_IBM_SRIOV,
  87. .subdevice = PCI_SUBSYSTEM_ID_GENWQE5,
  88. .class = (PCI_CLASSCODE_GENWQE5_SRIOV << 8),
  89. .class_mask = ~0,
  90. .driver_data = 0 },
  91. /* Even one more ... */
  92. { .vendor = PCI_VENDOR_ID_IBM,
  93. .device = PCI_DEVICE_GENWQE,
  94. .subvendor = PCI_SUBVENDOR_ID_IBM,
  95. .subdevice = PCI_SUBSYSTEM_ID_GENWQE5_NEW,
  96. .class = (PCI_CLASSCODE_GENWQE5 << 8),
  97. .class_mask = ~0,
  98. .driver_data = 0 },
  99. { 0, } /* 0 terminated list. */
  100. };
  101. MODULE_DEVICE_TABLE(pci, genwqe_device_table);
  102. /**
  103. * genwqe_dev_alloc() - Create and prepare a new card descriptor
  104. *
  105. * Return: Pointer to card descriptor, or ERR_PTR(err) on error
  106. */
  107. static struct genwqe_dev *genwqe_dev_alloc(void)
  108. {
  109. unsigned int i = 0, j;
  110. struct genwqe_dev *cd;
  111. for (i = 0; i < GENWQE_CARD_NO_MAX; i++) {
  112. if (genwqe_devices[i] == NULL)
  113. break;
  114. }
  115. if (i >= GENWQE_CARD_NO_MAX)
  116. return ERR_PTR(-ENODEV);
  117. cd = kzalloc(sizeof(struct genwqe_dev), GFP_KERNEL);
  118. if (!cd)
  119. return ERR_PTR(-ENOMEM);
  120. cd->card_idx = i;
  121. cd->class_genwqe = class_genwqe;
  122. cd->debugfs_genwqe = debugfs_genwqe;
  123. /*
  124. * This comes from kernel config option and can be overritten via
  125. * debugfs.
  126. */
  127. cd->use_platform_recovery = CONFIG_GENWQE_PLATFORM_ERROR_RECOVERY;
  128. init_waitqueue_head(&cd->queue_waitq);
  129. spin_lock_init(&cd->file_lock);
  130. INIT_LIST_HEAD(&cd->file_list);
  131. cd->card_state = GENWQE_CARD_UNUSED;
  132. spin_lock_init(&cd->print_lock);
  133. cd->ddcb_software_timeout = genwqe_ddcb_software_timeout;
  134. cd->kill_timeout = genwqe_kill_timeout;
  135. for (j = 0; j < GENWQE_MAX_VFS; j++)
  136. cd->vf_jobtimeout_msec[j] = genwqe_vf_jobtimeout_msec;
  137. genwqe_devices[i] = cd;
  138. return cd;
  139. }
  140. static void genwqe_dev_free(struct genwqe_dev *cd)
  141. {
  142. if (!cd)
  143. return;
  144. genwqe_devices[cd->card_idx] = NULL;
  145. kfree(cd);
  146. }
  147. /**
  148. * genwqe_bus_reset() - Card recovery
  149. *
  150. * pci_reset_function() will recover the device and ensure that the
  151. * registers are accessible again when it completes with success. If
  152. * not, the card will stay dead and registers will be unaccessible
  153. * still.
  154. */
  155. static int genwqe_bus_reset(struct genwqe_dev *cd)
  156. {
  157. int bars, rc = 0;
  158. struct pci_dev *pci_dev = cd->pci_dev;
  159. void __iomem *mmio;
  160. if (cd->err_inject & GENWQE_INJECT_BUS_RESET_FAILURE)
  161. return -EIO;
  162. mmio = cd->mmio;
  163. cd->mmio = NULL;
  164. pci_iounmap(pci_dev, mmio);
  165. bars = pci_select_bars(pci_dev, IORESOURCE_MEM);
  166. pci_release_selected_regions(pci_dev, bars);
  167. /*
  168. * Firmware/BIOS might change memory mapping during bus reset.
  169. * Settings like enable bus-mastering, ... are backuped and
  170. * restored by the pci_reset_function().
  171. */
  172. dev_dbg(&pci_dev->dev, "[%s] pci_reset function ...\n", __func__);
  173. rc = pci_reset_function(pci_dev);
  174. if (rc) {
  175. dev_err(&pci_dev->dev,
  176. "[%s] err: failed reset func (rc %d)\n", __func__, rc);
  177. return rc;
  178. }
  179. dev_dbg(&pci_dev->dev, "[%s] done with rc=%d\n", __func__, rc);
  180. /*
  181. * Here is the right spot to clear the register read
  182. * failure. pci_bus_reset() does this job in real systems.
  183. */
  184. cd->err_inject &= ~(GENWQE_INJECT_HARDWARE_FAILURE |
  185. GENWQE_INJECT_GFIR_FATAL |
  186. GENWQE_INJECT_GFIR_INFO);
  187. rc = pci_request_selected_regions(pci_dev, bars, genwqe_driver_name);
  188. if (rc) {
  189. dev_err(&pci_dev->dev,
  190. "[%s] err: request bars failed (%d)\n", __func__, rc);
  191. return -EIO;
  192. }
  193. cd->mmio = pci_iomap(pci_dev, 0, 0);
  194. if (cd->mmio == NULL) {
  195. dev_err(&pci_dev->dev,
  196. "[%s] err: mapping BAR0 failed\n", __func__);
  197. return -ENOMEM;
  198. }
  199. return 0;
  200. }
  201. /*
  202. * Hardware circumvention section. Certain bitstreams in our test-lab
  203. * had different kinds of problems. Here is where we adjust those
  204. * bitstreams to function will with this version of our device driver.
  205. *
  206. * Thise circumventions are applied to the physical function only.
  207. * The magical numbers below are identifying development/manufacturing
  208. * versions of the bitstream used on the card.
  209. *
  210. * Turn off error reporting for old/manufacturing images.
  211. */
  212. bool genwqe_need_err_masking(struct genwqe_dev *cd)
  213. {
  214. return (cd->slu_unitcfg & 0xFFFF0ull) < 0x32170ull;
  215. }
  216. static void genwqe_tweak_hardware(struct genwqe_dev *cd)
  217. {
  218. struct pci_dev *pci_dev = cd->pci_dev;
  219. /* Mask FIRs for development images */
  220. if (((cd->slu_unitcfg & 0xFFFF0ull) >= 0x32000ull) &&
  221. ((cd->slu_unitcfg & 0xFFFF0ull) <= 0x33250ull)) {
  222. dev_warn(&pci_dev->dev,
  223. "FIRs masked due to bitstream %016llx.%016llx\n",
  224. cd->slu_unitcfg, cd->app_unitcfg);
  225. __genwqe_writeq(cd, IO_APP_SEC_LEM_DEBUG_OVR,
  226. 0xFFFFFFFFFFFFFFFFull);
  227. __genwqe_writeq(cd, IO_APP_ERR_ACT_MASK,
  228. 0x0000000000000000ull);
  229. }
  230. }
  231. /**
  232. * genwqe_recovery_on_fatal_gfir_required() - Version depended actions
  233. *
  234. * Bitstreams older than 2013-02-17 have a bug where fatal GFIRs must
  235. * be ignored. This is e.g. true for the bitstream we gave to the card
  236. * manufacturer, but also for some old bitstreams we released to our
  237. * test-lab.
  238. */
  239. int genwqe_recovery_on_fatal_gfir_required(struct genwqe_dev *cd)
  240. {
  241. return (cd->slu_unitcfg & 0xFFFF0ull) >= 0x32170ull;
  242. }
  243. int genwqe_flash_readback_fails(struct genwqe_dev *cd)
  244. {
  245. return (cd->slu_unitcfg & 0xFFFF0ull) < 0x32170ull;
  246. }
  247. /**
  248. * genwqe_T_psec() - Calculate PF/VF timeout register content
  249. *
  250. * Note: From a design perspective it turned out to be a bad idea to
  251. * use codes here to specifiy the frequency/speed values. An old
  252. * driver cannot understand new codes and is therefore always a
  253. * problem. Better is to measure out the value or put the
  254. * speed/frequency directly into a register which is always a valid
  255. * value for old as well as for new software.
  256. */
  257. /* T = 1/f */
  258. static int genwqe_T_psec(struct genwqe_dev *cd)
  259. {
  260. u16 speed; /* 1/f -> 250, 200, 166, 175 */
  261. static const int T[] = { 4000, 5000, 6000, 5714 };
  262. speed = (u16)((cd->slu_unitcfg >> 28) & 0x0full);
  263. if (speed >= ARRAY_SIZE(T))
  264. return -1; /* illegal value */
  265. return T[speed];
  266. }
  267. /**
  268. * genwqe_setup_pf_jtimer() - Setup PF hardware timeouts for DDCB execution
  269. *
  270. * Do this _after_ card_reset() is called. Otherwise the values will
  271. * vanish. The settings need to be done when the queues are inactive.
  272. *
  273. * The max. timeout value is 2^(10+x) * T (6ns for 166MHz) * 15/16.
  274. * The min. timeout value is 2^(10+x) * T (6ns for 166MHz) * 14/16.
  275. */
  276. static bool genwqe_setup_pf_jtimer(struct genwqe_dev *cd)
  277. {
  278. u32 T = genwqe_T_psec(cd);
  279. u64 x;
  280. if (genwqe_pf_jobtimeout_msec == 0)
  281. return false;
  282. /* PF: large value needed, flash update 2sec per block */
  283. x = ilog2(genwqe_pf_jobtimeout_msec *
  284. 16000000000uL/(T * 15)) - 10;
  285. genwqe_write_vreg(cd, IO_SLC_VF_APPJOB_TIMEOUT,
  286. 0xff00 | (x & 0xff), 0);
  287. return true;
  288. }
  289. /**
  290. * genwqe_setup_vf_jtimer() - Setup VF hardware timeouts for DDCB execution
  291. */
  292. static bool genwqe_setup_vf_jtimer(struct genwqe_dev *cd)
  293. {
  294. struct pci_dev *pci_dev = cd->pci_dev;
  295. unsigned int vf;
  296. u32 T = genwqe_T_psec(cd);
  297. u64 x;
  298. int totalvfs;
  299. totalvfs = pci_sriov_get_totalvfs(pci_dev);
  300. if (totalvfs <= 0)
  301. return false;
  302. for (vf = 0; vf < totalvfs; vf++) {
  303. if (cd->vf_jobtimeout_msec[vf] == 0)
  304. continue;
  305. x = ilog2(cd->vf_jobtimeout_msec[vf] *
  306. 16000000000uL/(T * 15)) - 10;
  307. genwqe_write_vreg(cd, IO_SLC_VF_APPJOB_TIMEOUT,
  308. 0xff00 | (x & 0xff), vf + 1);
  309. }
  310. return true;
  311. }
  312. static int genwqe_ffdc_buffs_alloc(struct genwqe_dev *cd)
  313. {
  314. unsigned int type, e = 0;
  315. for (type = 0; type < GENWQE_DBG_UNITS; type++) {
  316. switch (type) {
  317. case GENWQE_DBG_UNIT0:
  318. e = genwqe_ffdc_buff_size(cd, 0);
  319. break;
  320. case GENWQE_DBG_UNIT1:
  321. e = genwqe_ffdc_buff_size(cd, 1);
  322. break;
  323. case GENWQE_DBG_UNIT2:
  324. e = genwqe_ffdc_buff_size(cd, 2);
  325. break;
  326. case GENWQE_DBG_REGS:
  327. e = GENWQE_FFDC_REGS;
  328. break;
  329. }
  330. /* currently support only the debug units mentioned here */
  331. cd->ffdc[type].entries = e;
  332. cd->ffdc[type].regs =
  333. kmalloc_array(e, sizeof(struct genwqe_reg),
  334. GFP_KERNEL);
  335. /*
  336. * regs == NULL is ok, the using code treats this as no regs,
  337. * Printing warning is ok in this case.
  338. */
  339. }
  340. return 0;
  341. }
  342. static void genwqe_ffdc_buffs_free(struct genwqe_dev *cd)
  343. {
  344. unsigned int type;
  345. for (type = 0; type < GENWQE_DBG_UNITS; type++) {
  346. kfree(cd->ffdc[type].regs);
  347. cd->ffdc[type].regs = NULL;
  348. }
  349. }
  350. static int genwqe_read_ids(struct genwqe_dev *cd)
  351. {
  352. int err = 0;
  353. int slu_id;
  354. struct pci_dev *pci_dev = cd->pci_dev;
  355. cd->slu_unitcfg = __genwqe_readq(cd, IO_SLU_UNITCFG);
  356. if (cd->slu_unitcfg == IO_ILLEGAL_VALUE) {
  357. dev_err(&pci_dev->dev,
  358. "err: SLUID=%016llx\n", cd->slu_unitcfg);
  359. err = -EIO;
  360. goto out_err;
  361. }
  362. slu_id = genwqe_get_slu_id(cd);
  363. if (slu_id < GENWQE_SLU_ARCH_REQ || slu_id == 0xff) {
  364. dev_err(&pci_dev->dev,
  365. "err: incompatible SLU Architecture %u\n", slu_id);
  366. err = -ENOENT;
  367. goto out_err;
  368. }
  369. cd->app_unitcfg = __genwqe_readq(cd, IO_APP_UNITCFG);
  370. if (cd->app_unitcfg == IO_ILLEGAL_VALUE) {
  371. dev_err(&pci_dev->dev,
  372. "err: APPID=%016llx\n", cd->app_unitcfg);
  373. err = -EIO;
  374. goto out_err;
  375. }
  376. genwqe_read_app_id(cd, cd->app_name, sizeof(cd->app_name));
  377. /*
  378. * Is access to all registers possible? If we are a VF the
  379. * answer is obvious. If we run fully virtualized, we need to
  380. * check if we can access all registers. If we do not have
  381. * full access we will cause an UR and some informational FIRs
  382. * in the PF, but that should not harm.
  383. */
  384. if (pci_dev->is_virtfn)
  385. cd->is_privileged = 0;
  386. else
  387. cd->is_privileged = (__genwqe_readq(cd, IO_SLU_BITSTREAM)
  388. != IO_ILLEGAL_VALUE);
  389. out_err:
  390. return err;
  391. }
  392. static int genwqe_start(struct genwqe_dev *cd)
  393. {
  394. int err;
  395. struct pci_dev *pci_dev = cd->pci_dev;
  396. err = genwqe_read_ids(cd);
  397. if (err)
  398. return err;
  399. if (genwqe_is_privileged(cd)) {
  400. /* do this after the tweaks. alloc fail is acceptable */
  401. genwqe_ffdc_buffs_alloc(cd);
  402. genwqe_stop_traps(cd);
  403. /* Collect registers e.g. FIRs, UNITIDs, traces ... */
  404. genwqe_read_ffdc_regs(cd, cd->ffdc[GENWQE_DBG_REGS].regs,
  405. cd->ffdc[GENWQE_DBG_REGS].entries, 0);
  406. genwqe_ffdc_buff_read(cd, GENWQE_DBG_UNIT0,
  407. cd->ffdc[GENWQE_DBG_UNIT0].regs,
  408. cd->ffdc[GENWQE_DBG_UNIT0].entries);
  409. genwqe_ffdc_buff_read(cd, GENWQE_DBG_UNIT1,
  410. cd->ffdc[GENWQE_DBG_UNIT1].regs,
  411. cd->ffdc[GENWQE_DBG_UNIT1].entries);
  412. genwqe_ffdc_buff_read(cd, GENWQE_DBG_UNIT2,
  413. cd->ffdc[GENWQE_DBG_UNIT2].regs,
  414. cd->ffdc[GENWQE_DBG_UNIT2].entries);
  415. genwqe_start_traps(cd);
  416. if (cd->card_state == GENWQE_CARD_FATAL_ERROR) {
  417. dev_warn(&pci_dev->dev,
  418. "[%s] chip reload/recovery!\n", __func__);
  419. /*
  420. * Stealth Mode: Reload chip on either hot
  421. * reset or PERST.
  422. */
  423. cd->softreset = 0x7Cull;
  424. __genwqe_writeq(cd, IO_SLC_CFGREG_SOFTRESET,
  425. cd->softreset);
  426. err = genwqe_bus_reset(cd);
  427. if (err != 0) {
  428. dev_err(&pci_dev->dev,
  429. "[%s] err: bus reset failed!\n",
  430. __func__);
  431. goto out;
  432. }
  433. /*
  434. * Re-read the IDs because
  435. * it could happen that the bitstream load
  436. * failed!
  437. */
  438. err = genwqe_read_ids(cd);
  439. if (err)
  440. goto out;
  441. }
  442. }
  443. err = genwqe_setup_service_layer(cd); /* does a reset to the card */
  444. if (err != 0) {
  445. dev_err(&pci_dev->dev,
  446. "[%s] err: could not setup servicelayer!\n", __func__);
  447. err = -ENODEV;
  448. goto out;
  449. }
  450. if (genwqe_is_privileged(cd)) { /* code is running _after_ reset */
  451. genwqe_tweak_hardware(cd);
  452. genwqe_setup_pf_jtimer(cd);
  453. genwqe_setup_vf_jtimer(cd);
  454. }
  455. err = genwqe_device_create(cd);
  456. if (err < 0) {
  457. dev_err(&pci_dev->dev,
  458. "err: chdev init failed! (err=%d)\n", err);
  459. goto out_release_service_layer;
  460. }
  461. return 0;
  462. out_release_service_layer:
  463. genwqe_release_service_layer(cd);
  464. out:
  465. if (genwqe_is_privileged(cd))
  466. genwqe_ffdc_buffs_free(cd);
  467. return -EIO;
  468. }
  469. /**
  470. * genwqe_stop() - Stop card operation
  471. *
  472. * Recovery notes:
  473. * As long as genwqe_thread runs we might access registers during
  474. * error data capture. Same is with the genwqe_health_thread.
  475. * When genwqe_bus_reset() fails this function might called two times:
  476. * first by the genwqe_health_thread() and later by genwqe_remove() to
  477. * unbind the device. We must be able to survive that.
  478. *
  479. * This function must be robust enough to be called twice.
  480. */
  481. static int genwqe_stop(struct genwqe_dev *cd)
  482. {
  483. genwqe_finish_queue(cd); /* no register access */
  484. genwqe_device_remove(cd); /* device removed, procs killed */
  485. genwqe_release_service_layer(cd); /* here genwqe_thread is stopped */
  486. if (genwqe_is_privileged(cd)) {
  487. pci_disable_sriov(cd->pci_dev); /* access pci config space */
  488. genwqe_ffdc_buffs_free(cd);
  489. }
  490. return 0;
  491. }
  492. /**
  493. * genwqe_recover_card() - Try to recover the card if it is possible
  494. *
  495. * If fatal_err is set no register access is possible anymore. It is
  496. * likely that genwqe_start fails in that situation. Proper error
  497. * handling is required in this case.
  498. *
  499. * genwqe_bus_reset() will cause the pci code to call genwqe_remove()
  500. * and later genwqe_probe() for all virtual functions.
  501. */
  502. static int genwqe_recover_card(struct genwqe_dev *cd, int fatal_err)
  503. {
  504. int rc;
  505. struct pci_dev *pci_dev = cd->pci_dev;
  506. genwqe_stop(cd);
  507. /*
  508. * Make sure chip is not reloaded to maintain FFDC. Write SLU
  509. * Reset Register, CPLDReset field to 0.
  510. */
  511. if (!fatal_err) {
  512. cd->softreset = 0x70ull;
  513. __genwqe_writeq(cd, IO_SLC_CFGREG_SOFTRESET, cd->softreset);
  514. }
  515. rc = genwqe_bus_reset(cd);
  516. if (rc != 0) {
  517. dev_err(&pci_dev->dev,
  518. "[%s] err: card recovery impossible!\n", __func__);
  519. return rc;
  520. }
  521. rc = genwqe_start(cd);
  522. if (rc < 0) {
  523. dev_err(&pci_dev->dev,
  524. "[%s] err: failed to launch device!\n", __func__);
  525. return rc;
  526. }
  527. return 0;
  528. }
  529. static int genwqe_health_check_cond(struct genwqe_dev *cd, u64 *gfir)
  530. {
  531. *gfir = __genwqe_readq(cd, IO_SLC_CFGREG_GFIR);
  532. return (*gfir & GFIR_ERR_TRIGGER) &&
  533. genwqe_recovery_on_fatal_gfir_required(cd);
  534. }
  535. /**
  536. * genwqe_fir_checking() - Check the fault isolation registers of the card
  537. *
  538. * If this code works ok, can be tried out with help of the genwqe_poke tool:
  539. * sudo ./tools/genwqe_poke 0x8 0xfefefefefef
  540. *
  541. * Now the relevant FIRs/sFIRs should be printed out and the driver should
  542. * invoke recovery (devices are removed and readded).
  543. */
  544. static u64 genwqe_fir_checking(struct genwqe_dev *cd)
  545. {
  546. int j, iterations = 0;
  547. u64 mask, fir, fec, uid, gfir, gfir_masked, sfir, sfec;
  548. u32 fir_addr, fir_clr_addr, fec_addr, sfir_addr, sfec_addr;
  549. struct pci_dev *pci_dev = cd->pci_dev;
  550. healthMonitor:
  551. iterations++;
  552. if (iterations > 16) {
  553. dev_err(&pci_dev->dev, "* exit looping after %d times\n",
  554. iterations);
  555. goto fatal_error;
  556. }
  557. gfir = __genwqe_readq(cd, IO_SLC_CFGREG_GFIR);
  558. if (gfir != 0x0)
  559. dev_err(&pci_dev->dev, "* 0x%08x 0x%016llx\n",
  560. IO_SLC_CFGREG_GFIR, gfir);
  561. if (gfir == IO_ILLEGAL_VALUE)
  562. goto fatal_error;
  563. /*
  564. * Avoid printing when to GFIR bit is on prevents contignous
  565. * printout e.g. for the following bug:
  566. * FIR set without a 2ndary FIR/FIR cannot be cleared
  567. * Comment out the following if to get the prints:
  568. */
  569. if (gfir == 0)
  570. return 0;
  571. gfir_masked = gfir & GFIR_ERR_TRIGGER; /* fatal errors */
  572. for (uid = 0; uid < GENWQE_MAX_UNITS; uid++) { /* 0..2 in zEDC */
  573. /* read the primary FIR (pfir) */
  574. fir_addr = (uid << 24) + 0x08;
  575. fir = __genwqe_readq(cd, fir_addr);
  576. if (fir == 0x0)
  577. continue; /* no error in this unit */
  578. dev_err(&pci_dev->dev, "* 0x%08x 0x%016llx\n", fir_addr, fir);
  579. if (fir == IO_ILLEGAL_VALUE)
  580. goto fatal_error;
  581. /* read primary FEC */
  582. fec_addr = (uid << 24) + 0x18;
  583. fec = __genwqe_readq(cd, fec_addr);
  584. dev_err(&pci_dev->dev, "* 0x%08x 0x%016llx\n", fec_addr, fec);
  585. if (fec == IO_ILLEGAL_VALUE)
  586. goto fatal_error;
  587. for (j = 0, mask = 1ULL; j < 64; j++, mask <<= 1) {
  588. /* secondary fir empty, skip it */
  589. if ((fir & mask) == 0x0)
  590. continue;
  591. sfir_addr = (uid << 24) + 0x100 + 0x08 * j;
  592. sfir = __genwqe_readq(cd, sfir_addr);
  593. if (sfir == IO_ILLEGAL_VALUE)
  594. goto fatal_error;
  595. dev_err(&pci_dev->dev,
  596. "* 0x%08x 0x%016llx\n", sfir_addr, sfir);
  597. sfec_addr = (uid << 24) + 0x300 + 0x08 * j;
  598. sfec = __genwqe_readq(cd, sfec_addr);
  599. if (sfec == IO_ILLEGAL_VALUE)
  600. goto fatal_error;
  601. dev_err(&pci_dev->dev,
  602. "* 0x%08x 0x%016llx\n", sfec_addr, sfec);
  603. gfir = __genwqe_readq(cd, IO_SLC_CFGREG_GFIR);
  604. if (gfir == IO_ILLEGAL_VALUE)
  605. goto fatal_error;
  606. /* gfir turned on during routine! get out and
  607. start over. */
  608. if ((gfir_masked == 0x0) &&
  609. (gfir & GFIR_ERR_TRIGGER)) {
  610. goto healthMonitor;
  611. }
  612. /* do not clear if we entered with a fatal gfir */
  613. if (gfir_masked == 0x0) {
  614. /* NEW clear by mask the logged bits */
  615. sfir_addr = (uid << 24) + 0x100 + 0x08 * j;
  616. __genwqe_writeq(cd, sfir_addr, sfir);
  617. dev_dbg(&pci_dev->dev,
  618. "[HM] Clearing 2ndary FIR 0x%08x with 0x%016llx\n",
  619. sfir_addr, sfir);
  620. /*
  621. * note, these cannot be error-Firs
  622. * since gfir_masked is 0 after sfir
  623. * was read. Also, it is safe to do
  624. * this write if sfir=0. Still need to
  625. * clear the primary. This just means
  626. * there is no secondary FIR.
  627. */
  628. /* clear by mask the logged bit. */
  629. fir_clr_addr = (uid << 24) + 0x10;
  630. __genwqe_writeq(cd, fir_clr_addr, mask);
  631. dev_dbg(&pci_dev->dev,
  632. "[HM] Clearing primary FIR 0x%08x with 0x%016llx\n",
  633. fir_clr_addr, mask);
  634. }
  635. }
  636. }
  637. gfir = __genwqe_readq(cd, IO_SLC_CFGREG_GFIR);
  638. if (gfir == IO_ILLEGAL_VALUE)
  639. goto fatal_error;
  640. if ((gfir_masked == 0x0) && (gfir & GFIR_ERR_TRIGGER)) {
  641. /*
  642. * Check once more that it didn't go on after all the
  643. * FIRS were cleared.
  644. */
  645. dev_dbg(&pci_dev->dev, "ACK! Another FIR! Recursing %d!\n",
  646. iterations);
  647. goto healthMonitor;
  648. }
  649. return gfir_masked;
  650. fatal_error:
  651. return IO_ILLEGAL_VALUE;
  652. }
  653. /**
  654. * genwqe_pci_fundamental_reset() - trigger a PCIe fundamental reset on the slot
  655. *
  656. * Note: pci_set_pcie_reset_state() is not implemented on all archs, so this
  657. * reset method will not work in all cases.
  658. *
  659. * Return: 0 on success or error code from pci_set_pcie_reset_state()
  660. */
  661. static int genwqe_pci_fundamental_reset(struct pci_dev *pci_dev)
  662. {
  663. int rc;
  664. /*
  665. * lock pci config space access from userspace,
  666. * save state and issue PCIe fundamental reset
  667. */
  668. pci_cfg_access_lock(pci_dev);
  669. pci_save_state(pci_dev);
  670. rc = pci_set_pcie_reset_state(pci_dev, pcie_warm_reset);
  671. if (!rc) {
  672. /* keep PCIe reset asserted for 250ms */
  673. msleep(250);
  674. pci_set_pcie_reset_state(pci_dev, pcie_deassert_reset);
  675. /* Wait for 2s to reload flash and train the link */
  676. msleep(2000);
  677. }
  678. pci_restore_state(pci_dev);
  679. pci_cfg_access_unlock(pci_dev);
  680. return rc;
  681. }
  682. static int genwqe_platform_recovery(struct genwqe_dev *cd)
  683. {
  684. struct pci_dev *pci_dev = cd->pci_dev;
  685. int rc;
  686. dev_info(&pci_dev->dev,
  687. "[%s] resetting card for error recovery\n", __func__);
  688. /* Clear out error injection flags */
  689. cd->err_inject &= ~(GENWQE_INJECT_HARDWARE_FAILURE |
  690. GENWQE_INJECT_GFIR_FATAL |
  691. GENWQE_INJECT_GFIR_INFO);
  692. genwqe_stop(cd);
  693. /* Try recoverying the card with fundamental reset */
  694. rc = genwqe_pci_fundamental_reset(pci_dev);
  695. if (!rc) {
  696. rc = genwqe_start(cd);
  697. if (!rc)
  698. dev_info(&pci_dev->dev,
  699. "[%s] card recovered\n", __func__);
  700. else
  701. dev_err(&pci_dev->dev,
  702. "[%s] err: cannot start card services! (err=%d)\n",
  703. __func__, rc);
  704. } else {
  705. dev_err(&pci_dev->dev,
  706. "[%s] card reset failed\n", __func__);
  707. }
  708. return rc;
  709. }
  710. /*
  711. * genwqe_reload_bistream() - reload card bitstream
  712. *
  713. * Set the appropriate register and call fundamental reset to reaload the card
  714. * bitstream.
  715. *
  716. * Return: 0 on success, error code otherwise
  717. */
  718. static int genwqe_reload_bistream(struct genwqe_dev *cd)
  719. {
  720. struct pci_dev *pci_dev = cd->pci_dev;
  721. int rc;
  722. dev_info(&pci_dev->dev,
  723. "[%s] resetting card for bitstream reload\n",
  724. __func__);
  725. genwqe_stop(cd);
  726. /*
  727. * Cause a CPLD reprogram with the 'next_bitstream'
  728. * partition on PCIe hot or fundamental reset
  729. */
  730. __genwqe_writeq(cd, IO_SLC_CFGREG_SOFTRESET,
  731. (cd->softreset & 0xcull) | 0x70ull);
  732. rc = genwqe_pci_fundamental_reset(pci_dev);
  733. if (rc) {
  734. /*
  735. * A fundamental reset failure can be caused
  736. * by lack of support on the arch, so we just
  737. * log the error and try to start the card
  738. * again.
  739. */
  740. dev_err(&pci_dev->dev,
  741. "[%s] err: failed to reset card for bitstream reload\n",
  742. __func__);
  743. }
  744. rc = genwqe_start(cd);
  745. if (rc) {
  746. dev_err(&pci_dev->dev,
  747. "[%s] err: cannot start card services! (err=%d)\n",
  748. __func__, rc);
  749. return rc;
  750. }
  751. dev_info(&pci_dev->dev,
  752. "[%s] card reloaded\n", __func__);
  753. return 0;
  754. }
  755. /**
  756. * genwqe_health_thread() - Health checking thread
  757. *
  758. * This thread is only started for the PF of the card.
  759. *
  760. * This thread monitors the health of the card. A critical situation
  761. * is when we read registers which contain -1 (IO_ILLEGAL_VALUE). In
  762. * this case we need to be recovered from outside. Writing to
  763. * registers will very likely not work either.
  764. *
  765. * This thread must only exit if kthread_should_stop() becomes true.
  766. *
  767. * Condition for the health-thread to trigger:
  768. * a) when a kthread_stop() request comes in or
  769. * b) a critical GFIR occured
  770. *
  771. * Informational GFIRs are checked and potentially printed in
  772. * health_check_interval seconds.
  773. */
  774. static int genwqe_health_thread(void *data)
  775. {
  776. int rc, should_stop = 0;
  777. struct genwqe_dev *cd = data;
  778. struct pci_dev *pci_dev = cd->pci_dev;
  779. u64 gfir, gfir_masked, slu_unitcfg, app_unitcfg;
  780. health_thread_begin:
  781. while (!kthread_should_stop()) {
  782. rc = wait_event_interruptible_timeout(cd->health_waitq,
  783. (genwqe_health_check_cond(cd, &gfir) ||
  784. (should_stop = kthread_should_stop())),
  785. genwqe_health_check_interval * HZ);
  786. if (should_stop)
  787. break;
  788. if (gfir == IO_ILLEGAL_VALUE) {
  789. dev_err(&pci_dev->dev,
  790. "[%s] GFIR=%016llx\n", __func__, gfir);
  791. goto fatal_error;
  792. }
  793. slu_unitcfg = __genwqe_readq(cd, IO_SLU_UNITCFG);
  794. if (slu_unitcfg == IO_ILLEGAL_VALUE) {
  795. dev_err(&pci_dev->dev,
  796. "[%s] SLU_UNITCFG=%016llx\n",
  797. __func__, slu_unitcfg);
  798. goto fatal_error;
  799. }
  800. app_unitcfg = __genwqe_readq(cd, IO_APP_UNITCFG);
  801. if (app_unitcfg == IO_ILLEGAL_VALUE) {
  802. dev_err(&pci_dev->dev,
  803. "[%s] APP_UNITCFG=%016llx\n",
  804. __func__, app_unitcfg);
  805. goto fatal_error;
  806. }
  807. gfir = __genwqe_readq(cd, IO_SLC_CFGREG_GFIR);
  808. if (gfir == IO_ILLEGAL_VALUE) {
  809. dev_err(&pci_dev->dev,
  810. "[%s] %s: GFIR=%016llx\n", __func__,
  811. (gfir & GFIR_ERR_TRIGGER) ? "err" : "info",
  812. gfir);
  813. goto fatal_error;
  814. }
  815. gfir_masked = genwqe_fir_checking(cd);
  816. if (gfir_masked == IO_ILLEGAL_VALUE)
  817. goto fatal_error;
  818. /*
  819. * GFIR ErrorTrigger bits set => reset the card!
  820. * Never do this for old/manufacturing images!
  821. */
  822. if ((gfir_masked) && !cd->skip_recovery &&
  823. genwqe_recovery_on_fatal_gfir_required(cd)) {
  824. cd->card_state = GENWQE_CARD_FATAL_ERROR;
  825. rc = genwqe_recover_card(cd, 0);
  826. if (rc < 0) {
  827. /* FIXME Card is unusable and needs unbind! */
  828. goto fatal_error;
  829. }
  830. }
  831. if (cd->card_state == GENWQE_CARD_RELOAD_BITSTREAM) {
  832. /* Userspace requested card bitstream reload */
  833. rc = genwqe_reload_bistream(cd);
  834. if (rc)
  835. goto fatal_error;
  836. }
  837. cd->last_gfir = gfir;
  838. cond_resched();
  839. }
  840. return 0;
  841. fatal_error:
  842. if (cd->use_platform_recovery) {
  843. /*
  844. * Since we use raw accessors, EEH errors won't be detected
  845. * by the platform until we do a non-raw MMIO or config space
  846. * read
  847. */
  848. readq(cd->mmio + IO_SLC_CFGREG_GFIR);
  849. /* We do nothing if the card is going over PCI recovery */
  850. if (pci_channel_offline(pci_dev))
  851. return -EIO;
  852. /*
  853. * If it's supported by the platform, we try a fundamental reset
  854. * to recover from a fatal error. Otherwise, we continue to wait
  855. * for an external recovery procedure to take care of it.
  856. */
  857. rc = genwqe_platform_recovery(cd);
  858. if (!rc)
  859. goto health_thread_begin;
  860. }
  861. dev_err(&pci_dev->dev,
  862. "[%s] card unusable. Please trigger unbind!\n", __func__);
  863. /* Bring down logical devices to inform user space via udev remove. */
  864. cd->card_state = GENWQE_CARD_FATAL_ERROR;
  865. genwqe_stop(cd);
  866. /* genwqe_bus_reset failed(). Now wait for genwqe_remove(). */
  867. while (!kthread_should_stop())
  868. cond_resched();
  869. return -EIO;
  870. }
  871. static int genwqe_health_check_start(struct genwqe_dev *cd)
  872. {
  873. int rc;
  874. if (genwqe_health_check_interval <= 0)
  875. return 0; /* valid for disabling the service */
  876. /* moved before request_irq() */
  877. /* init_waitqueue_head(&cd->health_waitq); */
  878. cd->health_thread = kthread_run(genwqe_health_thread, cd,
  879. GENWQE_DEVNAME "%d_health",
  880. cd->card_idx);
  881. if (IS_ERR(cd->health_thread)) {
  882. rc = PTR_ERR(cd->health_thread);
  883. cd->health_thread = NULL;
  884. return rc;
  885. }
  886. return 0;
  887. }
  888. static int genwqe_health_thread_running(struct genwqe_dev *cd)
  889. {
  890. return cd->health_thread != NULL;
  891. }
  892. static int genwqe_health_check_stop(struct genwqe_dev *cd)
  893. {
  894. int rc;
  895. if (!genwqe_health_thread_running(cd))
  896. return -EIO;
  897. rc = kthread_stop(cd->health_thread);
  898. cd->health_thread = NULL;
  899. return 0;
  900. }
  901. /**
  902. * genwqe_pci_setup() - Allocate PCIe related resources for our card
  903. */
  904. static int genwqe_pci_setup(struct genwqe_dev *cd)
  905. {
  906. int err, bars;
  907. struct pci_dev *pci_dev = cd->pci_dev;
  908. bars = pci_select_bars(pci_dev, IORESOURCE_MEM);
  909. err = pci_enable_device_mem(pci_dev);
  910. if (err) {
  911. dev_err(&pci_dev->dev,
  912. "err: failed to enable pci memory (err=%d)\n", err);
  913. goto err_out;
  914. }
  915. /* Reserve PCI I/O and memory resources */
  916. err = pci_request_selected_regions(pci_dev, bars, genwqe_driver_name);
  917. if (err) {
  918. dev_err(&pci_dev->dev,
  919. "[%s] err: request bars failed (%d)\n", __func__, err);
  920. err = -EIO;
  921. goto err_disable_device;
  922. }
  923. /* check for 64-bit DMA address supported (DAC) */
  924. if (!pci_set_dma_mask(pci_dev, DMA_BIT_MASK(64))) {
  925. err = pci_set_consistent_dma_mask(pci_dev, DMA_BIT_MASK(64));
  926. if (err) {
  927. dev_err(&pci_dev->dev,
  928. "err: DMA64 consistent mask error\n");
  929. err = -EIO;
  930. goto out_release_resources;
  931. }
  932. /* check for 32-bit DMA address supported (SAC) */
  933. } else if (!pci_set_dma_mask(pci_dev, DMA_BIT_MASK(32))) {
  934. err = pci_set_consistent_dma_mask(pci_dev, DMA_BIT_MASK(32));
  935. if (err) {
  936. dev_err(&pci_dev->dev,
  937. "err: DMA32 consistent mask error\n");
  938. err = -EIO;
  939. goto out_release_resources;
  940. }
  941. } else {
  942. dev_err(&pci_dev->dev,
  943. "err: neither DMA32 nor DMA64 supported\n");
  944. err = -EIO;
  945. goto out_release_resources;
  946. }
  947. pci_set_master(pci_dev);
  948. pci_enable_pcie_error_reporting(pci_dev);
  949. /* EEH recovery requires PCIe fundamental reset */
  950. pci_dev->needs_freset = 1;
  951. /* request complete BAR-0 space (length = 0) */
  952. cd->mmio_len = pci_resource_len(pci_dev, 0);
  953. cd->mmio = pci_iomap(pci_dev, 0, 0);
  954. if (cd->mmio == NULL) {
  955. dev_err(&pci_dev->dev,
  956. "[%s] err: mapping BAR0 failed\n", __func__);
  957. err = -ENOMEM;
  958. goto out_release_resources;
  959. }
  960. cd->num_vfs = pci_sriov_get_totalvfs(pci_dev);
  961. if (cd->num_vfs < 0)
  962. cd->num_vfs = 0;
  963. err = genwqe_read_ids(cd);
  964. if (err)
  965. goto out_iounmap;
  966. return 0;
  967. out_iounmap:
  968. pci_iounmap(pci_dev, cd->mmio);
  969. out_release_resources:
  970. pci_release_selected_regions(pci_dev, bars);
  971. err_disable_device:
  972. pci_disable_device(pci_dev);
  973. err_out:
  974. return err;
  975. }
  976. /**
  977. * genwqe_pci_remove() - Free PCIe related resources for our card
  978. */
  979. static void genwqe_pci_remove(struct genwqe_dev *cd)
  980. {
  981. int bars;
  982. struct pci_dev *pci_dev = cd->pci_dev;
  983. if (cd->mmio)
  984. pci_iounmap(pci_dev, cd->mmio);
  985. bars = pci_select_bars(pci_dev, IORESOURCE_MEM);
  986. pci_release_selected_regions(pci_dev, bars);
  987. pci_disable_device(pci_dev);
  988. }
  989. /**
  990. * genwqe_probe() - Device initialization
  991. * @pdev: PCI device information struct
  992. *
  993. * Callable for multiple cards. This function is called on bind.
  994. *
  995. * Return: 0 if succeeded, < 0 when failed
  996. */
  997. static int genwqe_probe(struct pci_dev *pci_dev,
  998. const struct pci_device_id *id)
  999. {
  1000. int err;
  1001. struct genwqe_dev *cd;
  1002. genwqe_init_crc32();
  1003. cd = genwqe_dev_alloc();
  1004. if (IS_ERR(cd)) {
  1005. dev_err(&pci_dev->dev, "err: could not alloc mem (err=%d)!\n",
  1006. (int)PTR_ERR(cd));
  1007. return PTR_ERR(cd);
  1008. }
  1009. dev_set_drvdata(&pci_dev->dev, cd);
  1010. cd->pci_dev = pci_dev;
  1011. err = genwqe_pci_setup(cd);
  1012. if (err < 0) {
  1013. dev_err(&pci_dev->dev,
  1014. "err: problems with PCI setup (err=%d)\n", err);
  1015. goto out_free_dev;
  1016. }
  1017. err = genwqe_start(cd);
  1018. if (err < 0) {
  1019. dev_err(&pci_dev->dev,
  1020. "err: cannot start card services! (err=%d)\n", err);
  1021. goto out_pci_remove;
  1022. }
  1023. if (genwqe_is_privileged(cd)) {
  1024. err = genwqe_health_check_start(cd);
  1025. if (err < 0) {
  1026. dev_err(&pci_dev->dev,
  1027. "err: cannot start health checking! (err=%d)\n",
  1028. err);
  1029. goto out_stop_services;
  1030. }
  1031. }
  1032. return 0;
  1033. out_stop_services:
  1034. genwqe_stop(cd);
  1035. out_pci_remove:
  1036. genwqe_pci_remove(cd);
  1037. out_free_dev:
  1038. genwqe_dev_free(cd);
  1039. return err;
  1040. }
  1041. /**
  1042. * genwqe_remove() - Called when device is removed (hot-plugable)
  1043. *
  1044. * Or when driver is unloaded respecitively when unbind is done.
  1045. */
  1046. static void genwqe_remove(struct pci_dev *pci_dev)
  1047. {
  1048. struct genwqe_dev *cd = dev_get_drvdata(&pci_dev->dev);
  1049. genwqe_health_check_stop(cd);
  1050. /*
  1051. * genwqe_stop() must survive if it is called twice
  1052. * sequentially. This happens when the health thread calls it
  1053. * and fails on genwqe_bus_reset().
  1054. */
  1055. genwqe_stop(cd);
  1056. genwqe_pci_remove(cd);
  1057. genwqe_dev_free(cd);
  1058. }
  1059. /*
  1060. * genwqe_err_error_detected() - Error detection callback
  1061. *
  1062. * This callback is called by the PCI subsystem whenever a PCI bus
  1063. * error is detected.
  1064. */
  1065. static pci_ers_result_t genwqe_err_error_detected(struct pci_dev *pci_dev,
  1066. enum pci_channel_state state)
  1067. {
  1068. struct genwqe_dev *cd;
  1069. dev_err(&pci_dev->dev, "[%s] state=%d\n", __func__, state);
  1070. cd = dev_get_drvdata(&pci_dev->dev);
  1071. if (cd == NULL)
  1072. return PCI_ERS_RESULT_DISCONNECT;
  1073. /* Stop the card */
  1074. genwqe_health_check_stop(cd);
  1075. genwqe_stop(cd);
  1076. /*
  1077. * On permanent failure, the PCI code will call device remove
  1078. * after the return of this function.
  1079. * genwqe_stop() can be called twice.
  1080. */
  1081. if (state == pci_channel_io_perm_failure) {
  1082. return PCI_ERS_RESULT_DISCONNECT;
  1083. } else {
  1084. genwqe_pci_remove(cd);
  1085. return PCI_ERS_RESULT_NEED_RESET;
  1086. }
  1087. }
  1088. static pci_ers_result_t genwqe_err_slot_reset(struct pci_dev *pci_dev)
  1089. {
  1090. int rc;
  1091. struct genwqe_dev *cd = dev_get_drvdata(&pci_dev->dev);
  1092. rc = genwqe_pci_setup(cd);
  1093. if (!rc) {
  1094. return PCI_ERS_RESULT_RECOVERED;
  1095. } else {
  1096. dev_err(&pci_dev->dev,
  1097. "err: problems with PCI setup (err=%d)\n", rc);
  1098. return PCI_ERS_RESULT_DISCONNECT;
  1099. }
  1100. }
  1101. static pci_ers_result_t genwqe_err_result_none(struct pci_dev *dev)
  1102. {
  1103. return PCI_ERS_RESULT_NONE;
  1104. }
  1105. static void genwqe_err_resume(struct pci_dev *pci_dev)
  1106. {
  1107. int rc;
  1108. struct genwqe_dev *cd = dev_get_drvdata(&pci_dev->dev);
  1109. rc = genwqe_start(cd);
  1110. if (!rc) {
  1111. rc = genwqe_health_check_start(cd);
  1112. if (rc)
  1113. dev_err(&pci_dev->dev,
  1114. "err: cannot start health checking! (err=%d)\n",
  1115. rc);
  1116. } else {
  1117. dev_err(&pci_dev->dev,
  1118. "err: cannot start card services! (err=%d)\n", rc);
  1119. }
  1120. }
  1121. static int genwqe_sriov_configure(struct pci_dev *dev, int numvfs)
  1122. {
  1123. int rc;
  1124. struct genwqe_dev *cd = dev_get_drvdata(&dev->dev);
  1125. if (numvfs > 0) {
  1126. genwqe_setup_vf_jtimer(cd);
  1127. rc = pci_enable_sriov(dev, numvfs);
  1128. if (rc < 0)
  1129. return rc;
  1130. return numvfs;
  1131. }
  1132. if (numvfs == 0) {
  1133. pci_disable_sriov(dev);
  1134. return 0;
  1135. }
  1136. return 0;
  1137. }
  1138. static struct pci_error_handlers genwqe_err_handler = {
  1139. .error_detected = genwqe_err_error_detected,
  1140. .mmio_enabled = genwqe_err_result_none,
  1141. .link_reset = genwqe_err_result_none,
  1142. .slot_reset = genwqe_err_slot_reset,
  1143. .resume = genwqe_err_resume,
  1144. };
  1145. static struct pci_driver genwqe_driver = {
  1146. .name = genwqe_driver_name,
  1147. .id_table = genwqe_device_table,
  1148. .probe = genwqe_probe,
  1149. .remove = genwqe_remove,
  1150. .sriov_configure = genwqe_sriov_configure,
  1151. .err_handler = &genwqe_err_handler,
  1152. };
  1153. /**
  1154. * genwqe_init_module() - Driver registration and initialization
  1155. */
  1156. static int __init genwqe_init_module(void)
  1157. {
  1158. int rc;
  1159. class_genwqe = class_create(THIS_MODULE, GENWQE_DEVNAME);
  1160. if (IS_ERR(class_genwqe)) {
  1161. pr_err("[%s] create class failed\n", __func__);
  1162. return -ENOMEM;
  1163. }
  1164. debugfs_genwqe = debugfs_create_dir(GENWQE_DEVNAME, NULL);
  1165. if (!debugfs_genwqe) {
  1166. rc = -ENOMEM;
  1167. goto err_out;
  1168. }
  1169. rc = pci_register_driver(&genwqe_driver);
  1170. if (rc != 0) {
  1171. pr_err("[%s] pci_reg_driver (rc=%d)\n", __func__, rc);
  1172. goto err_out0;
  1173. }
  1174. return rc;
  1175. err_out0:
  1176. debugfs_remove(debugfs_genwqe);
  1177. err_out:
  1178. class_destroy(class_genwqe);
  1179. return rc;
  1180. }
  1181. /**
  1182. * genwqe_exit_module() - Driver exit
  1183. */
  1184. static void __exit genwqe_exit_module(void)
  1185. {
  1186. pci_unregister_driver(&genwqe_driver);
  1187. debugfs_remove(debugfs_genwqe);
  1188. class_destroy(class_genwqe);
  1189. }
  1190. module_init(genwqe_init_module);
  1191. module_exit(genwqe_exit_module);