hw-me-regs.h 8.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218
  1. /******************************************************************************
  2. * Intel Management Engine Interface (Intel MEI) Linux driver
  3. * Intel MEI Interface Header
  4. *
  5. * This file is provided under a dual BSD/GPLv2 license. When using or
  6. * redistributing this file, you may do so under either license.
  7. *
  8. * GPL LICENSE SUMMARY
  9. *
  10. * Copyright(c) 2003 - 2012 Intel Corporation. All rights reserved.
  11. *
  12. * This program is free software; you can redistribute it and/or modify
  13. * it under the terms of version 2 of the GNU General Public License as
  14. * published by the Free Software Foundation.
  15. *
  16. * This program is distributed in the hope that it will be useful, but
  17. * WITHOUT ANY WARRANTY; without even the implied warranty of
  18. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  19. * General Public License for more details.
  20. *
  21. * You should have received a copy of the GNU General Public License
  22. * along with this program; if not, write to the Free Software
  23. * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston, MA 02110,
  24. * USA
  25. *
  26. * The full GNU General Public License is included in this distribution
  27. * in the file called LICENSE.GPL.
  28. *
  29. * Contact Information:
  30. * Intel Corporation.
  31. * linux-mei@linux.intel.com
  32. * http://www.intel.com
  33. *
  34. * BSD LICENSE
  35. *
  36. * Copyright(c) 2003 - 2012 Intel Corporation. All rights reserved.
  37. * All rights reserved.
  38. *
  39. * Redistribution and use in source and binary forms, with or without
  40. * modification, are permitted provided that the following conditions
  41. * are met:
  42. *
  43. * * Redistributions of source code must retain the above copyright
  44. * notice, this list of conditions and the following disclaimer.
  45. * * Redistributions in binary form must reproduce the above copyright
  46. * notice, this list of conditions and the following disclaimer in
  47. * the documentation and/or other materials provided with the
  48. * distribution.
  49. * * Neither the name Intel Corporation nor the names of its
  50. * contributors may be used to endorse or promote products derived
  51. * from this software without specific prior written permission.
  52. *
  53. * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
  54. * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
  55. * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
  56. * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
  57. * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
  58. * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
  59. * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
  60. * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
  61. * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
  62. * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
  63. * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  64. *
  65. *****************************************************************************/
  66. #ifndef _MEI_HW_MEI_REGS_H_
  67. #define _MEI_HW_MEI_REGS_H_
  68. /*
  69. * MEI device IDs
  70. */
  71. #define MEI_DEV_ID_82946GZ 0x2974 /* 82946GZ/GL */
  72. #define MEI_DEV_ID_82G35 0x2984 /* 82G35 Express */
  73. #define MEI_DEV_ID_82Q965 0x2994 /* 82Q963/Q965 */
  74. #define MEI_DEV_ID_82G965 0x29A4 /* 82P965/G965 */
  75. #define MEI_DEV_ID_82GM965 0x2A04 /* Mobile PM965/GM965 */
  76. #define MEI_DEV_ID_82GME965 0x2A14 /* Mobile GME965/GLE960 */
  77. #define MEI_DEV_ID_ICH9_82Q35 0x29B4 /* 82Q35 Express */
  78. #define MEI_DEV_ID_ICH9_82G33 0x29C4 /* 82G33/G31/P35/P31 Express */
  79. #define MEI_DEV_ID_ICH9_82Q33 0x29D4 /* 82Q33 Express */
  80. #define MEI_DEV_ID_ICH9_82X38 0x29E4 /* 82X38/X48 Express */
  81. #define MEI_DEV_ID_ICH9_3200 0x29F4 /* 3200/3210 Server */
  82. #define MEI_DEV_ID_ICH9_6 0x28B4 /* Bearlake */
  83. #define MEI_DEV_ID_ICH9_7 0x28C4 /* Bearlake */
  84. #define MEI_DEV_ID_ICH9_8 0x28D4 /* Bearlake */
  85. #define MEI_DEV_ID_ICH9_9 0x28E4 /* Bearlake */
  86. #define MEI_DEV_ID_ICH9_10 0x28F4 /* Bearlake */
  87. #define MEI_DEV_ID_ICH9M_1 0x2A44 /* Cantiga */
  88. #define MEI_DEV_ID_ICH9M_2 0x2A54 /* Cantiga */
  89. #define MEI_DEV_ID_ICH9M_3 0x2A64 /* Cantiga */
  90. #define MEI_DEV_ID_ICH9M_4 0x2A74 /* Cantiga */
  91. #define MEI_DEV_ID_ICH10_1 0x2E04 /* Eaglelake */
  92. #define MEI_DEV_ID_ICH10_2 0x2E14 /* Eaglelake */
  93. #define MEI_DEV_ID_ICH10_3 0x2E24 /* Eaglelake */
  94. #define MEI_DEV_ID_ICH10_4 0x2E34 /* Eaglelake */
  95. #define MEI_DEV_ID_IBXPK_1 0x3B64 /* Calpella */
  96. #define MEI_DEV_ID_IBXPK_2 0x3B65 /* Calpella */
  97. #define MEI_DEV_ID_CPT_1 0x1C3A /* Couger Point */
  98. #define MEI_DEV_ID_PBG_1 0x1D3A /* C600/X79 Patsburg */
  99. #define MEI_DEV_ID_PPT_1 0x1E3A /* Panther Point */
  100. #define MEI_DEV_ID_PPT_2 0x1CBA /* Panther Point */
  101. #define MEI_DEV_ID_PPT_3 0x1DBA /* Panther Point */
  102. #define MEI_DEV_ID_LPT_H 0x8C3A /* Lynx Point H */
  103. #define MEI_DEV_ID_LPT_W 0x8D3A /* Lynx Point - Wellsburg */
  104. #define MEI_DEV_ID_LPT_LP 0x9C3A /* Lynx Point LP */
  105. #define MEI_DEV_ID_LPT_HR 0x8CBA /* Lynx Point H Refresh */
  106. #define MEI_DEV_ID_WPT_LP 0x9CBA /* Wildcat Point LP */
  107. #define MEI_DEV_ID_WPT_LP_2 0x9CBB /* Wildcat Point LP 2 */
  108. #define MEI_DEV_ID_SPT 0x9D3A /* Sunrise Point */
  109. #define MEI_DEV_ID_SPT_2 0x9D3B /* Sunrise Point 2 */
  110. #define MEI_DEV_ID_SPT_H 0xA13A /* Sunrise Point H */
  111. #define MEI_DEV_ID_SPT_H_2 0xA13B /* Sunrise Point H 2 */
  112. #define MEI_DEV_ID_KBP 0xA2BA /* Kaby Point */
  113. #define MEI_DEV_ID_KBP_2 0xA2BB /* Kaby Point 2 */
  114. #define MEI_DEV_ID_LBG 0xA1BA /* Lewisburg (SPT) */
  115. #define MEI_DEV_ID_BXT_M 0x1A9A /* Broxton M */
  116. #define MEI_DEV_ID_APL_I 0x5A9A /* Apollo Lake I */
  117. /*
  118. * MEI HW Section
  119. */
  120. /* Host Firmware Status Registers in PCI Config Space */
  121. #define PCI_CFG_HFS_1 0x40
  122. # define PCI_CFG_HFS_1_D0I3_MSK 0x80000000
  123. #define PCI_CFG_HFS_2 0x48
  124. #define PCI_CFG_HFS_3 0x60
  125. #define PCI_CFG_HFS_4 0x64
  126. #define PCI_CFG_HFS_5 0x68
  127. #define PCI_CFG_HFS_6 0x6C
  128. /* MEI registers */
  129. /* H_CB_WW - Host Circular Buffer (CB) Write Window register */
  130. #define H_CB_WW 0
  131. /* H_CSR - Host Control Status register */
  132. #define H_CSR 4
  133. /* ME_CB_RW - ME Circular Buffer Read Window register (read only) */
  134. #define ME_CB_RW 8
  135. /* ME_CSR_HA - ME Control Status Host Access register (read only) */
  136. #define ME_CSR_HA 0xC
  137. /* H_HGC_CSR - PGI register */
  138. #define H_HPG_CSR 0x10
  139. /* H_D0I3C - D0I3 Control */
  140. #define H_D0I3C 0x800
  141. /* register bits of H_CSR (Host Control Status register) */
  142. /* Host Circular Buffer Depth - maximum number of 32-bit entries in CB */
  143. #define H_CBD 0xFF000000
  144. /* Host Circular Buffer Write Pointer */
  145. #define H_CBWP 0x00FF0000
  146. /* Host Circular Buffer Read Pointer */
  147. #define H_CBRP 0x0000FF00
  148. /* Host Reset */
  149. #define H_RST 0x00000010
  150. /* Host Ready */
  151. #define H_RDY 0x00000008
  152. /* Host Interrupt Generate */
  153. #define H_IG 0x00000004
  154. /* Host Interrupt Status */
  155. #define H_IS 0x00000002
  156. /* Host Interrupt Enable */
  157. #define H_IE 0x00000001
  158. /* Host D0I3 Interrupt Enable */
  159. #define H_D0I3C_IE 0x00000020
  160. /* Host D0I3 Interrupt Status */
  161. #define H_D0I3C_IS 0x00000040
  162. /* H_CSR masks */
  163. #define H_CSR_IE_MASK (H_IE | H_D0I3C_IE)
  164. #define H_CSR_IS_MASK (H_IS | H_D0I3C_IS)
  165. /* register bits of ME_CSR_HA (ME Control Status Host Access register) */
  166. /* ME CB (Circular Buffer) Depth HRA (Host Read Access) - host read only
  167. access to ME_CBD */
  168. #define ME_CBD_HRA 0xFF000000
  169. /* ME CB Write Pointer HRA - host read only access to ME_CBWP */
  170. #define ME_CBWP_HRA 0x00FF0000
  171. /* ME CB Read Pointer HRA - host read only access to ME_CBRP */
  172. #define ME_CBRP_HRA 0x0000FF00
  173. /* ME Power Gate Isolation Capability HRA - host ready only access */
  174. #define ME_PGIC_HRA 0x00000040
  175. /* ME Reset HRA - host read only access to ME_RST */
  176. #define ME_RST_HRA 0x00000010
  177. /* ME Ready HRA - host read only access to ME_RDY */
  178. #define ME_RDY_HRA 0x00000008
  179. /* ME Interrupt Generate HRA - host read only access to ME_IG */
  180. #define ME_IG_HRA 0x00000004
  181. /* ME Interrupt Status HRA - host read only access to ME_IS */
  182. #define ME_IS_HRA 0x00000002
  183. /* ME Interrupt Enable HRA - host read only access to ME_IE */
  184. #define ME_IE_HRA 0x00000001
  185. /* H_HPG_CSR register bits */
  186. #define H_HPG_CSR_PGIHEXR 0x00000001
  187. #define H_HPG_CSR_PGI 0x00000002
  188. /* H_D0I3C register bits */
  189. #define H_D0I3C_CIP 0x00000001
  190. #define H_D0I3C_IR 0x00000002
  191. #define H_D0I3C_I3 0x00000004
  192. #define H_D0I3C_RR 0x00000008
  193. #endif /* _MEI_HW_MEI_REGS_H_ */